## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

Α

## RENESAS TECHNICAL NEWS No. M16C-104-0310

M32C/81 Group, M32C/82 Group, and M32C/83 Group Precautions Concerning the UiC1 (i=0 to 4) Register

| Classification                | Concerned Products |
|-------------------------------|--------------------|
| Corrections and supplementary | M32C/81 Group      |
| explanation of document       | M32C/82 Group      |
| √ Notes                       | M32C/83 Group      |
| Knowhow                       |                    |
| Others                        |                    |
|                               |                    |

## 1. Precautionary Note

The UiERE bit in the UiC1 register is set to "1" automatically (error signal output enabled) when CLKi and CTSi pins are held "H"<sup>(NOTE 1)</sup> and the SMD2 to SMD0 bits of the UiMR register are changed as follows:

- From "0002" (serial I/O disabled) to "1012" (UART mode, 8-bit transfer data)
- From "0012" (clock synchronous serial I/O mode) to "1002" (UART mode, 7-bit transfer data)
- From "0012" (clock synchronous serial I/O mode) to "1012" (UART mode, 8-bit transfer data)
- From "0012" (clock synchronous serial I/O mode) to "1102" (UART mode, 9-bit transfer data)
- From "0102" (IIC mode) to "1012" (UART mode, 8-bit transfer data)

If the UiERE bit in the UiMR register is set to "1" (error signal output enabled) and the PRYE bit in the UiMR register is set to "1" (parity enabled), the TxDi pin is held "L" if a parity error occurs during reception,.

NOTE 1: These conditions apply when the pin levels are held "H", even if these pins are not used as CLKi or CTSi.

## 2. Countermeasures

Set the UiERE bit after setting the UiMR register.

|       | CTSi                                                          | CLKi                    |
|-------|---------------------------------------------------------------|-------------------------|
| UART0 | P60 / CTS0 / RTS0 / SS0                                       | P61 / CLK0              |
| UART1 | P64 / CTS1 / RTS1 / SS1 / OUTC21 / ISCLK2                     | P65 / CLK1              |
| UART2 | P73 / TA1IN / V / CTS2 / RTS2 / SS2 /<br>OUTC10/ISTxD1/BE1out | P72 / TA1out / V / CLK2 |
| UART3 | P93 / DA0 / TB3IN / CTS3 / RTS3 / SS3                         | P90 / TB0IN             |
| UART4 | P94/DA1/TB4IN/ CTS4 / RTS4 / SS4                              | P95/ANEX0               |