## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category    | MPU & MCU                                                                    |         | Document<br>No.         | TN-16C-A179A/E         | Rev. | 1.00 |
|------------------------|------------------------------------------------------------------------------|---------|-------------------------|------------------------|------|------|
| Title                  | M16C/65, M16C/64A, M16C/64 Groups<br>Flash Memory<br>Notes on Slow Read Mode |         | Information<br>Category | Technical Notification |      |      |
| Applicable<br>Products | M16C/65, M16C/64A, M16C/64<br>Groups                                         | Lot No. | Reference<br>Documents  |                        |      |      |
|                        |                                                                              |         |                         | See below              |      |      |

## 1. Note

The hardware manuals listed below state that slow read mode (the FMR22 bit in the FMR2 register is 1 and FMR23 bit is 0) can be used when f(BCLK) is 5 MHz or below. However, flash memory may not be read correctly in this condition, and that will lead the program on flash memory not to be executed as expected.

M16C/64 Group Hardware Manual Rev.1.05 M16C/64A Group Hardware Manual Rev.1.01 M16C/65 Group Hardware Manual Rev.1.00

## 2. Countermeasure

Use slow read mode under the following condition:

When selecting the PLL clock, main clock, or 40 MHz on-chip oscillator clock as the CPU clock source, set f(BCLK) to 5 MHz or below and the <u>PM17 bit in the PM1 register to 1 (one wait)</u>.

However, a wait need not to be inserted when using the 125 kHz low-speed on-chip oscillator clock or subclock.

