## **RENESAS TECHNICAL UPDATE**

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation.

| Category                                                                  | MPU & MCU                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                   | Document<br>No.                                                                   | TN-16C-A209A/E                                                                        | Rev.                  | 1.00               |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|--------------------|
| Title                                                                     | Explanation of the $\overline{\text{RDY}}$ Signal for the M16C/30 Series and M16C/60 Series                                                                                                                                                                                                                                                                                                       |                                                                                   | Information<br>Category                                                           | Technical Notification                                                                |                       |                    |
| Applicable<br>Products                                                    | M16C/30 Series and M16C/60<br>Series                                                                                                                                                                                                                                                                                                                                                              | Lot No.                                                                           | Reference<br>Document                                                             |                                                                                       |                       |                    |
| Timing w<br>When a l<br>inserted (<br>After a lo<br>BCLK. W<br>wait is no | ument explains the bus timing with the ith the $\overline{\text{RDY}}$ Signal. "One cycle" here in low signal is input to the $\overline{\text{RDY}}$ pin at the (a change of the bus control signal is developed at the $\overline{\text{RDY}}$ pin, the number of the signal to the $\overline{\text{RDY}}$ pin, the function of the signal to the $\overline{\text{RDY}}$ pin is but inserted. | ndicates one<br>ne last falling<br>lelayed for o<br>ne input sign<br>low, a one-o | cycle of BCL<br>g edge of BCI<br>ne cycle).<br>nal of the RDY<br>cycle wait is ir | K.<br>LK in the bus cycle, a o<br>pin is checked at every<br>nserted; when an input s | ne-cycle<br>y falling | e wait i<br>edge c |
| BCLK<br>RD<br>CS                                                          |                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                   |                                                                                   | Bus cycle                                                                             |                       | <b>_</b>           |