## **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   |                                    | System LSI                                                                                                                                                                                                                                                                                                                                                                               |                 | Document<br>No.                                                                                                                | TN-RZ*-A0099A/E                                                                                                                                                                                                                        | Rev. | 1.00 |
|-----------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| Title                 |                                    | Ethernet MAC (GMAC) function issue                                                                                                                                                                                                                                                                                                                                                       |                 | Information<br>Category                                                                                                        | Technical Notification                                                                                                                                                                                                                 |      |      |
| Applicable<br>Product |                                    | RZ/N1D Group<br>RZ/N1S Group<br>RZ/N1L Group                                                                                                                                                                                                                                                                                                                                             | Lot No.         |                                                                                                                                | RZ/N1D Group<br>RZ/N1S Group                                                                                                                                                                                                           |      |      |
|                       |                                    |                                                                                                                                                                                                                                                                                                                                                                                          | All             | Reference<br>Document                                                                                                          | Reference RZ/N1L Group                                                                                                                                                                                                                 |      | ıd   |
| Ve w                  | ould like                          | e to inform about issues regarding Ethernet N                                                                                                                                                                                                                                                                                                                                            | IAC (GMAC)      | function as des                                                                                                                | cribed below.                                                                                                                                                                                                                          |      |      |
| No.1 t                | o 5 are                            | applicable to both GMAC1 and GMAC2. No.                                                                                                                                                                                                                                                                                                                                                  | 6 is applicable | e to GMAC1 on                                                                                                                  | ly.                                                                                                                                                                                                                                    |      |      |
| No.                   | Issues                             | 5                                                                                                                                                                                                                                                                                                                                                                                        |                 | Workaroun                                                                                                                      | <br>nd                                                                                                                                                                                                                                 |      |      |
| 1                     | Recei                              | the Receive FIFO operates in the cut-throug<br>ve FIFO Read Controller may stop functioning<br>ens, software reset is needed to recover funct                                                                                                                                                                                                                                            | by setting l    | Operate Receive FIFO in store and forward mode<br>by setting bit 25 (RSF) in operation mode register<br>(Operation_Mode) to 1. |                                                                                                                                                                                                                                        |      |      |
| 2                     | (wkup                              | ter i Command in Remote Wake-Up Frame Filter Register kupfmfilter_reg[n] $n=0$ to 7) is a 4-bit read-write field. When ling it, bit 1 (And_Previous) and bit 2 (INV) always return zero.                                                                                                                                                                                                 |                 |                                                                                                                                | Do not use value read from this field. Software<br>should maintain a copy of the value written to this<br>field and use that instead of reading it.                                                                                    |      |      |
| 3                     | Frame<br>proces<br>addres<br>remot | ven if bit 3 (CAST) of Filter i Command in Remote Wake-Up<br>rame Filter Register (wkupfmfilter_reg[n] $n=0$ to 7) is set to 0 to<br>occess packet with unicast address, if the packet with broadcast<br>ddress is received, it is also processed to determine whether it is<br>mote wake up packet or not. If CRC matches, it is regarded as<br>mote wake up packet incorrectly.        |                 |                                                                                                                                | Use packet with multicast address for remote<br>wake up packet and set CAST to 1. Otherwise,<br>when using packet with unicast address, don't use<br>it which match the condition of packet with<br>broadcast address.                 |      |      |
| 4                     | Wake<br>used t<br>incorre<br>examp | When bit 1 (And_Previous) of Filter i Command in Remote<br>Wake-Up Frame Filter Register (wkupfmfilter_reg[n] $n=0$ to 7) is<br>used to chain multiple filters, PMT interrupt is generated<br>incorrectly if individual filters match different packets. (For<br>example, the first packet received matches filter 0 only and then<br>the second packet received matches filter 1 only.) |                 |                                                                                                                                | Do not use And_Previous and set it to 0.<br>Otherwise, do not use remote wake up packet<br>which matches defect condition.                                                                                                             |      |      |
| 5                     | (LPI_0                             | /hen LPITXA and LPIEN bits in LPI Control and Status register<br>PI_Control_Status) are set to 1, MAC transmitter may enter LP<br>ate prematurely if TX MAC is idle but TX DMA is still active.                                                                                                                                                                                          |                 |                                                                                                                                | Set the LPITXA and LPIEN bits only after ensuring<br>that TX DMA is in IDLE state. When bits[22:20]<br>(TS[2:0]) in the status register (Status) indicate<br>that the TX DMA is in Stopped or Suspend state,<br>the TX DMA is in IDLE. |      |      |
| 6                     | mode<br>IEEE                       | the Flexible PPS Output feature is used in P<br>and the Fine Correction method is used for c<br>1588 internal time reference due to drift in the<br>ock that drives it, flexible PPS Output interval                                                                                                                                                                                     | internal tim    | Use coarse method for correcting the IEEE 1588<br>internal time reference when the Flexible PPS<br>Output features is used.    |                                                                                                                                                                                                                                        |      |      |

