

# **ISSUE 1: Incorrect Counter Operation after the Reset Functional Block Affected: Counter**

#### Description:

If the Counter Reset is asserted at the same time as a rising clock edge, it is possible that the Counter Data will be reset incorrectly and the counter output may appear faster than expected, it doesn't depend on Edge select option. This phenomenon appears more often as the clock frequency increases.







## Workaround:

Synchronize the RESET input of the Counter with its CLK using 2 DFF cells as shown in the image below.





# ISSUE 2: VDD Noise Influences OSC Variation Functional Blocks Affected: OSC, Counter/Delay

## **Description:**

White applying some high frequency noise to the VDD, OSC inaccuracy may increase. The same behavior is also present in cases where high frequency switches are outputted from the chip using the Push Pull type driver. See, test results below.

Additional frequency Shift by different PINs.

| VDD =5 V<br>Trim VDD = 3.3 V | Push Pull 1X | Push Pull 2X | Push Pull 1X | Push Pull 2X |
|------------------------------|--------------|--------------|--------------|--------------|
| OUT PIN #                    | f shifted, % | f shifted, % | average      | average      |
| 4                            | 1.42 %       | 3.63 %       |              |              |
| 6                            | 1.67 %       | 4.03 %       | 1.52 %       | 3.81 %       |
| 7                            | 1.62 %       | 3.98 %       | 1.52 %       | 5.61 %       |
| 8                            | 1.38 %       | 3.59 %       |              |              |
| 4 8                          | 6.73 %       | 11.98 %      |              |              |

# OSC Accuracy vs VDD



Revision 0.18 13-Feb-2024





## Workaround:

Currently there are no viable workarounds for this issue.

However, the issue can be minimized by doing the following:

- Only use frequencies lower than 2 MHz when switching the output.
- Do not use parallel PIN connections to output high speed switching signals.

# **ISSUE 3: FILTER Cell Does Not Filter Out Glitches Functional Block Affected: FILTER**

## Description:

If clock type high frequency input comes in, the FILTER cell may not filter out it. There are several factors like input frequency, duty cycle and LOW duration in such signal that may lead to its passing through FILTER block.





Channel 1 (yellow/top line) – PIN#4 (IN). Channel 2 (light blue/2nd line) – PIN#10 (OUT). Channel 3 (magenta /3rd line) – PIN#12 (DFF).

1. Period is 60 ns. Pulse width is 10 ns, DC = 16.7 % (correct functionality).





2. Period is 60 ns. Pulse width is 20 ns, DC = 33.3 % (incorrect functionality).



3. Period is 60 ns. Pulse width is 30 ns, DC = 50 % (incorrect functionality).



### **Errata Sheet**

### **SLG46108**

4. Period is 60 ns. Pulse width is 40 ns, DC = 66.67 % (correct functionality).



#### Workaround:

Currently there is no workaround for this issue. Filter block is good at filtering short spontaneous glitches. It is intended to be used in series connection before the delay cell to avoid its latching (see issue #3).

# ISSUE 4: Input Glitch Pattern Combination into DLYs Fails to Trigger Auto Power On of 25 kHz or 2 MHz OSC

#### Functional Blocks Affected: 25 kHz/2 MHz OSC

#### Effect:

Specific combinations of DLY inputs can fail to trigger Auto Power On to enable 25 kHz or 2 MHz OSC. Other OSC generators (25 MHz) do not have issue with Auto Power On setting.

#### Conditions:

Auto Power On can potentially fail to enable OSC when all following conditions are present together:

- 1. 25 kHz or 2 MHz OSC is in Auto Power On mode.
- 2. DLYs are clocked by such OSC.
- 3. Input to one more such DLY have glitches < 200 ns.
- 4. OR of OSC trigger signals from all DLYs clocked by same OSC together form a long+short glitch pattern with precise (ns) timings as shown in Figure 1. The trigger signal generation per DLY is detailed in section Description.
- 5. During glitch period, no other DLY is active, meaning has already enabled OSC.

#### Description:

OSC generators have an Auto Power On mode which can be selected to automatically power on the OSC only when needed, such as when a DLY needs to count OSC cycles to time the delay output, thereby reducing quiescent power. Each individual DLY starts waiting in an inactive state, and when upon receiving an input edge (of polarity set by DLY configuration) then sets its individual trigger signal high. For example, in a rising-edge DLY, a rising edge input sets this trigger high. For a falling-edge, the situation is inverted. In either case (or both edge DLY), the individual DLY trigger is reset if either an opposite edge is detected (therefore,



## **Errata Sheet**

# **SLG46108**

canceling the DLY function) or the DLY finishes timing its output upon reaching the desired count per its setting. Therefore, an input pulse shorter than the DLY time is filtered out. The global Auto Power On circuitry then takes the OR of all the individual DLY triggers and subsequently sends the master enable signal to activate the OSC.

For this chip, the Auto Power On circuitry of the 25 kHz/2 MHz generators contains a circuit errata, which can potentially fail to power on the OSC for a specific pattern and timing of the OR of all related DLY trigger signals. The pattern is shown in Figure 1 (boxed in red) and consists of a relatively longer pulse (~145 ns) followed by a shorter (~5 ns) glitch of opposite polarity.



Figure 1: Problem Trigger Pattern

The error is difficult to capture as the timing must be exact within ns, and short (ns) pulses are difficult to generate glitch precise enough to induce the problem. GPIO naturally filter out ns pulses, so for purposes of errata capture, two simultaneous falling-edge DLY circuits (as shown in Figure 2) were used. By lining up two delays precisely at a particular timing relationship, we can use the internal Auto Power On (OR logic) to generate the glitch pattern necessary to cause the error.





Figure 2: Test Circuit

Figure 3 shows a series of DLY output events are missing, where the OSC is correspondingly not triggering when it was supposed to. Figure 4 is a zoom in of the boxed region from Figure 3. The total glitch/chatter time was measured in this case at 152 ns. By using the composite OR of the two delay channels, we can asynchronously strobe with tiny frequency variations, and so tune the timing to induce this errata. Note that the error is not persistent – the system is recovered when all DLYs are returned to inactive state, such as when input of falling edge DLY goes high, thus canceling delay, or after DLY out finishes.



Figure 3: Errata Capture (Zoom Out)





Figure 4: Errata Capture (Zoom In)

## Workaround:

Any one of the following prevents the issue:

- 1. Use signal conditioning circuits to prevent glitch on DLY inputs < 200 ns. Examples:
  - a. ACMP with Hysteresis
  - b. External RC in front of Digital Input with Schmitt Trigger
  - c. Filter cell.
- 2. Set OSC power mode to Force Power On mode instead of Auto Power On.
- 3. Use different oscillator, such as 25 MHz Ring OSC, which does not have Auto Power On issue.



# **Errata Sheet**

# **SLG46108**

## **RoHS Compliance**

Renesas Electronics Corporation's suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.