# RENESAS

## RX13T Group Renesas MCUs

32-MHz 32-bit RX MCUs, built-in FPU, 50 DMIPS, power supply 5 V 12-bit ADC (equipped with 3-channel synchronous S/H circuits, programmable gain amplifier × 3 ch, and comparator) 32-MHz PWM (three-phase complementary output × 1 ch), On-chip data flash memory

## Features

## ■ 32-bit RX CPU core

- Max. operating frequency: 32 MHz Capable of 50 DMIPS in operation at 32 MHz
- Accumulator handles 64-bit results (for a single instruction) from 32-bit × 32-bit operations
- Multiplication and division unit handles 32-bit × 32-bit operations
   Multiplication (multiplication instructions take one CPU clock cycle)
- Built-in FPU: 32-bit single-precision floating point (compliant to IEEE754)
- Fast interrupt
- CISC Harvard architecture with 5-stage pipeline
- Variable-length instructions, ultra-compact code
- On-chip debugging circuit

## ■ Low power design and architecture

- Operation from a single 2.7-V to 5.5-V supply
- Three low power consumption modes

## On-chip code flash memory, no wait states

- 128-/64-Kbyte capacities
- On-board or off-board user programming
- For instructions and operands

## On-chip data flash memory

- 4 Kbytes (1,000,000 program/erase cycles (typ.))
- BGO (Background Operation)

#### On-chip SRAM, no wait states

- 12 Kbytes of SRAM
- DMA
  - DTC: Five transfer modes

#### Reset and supply management

- Seven types of reset, including the power-on reset (POR)
- Low voltage detection (LVD) with voltage settings

#### Clock functions

- Main clock oscillator frequency: 1 to 20 MHz
- External clock input frequency: Up to 20 MHz
- PLL circuit input: 4 MHz to 8 MHz
- Low-speed on-chip oscillator: 4 MHz
- High-speed on-chip oscillator: 32 MHz  $\pm 1\%$
- IWDT-dedicated on-chip oscillator: 15 kHz
- On-chip clock frequency accuracy measurement circuit (CAC)

## Independent watchdog timer

• 15-kHz on-chip oscillator produces a dedicated clock signal to drive IWDT operation.

#### Useful functions for IEC60730 compliance

- Self-diagnostic and disconnection-detection assistance functions for the A/D converter, clock frequency accuracy measurement circuit, independent watchdog timer, RAM test assistance functions using the DOC, etc.
- MPC
  - Multiple locations are selectable for I/O pins of peripheral functions



## Up to 4 communications channels

- SCI with many useful functions (3 channels) Asynchronous mode, clock synchronous mode, smart card interface mode, simplified SPI, simplified I<sup>2</sup>C, and extended serial mode.
- I<sup>2</sup>C bus interface: Transfer at up to 400 kbps (one channel)

## Up to 8 extended-function timers

- 16-bit MTU3 (six channels): 32 MHz operation, input capture, output compare, three-phase complementary PWM × 1 channel-output, CPU-efficient complementary PWM, phase counting mode (2 channels)
- 16-bit compare-match timers (2 channels)

#### 12-bit A/D converter: 8 ch

- On-chip sample-and-hold circuit: 12-bit × up to 3 channels
- Sampling time can be set for each channel
- Group scan priority control mode (3 levels)
- Self-diagnostic function and analog input disconnection detection assistance function (compliant to IEC60730)
- Input signal amplitude by the programmable gain amplifier (3 channels)
- ADC: 3-channel simultaneous sample-and-hold circuit (3 shunt method), double data register (1 shunt method), amplifier (3 channels), comparator (3 channels)
- Register write protection function can protect values in important registers against overwriting.

## ■ Up to 39 pins for general I/O ports

• 5-V tolerant, open drain, input pull-up

#### Operating temperature range

- -40 to +85°C
- -40 to +105°C

## Applications

· General industrial and consumer equipment



R01DS0341EJ0110

Rev.1.10

Mar 16, 2021

# 1. Overview

## 1.1 Outline of Specifications

Table 1.1 lists the specifications, and Table 1.2 gives a comparison of the functions of the products in different packages.

Table 1.1 is for products with the greatest number of functions, so the number of peripheral modules and channels will differ in accordance with the package type. For details, see Table 1.2, Comparison of Functions for Different Packages.

| Classification        | Module/Function                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|-----------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CPU                   | CPU                                            | <ul> <li>Maximum operating frequency: 32 MHz</li> <li>32-bit RX CPU</li> <li>Minimum instruction execution time: One instruction per clock cycle</li> <li>Address space: 4-Gbyte linear</li> <li>Register set <ul> <li>General purpose: Sixteen 32-bit registers</li> <li>Control: Nine 32-bit registers</li> <li>Accumulator: One 64-bit registers</li> </ul> </li> <li>Basic instructions: 73 Variable-length instruction format</li> <li>DSP instructions: 9</li> <li>Addressing modes: 10</li> <li>Data arrangement <ul> <li>Instructions: Little endian</li> <li>Data: Selectable as little endian or big endian</li> <li>On-chip 32-bit mitplier: 32-bit × 32-bit → 64-bit</li> <li>On-chip divider: 32-bit ÷ 32-bit → 32 bits</li> </ul> </li> </ul> |  |  |  |
|                       | FPU                                            | <ul> <li>Single precision (32-bit) floating point</li> <li>Data types and floating-point exceptions in conformance with the IEEE754 standard</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Memory                | ROM                                            | <ul> <li>Capacity: 64 K/128 Kbytes</li> <li>32 MHz, no-wait memory access</li> <li>Programming/erasing method:<br/>Serial programming (asynchronous serial communication), self-programming</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                       | RAM                                            | <ul><li>Capacity: 12 Kbytes</li><li>32 MHz, no-wait memory access</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                       | E2 DataFlash                                   | <ul><li>Capacity: 4 Kbytes</li><li>Number of erase/write cycles: 1,000,000 (typ)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| MCU operating mo      | ode                                            | Single-chip mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Clock                 | Clock generation circuit                       | <ul> <li>Main clock oscillator, low-speed and high-speed on-chip oscillator, PLL frequency synthesizer, and IWDT-dedicated on-chip oscillator</li> <li>Oscillation stop detection: Available</li> <li>Clock frequency accuracy measurement circuit (CAC): Available</li> <li>Independent settings for the system clock (ICLK), peripheral module clock (PCLK), and FlashIF clock (FCLK)</li> <li>The CPU and system sections such as other bus masters run in synchronization with the system clock (ICLK): 32 MHz (at max.)</li> <li>Peripheral modules run in synchronization with the PCLKB: 32 MHz (at max.)</li> <li>The ICLK frequency can only be set to FCLK, PCLKB, or PCLKD multiplied by n (n: 1, 2, 4, 8, 16, 32, 64)</li> </ul>                |  |  |  |
| Resets                |                                                | RES# pin reset, power-on reset, voltage monitoring reset, independent watchdog timer reset, and software reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Voltage detection     | Voltage detection circuit<br>(LVDAb)           | <ul> <li>When the voltage on VCC falls below the voltage detection level, an internal reset or internal interrupt<br/>is generated.</li> <li>Voltage detection circuit 0 is capable of selecting the detection voltage from 3 levels</li> <li>Voltage detection circuit 1 is capable of selecting the detection voltage from 9 levels</li> <li>Voltage detection circuit 2 is capable of selecting the detection voltage from 4 levels</li> </ul>                                                                                                                                                                                                                                                                                                           |  |  |  |
| Low power consumption | Low power consumption functions                | <ul> <li>Module stop function</li> <li>Three low power consumption modes</li> <li>Sleep mode, deep sleep mode, and software standby mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                       | Function for lower operating power consumption | <ul> <li>Operating power control modes</li> <li>High-speed operating mode and middle-speed operating mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

Table 1.1Outline of Specifications (1/3)

RENESAS

| Classification     | Module/Function                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt          | Interrupt controller (ICUb)                  | <ul> <li>Interrupt vectors: 256</li> <li>External interrupts: 7 (NMI, IRQ0 to IRQ5 pins)</li> <li>Non-maskable interrupts: 5 (NMI pin, oscillation stop detection interrupt, voltage monitoring 1 interrupt, voltage monitoring 2 interrupt, and IWDT interrupt)</li> <li>16 levels specifiable for the order of priority</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DMA                | Data transfer controller<br>(DTCb)           | <ul> <li>Transfer modes: Normal transfer, repeat transfer, and block transfer</li> <li>Activation sources: External interrupts and interrupt requests from peripheral functions</li> <li>Sequence transfer</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| I/O ports          | General I/O ports                            | 48-/32-pin<br>• I/O: 38/22<br>• Input: 1/1<br>• Pull-up resistors: 38/22<br>• Open-drain outputs: 30/18<br>• 5-V tolerance: 2/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Multi-function pin | controller (MPC)                             | Capable of selecting the input/output function from multiple pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Timers             | Multi-function timer pulse<br>unit 3 (MTU3c) | <ul> <li>6 units (16 bis × 6 channels)</li> <li>Provides up to 16 pulse-input/output lines and three pulse-input lines</li> <li>Select from among fourteen counter-input clock signals for each channel (PCLK/1, PCLK/2, PCLK/4, PCLK/8, PCLK/6, PCLK/3, PCLK/6, PCLK/64, PCLK/256, PCLK/1024, MTCLKA, MTCLKB, MTCLKC, MTCLKD, MTIOC1A) other than channel 1/3/4, for which only eleven signals are available, channel 2 for 12, channel 5 for 10</li> <li>26 output compare/input capture registers</li> <li>Counter clear operation (with compare match- or input capture-sourced simultaneous counter clear capability)</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous writing to multiple timer counters (TCNT)</li> <li>Simultaneous register input/output by synchronous counter operation</li> <li>Buffer operation</li> <li>Cascaded operation</li> <li>28 interrupt sources</li> <li>Automatic transfer of register data</li> <li>Pulse output modes: Toggle/PWM/complementary PWM/reset-synchronized PWM</li> <li>Complementary PWM output mode</li> <li>3-phase non-overlapping waveform output for inverter control</li> <li>Automatic dead time setting</li> <li>Adjustable PWM duty cycle: from 0 to 100%</li> <li>A/D conversion request delaying function</li> <li>Interrupt at crest/trough can be skipped</li> <li>Double buffer function</li> <li>Reset-synchronized PWM mode</li> <li>Outputs three phases each for positive and negative PWM waveforms in user-specified duty cycle</li> <li>Phase counting modes: 16-bit mode (channel 1 and 2)/32-bit mode (channel 1 and 2)</li> <li>Dead time compensation counter function</li> <li>A/D converter start trigger can be generated</li> <li>A/D converter start trigger can be skipped</li> <li>Signals from the input capture and external counter clock pins are input via a digital filter</li> </ul> |
|                    | Port output enable 3<br>(POE3C)              | Controls the high-impedance state of the MTU's waveform output pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                    | Compare match timer<br>(CMT)                 | <ul> <li>(16 bits × 2 channels) × 1 units</li> <li>Select from among four clock signals (PCLK/8, PCLK/32, PCLK/128, PCLK/512)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                    | Independent watchdog timer (IWDTa)           | <ul> <li>14 bits × 1 channel</li> <li>Count clock: Dedicated low-speed on-chip oscillator for the IWDT<br/>Frequency divided by 1, 16, 32, 64, 128, or 256</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## Table 1.1Outline of Specifications (2/3)



| Classification                          | Module/Function                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|-----------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Communication<br>functions              | Serial communications<br>interfaces (SCIg, SCIh) | <ul> <li>3 channels (channel 1 and 5: SClg, channel 12: SClh)</li> <li>SClg<br/>Serial communications modes: Asynchronous, clock synchronous, and smart-card interface<br/>Multi-processor function<br/>On-chip baud rate generator allows selection of the desired bit rate<br/>Choice of LSB-first or MSB-first transfer<br/>Average transfer rate clock can be input from MTU timers<br/>Start-bit detection: Level or edge detection is selectable.<br/>Simple I<sup>2</sup>C<br/>Simple SPI<br/>9-bit transfer mode<br/>Bit rate modulation</li> <li>SCIh (The following functions are added to SClg)<br/>Supports the serial communications protocol, which contains the start frame and information frame<br/>Supports the LIN format</li> </ul>                                                                                                                                                                                                                                                       |  |  |
|                                         | I <sup>2</sup> C bus interface (RIICa)           | 1 channel     Communications formats: I <sup>2</sup> C bus format/SMBus format     Master mode or slave mode selectable     Supports fast mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 12-bit A/D converte                     | r (S12ADF)                                       | <ul> <li>12 bits (8 channels × 1 unit)</li> <li>12-bit resolution</li> <li>Minimum conversion time: 1.4 µs per channel when the ADCLK is operating at 32 MHz</li> <li>Operating modes<br/>Scan mode (single scan mode, continuous scan mode, and 3 group scan mode)<br/>Group A priority control (only for 3 group scan mode)</li> <li>Sampling variable<br/>Sampling variable<br/>Sampling time can be set up for each channel</li> <li>Self-diagnostic function</li> <li>Double trigger mode (A/D conversion data duplicated)</li> <li>Assist on analog input disconnection detection</li> <li>A/D conversion start conditions<br/>A software trigger, a trigger from a timer (MTU), or an external trigger signal</li> <li>Sample-and-hold function<br/>Sample-and-hold function</li> <li>Amplification of input signals by a programmable gain amplifier (3 channels)<br/>Amplification rate: 2.000 times, 2.500 times, 3.077 times, 5.000 times, 8.000 times, 10.000 times (total of 6 steps)</li> </ul> |  |  |
| Comparator C (CMI                       | PC)                                              | <ul> <li>3 channels</li> <li>Function to compare the reference voltage and the analog input voltage</li> <li>Reference voltage: Select from among two voltages</li> <li>Analog input voltage: Select from among four voltages</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| D/A converter (DA)<br>reference voltage | for generating comparator C                      | <ul> <li>1 channel</li> <li>8-bit resolution</li> <li>Output voltage: 0 to AVCC0</li> <li>Reference voltage generation circuit for comparator C</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| CRC calculator (CR                      | ?C)                                              | <ul> <li>CRC code generation for arbitrary amounts of data in 8-bit units</li> <li>Select any of three generating polynomials:<br/>X<sup>8</sup> + X<sup>2</sup> + X + 1, X<sup>16</sup> + X<sup>15</sup> + X<sup>2</sup> + 1, or X<sup>16</sup> + X<sup>12</sup> + X<sup>5</sup> + 1</li> <li>Generation of CRC codes for use with LSB-first or MSB-first communications is selectable.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| Data operation circu                    | uit (DOC)                                        | Comparison, addition, and subtraction of 16-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Power supply voltage                    | ges/Operating frequencies                        | VCC = 2.7 to 5.5V: 32 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Supply current                          |                                                  | 11 mA at 32 MHz (typ.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Operating temperat                      | ure range                                        | D version: -40 to +85°C, G version: -40 to +105°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Operating temperat                      |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Packages                                |                                                  | 48-pin LFQFP (PLQP0048KB-B) 7 × 7 mm, 0.5 mm pitch<br>32-pin LQFP (PLQP0032GB-A) 7 × 7 mm, 0.8 mm pitch<br>48-pin HWQFN (PWQN0048KE-A) 7 × 7 mm, 0.5 mm pitch<br>32-pin HWQFN (PWQN0032KE-A) 5 × 5 mm, 0.5 mm pitch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

## Table 1.1 Outline of Specifications (3/3)



|                                              |                                         | RX13T Group                                    |                                               |  |  |
|----------------------------------------------|-----------------------------------------|------------------------------------------------|-----------------------------------------------|--|--|
| Module/Functions                             | 5                                       | 48 Pins                                        | 32 Pins                                       |  |  |
| Interrupts                                   | External interrupts                     | NMI, IRQ0 to IRQ5                              | NMI, IRQ0 to IRQ2, IRQ5                       |  |  |
| DTC                                          | Data transfer controller                | Ava                                            | ilable                                        |  |  |
| Timers                                       | Multi-function timer pulse unit 3       | 6 ch                                           | annels                                        |  |  |
|                                              | Port output enable 3                    | POE0#, POE8#, POE10#                           | POE8#, POE10#                                 |  |  |
|                                              | Compare match timer                     | 2 channe                                       | ls × 1 units                                  |  |  |
|                                              | Independent watchdog timer              | Ava                                            | ilable                                        |  |  |
| Communication<br>functions                   | Serial communications interfaces (SCIg) | -                                              | 2 channels<br>(SCI1, SCI5)                    |  |  |
|                                              | Serial communications interfaces (SCIh) | -                                              | 1 channel<br>(SCI12)                          |  |  |
|                                              | I <sup>2</sup> C bus interface          | 1 channel                                      |                                               |  |  |
| 12-bit A/D converte                          | er                                      | 8 channels                                     | 5 channels                                    |  |  |
| Comparator C                                 |                                         | 3 ch                                           | 3 channels                                    |  |  |
| CRC calculator                               |                                         | Ava                                            | Available                                     |  |  |
| Data operation circuit                       |                                         | Ava                                            | Available                                     |  |  |
| Clock frequency accuracy measurement circuit |                                         | Ava                                            | Available                                     |  |  |
| Packages                                     |                                         | 48-pin LFQFP (0.5 mm)<br>48-pin HWQFN (0.5 mm) | 32-pin LQFP (0.8 mm)<br>32-pin HWQFN (0.5 mm) |  |  |

## Table 1.2 Comparison of Functions for Different Packages



## 1.2 List of Products

Table 1.3 is a list of products, and Figure 1.1 shows how to read the product part no., memory capacity, and package type.

| Group       | Part No.     | Order Part No.  | Package      | ROM<br>Capacity | RAM<br>Capacity | E2<br>DataFlash | Operating<br>Frequency<br>(Max.) | Operating<br>Temperature |
|-------------|--------------|-----------------|--------------|-----------------|-----------------|-----------------|----------------------------------|--------------------------|
| RX13T       | R5F513T5ADFL | R5F513T5ADFL#30 | PLQP0048KB-B | 128 Kbytes      | 12 Kbytes       | 4 Kbytes        | 32 MHz                           | -40 to +85°C             |
| (D version) | R5F513T5ADNE | R5F513T5ADNE#20 | PWQN0048KE-A |                 |                 |                 |                                  |                          |
|             | R5F513T5ADFJ | R5F513T5ADFJ#30 | PLQP0032GB-A |                 |                 |                 |                                  |                          |
|             | R5F513T5ADNH | R5F513T5ADNH#20 | PWQN0032KE-A |                 |                 |                 |                                  | -40 to +105°C            |
|             | R5F513T3ADFL | R5F513T3ADFL#30 | PLQP0048KB-B | 64 Kbytes       |                 |                 |                                  |                          |
|             | R5F513T3ADNE | R5F513T3ADNE#20 | PWQN0048KE-A |                 | bytes           |                 |                                  |                          |
|             | R5F513T3ADFJ | R5F513T3ADFJ#30 | PLQP0032GB-A |                 |                 |                 |                                  |                          |
|             | R5F513T3ADNH | R5F513T3ADNH#20 | PWQN0032KE-A |                 |                 |                 |                                  |                          |
| RX13T       | R5F513T5AGFL | R5F513T5AGFL#30 | PLQP0048KB-B |                 |                 |                 |                                  |                          |
| (G version) | R5F513T5AGNE | R5F513T5AGNE#20 | PWQN0048KE-A |                 |                 |                 |                                  |                          |
|             | R5F513T5AGFJ | R5F513T5AGFJ#30 | PLQP0032GB-A |                 |                 |                 |                                  |                          |
|             | R5F513T5AGNH | R5F513T5AGNH#20 | PWQN0032KE-A |                 |                 |                 |                                  |                          |
|             | R5F513T3AGFL | R5F513T3AGFL#30 | PLQP0048KB-B | 64 Kbytes       |                 |                 |                                  |                          |
|             | R5F513T3AGNE | R5F513T3AGNE#20 | PWQN0048KE-A | -               |                 |                 |                                  |                          |
|             | R5F513T3AGFJ | R5F513T3AGFJ#30 | PLQP0032GB-A | 1               |                 |                 |                                  |                          |
|             | R5F513T3AGNH | R5F513T3AGNH#20 | PWQN0032KE-A | 1               |                 |                 |                                  |                          |

#### Table 1.3 List of Products

Note: The part numbers for orders above are used for products in mass production or under development when this manual is issued. Refer to the Renesas Electronics Corporation website for the latest part numbers.





Figure 1.1 How to Read the Product Part Number



## 1.3 Block Diagram

Figure 1.2 shows a block diagram.





## 1.4 Pin Functions

Table 1.4 lists the pin functions.

## Table 1.4Pin Functions (1/2)

| Classifications                      | Pin Name                              | I/O       | Description                                                                                                                                                |  |  |
|--------------------------------------|---------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power supply                         | VCC                                   | Input     | Power supply pin. Connect it to the system power supply.                                                                                                   |  |  |
|                                      | VCL                                   | _         | Connect this pin to the VSS pin via the 4.7 $\mu F$ smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin. |  |  |
|                                      | VSS                                   | Input     | Ground pin. Connect it to the system power supply (0 V).                                                                                                   |  |  |
| Clock                                | XTAL                                  | Output    | Pins for connecting a crystal. An external clock can be input through the                                                                                  |  |  |
|                                      | EXTAL                                 | Input     | EXTAL pin.                                                                                                                                                 |  |  |
| Operating mode control               | MD                                    | Input     | Pin for setting the operating mode. The signal levels on this pin must not be changed during operation.                                                    |  |  |
| System control                       | RES#                                  | Input     | Reset pin. This MCU enters the reset state when this signal goes low.                                                                                      |  |  |
| CAC                                  | CACREF                                | Input     | Input pin for the clock frequency accuracy measurement circuit.                                                                                            |  |  |
| On-chip<br>emulator                  | FINED                                 | I/O       | FINE interface pin.                                                                                                                                        |  |  |
| Interrupts                           | NMI                                   | Input     | Non-maskable interrupt request pin.                                                                                                                        |  |  |
|                                      | IRQ0 to IRQ5                          | Input     | Interrupt request pins.                                                                                                                                    |  |  |
| Multi-function<br>timer pulse unit 3 | MTIOC0A, MTIOC0B,<br>MTIOC0C, MTIOC0D | I/O       | The TGRA0 to TGRD0 input capture input/output compare output/PWM output pins.                                                                              |  |  |
|                                      | MTIOC1A, MTIOC1B                      | I/O       | The TGRA1 and TGRB1 input capture input/output compare output/PWM output pins.                                                                             |  |  |
|                                      | MTIOC2A, MTIOC2B                      | I/O       | The TGRA2 and TGRB2 input capture input/output compare output/PWM output pins.                                                                             |  |  |
|                                      | MTIOC3A, MTIOC3B,<br>MTIOC3C, MTIOC3D | I/O       | The TGRA3 to TGRD3 input capture input/output compare output/PWM output pins.                                                                              |  |  |
|                                      | MTIOC4A, MTIOC4B,<br>MTIOC4C, MTIOC4D | I/O       | The TGRA4 to TGRD4 input capture input/output compare output/PWM output pins.                                                                              |  |  |
|                                      | MTIC5U, MTIC5V, MTIC5W                | Input     | The TGRU5, TGRV5, and TGRW5 input capture input/external pulse input pins.                                                                                 |  |  |
|                                      | MTCLKA, MTCLKB,<br>MTCLKC, MTCLKD     | Input     | Input pins for the external clock.                                                                                                                         |  |  |
|                                      | ADSM0                                 | Output    | A/D trigger output pin.                                                                                                                                    |  |  |
| Port output<br>enable 3              | POE0#, POE8#, POE10#                  | Input     | Input pins for request signals to place the MTU pins in the high impedance state.                                                                          |  |  |
| Serial                               | Asynchronous mode/clock               | synchrono | us mode                                                                                                                                                    |  |  |
| communications interface (SCIg)      | SCK1, SCK5                            | I/O       | Input/output pins for the clock.                                                                                                                           |  |  |
|                                      | RXD1, RXD5                            | Input     | Input pins for received data.                                                                                                                              |  |  |
|                                      | TXD1, TXD5                            | Output    | Output pins for transmitted data.                                                                                                                          |  |  |
|                                      | CTS1#, CTS5#                          | Input     | Input pins for controlling the start of transmission and reception.                                                                                        |  |  |
|                                      | RTS1#, RTS5#                          | Output    | Output pins for controlling the start of transmission and reception.                                                                                       |  |  |
|                                      | Simple I <sup>2</sup> C mode          |           |                                                                                                                                                            |  |  |
|                                      | SSCL1, SSCL5                          | I/O       | Input/output pins for the I <sup>2</sup> C clock.                                                                                                          |  |  |
|                                      | SSDA1, SSDA5                          | I/O       | Input/output pins for the I <sup>2</sup> C data.                                                                                                           |  |  |
|                                      | Simple SPI mode                       |           |                                                                                                                                                            |  |  |
|                                      | SCK1, SCK5                            | I/O       | Input/output pins for the clock.                                                                                                                           |  |  |
|                                      | SMISO1, SMISO5                        | I/O       | Input/output pins for slave transmit data.                                                                                                                 |  |  |
|                                      | SMOSI1, SMOSI5                        | I/O       | Input/output pins for master transmit data.                                                                                                                |  |  |
|                                      | SS1#, SS5#                            | Input     | Chip-select input pins.                                                                                                                                    |  |  |



| Classifications                 | Pin Name                     | I/O          | Description                                                                                                                                                                                               |
|---------------------------------|------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial                          | Asynchronous mode/clo        | ck synchrono | us mode                                                                                                                                                                                                   |
| communications interface (SCIh) | SCK12                        | I/O          | Input/output pin for the clock                                                                                                                                                                            |
|                                 | RXD12                        | Input        | Input pin for received data                                                                                                                                                                               |
|                                 | TXD12                        | Output       | Output pin for transmitted data                                                                                                                                                                           |
|                                 | CTS12#                       | Input        | Input pin for controlling the start of transmission and reception                                                                                                                                         |
|                                 | RTS12#                       | Output       | Output pin for controlling the start of transmission and reception                                                                                                                                        |
|                                 | Simple I <sup>2</sup> C mode |              |                                                                                                                                                                                                           |
|                                 | SSCL12                       | I/O          | Input/output pin for the I <sup>2</sup> C clock                                                                                                                                                           |
|                                 | SSDA12                       | I/O          | Input/output pin for the I <sup>2</sup> C data                                                                                                                                                            |
|                                 | Simple SPI mode              |              |                                                                                                                                                                                                           |
|                                 | SCK12                        | I/O          | Input/output pin for the clock                                                                                                                                                                            |
|                                 | SMISO12                      | I/O          | Input/output pin for slave transmission of data                                                                                                                                                           |
|                                 | SMOSI12                      | I/O          | Input/output pin for master transmission of data                                                                                                                                                          |
|                                 | SS12#                        | Input        | Chip-select input pin                                                                                                                                                                                     |
|                                 | Extended serial mode         |              | T THE FOR                                                                                                                                                                                                 |
|                                 | RXDX12                       | Input        | Input pin for SCIf received data                                                                                                                                                                          |
|                                 | TXDX12                       | Output       | Output pin for SCIf transmitted data                                                                                                                                                                      |
|                                 | SIOX12                       | I/O          | Input/output pin for SCIf received or transmitted data                                                                                                                                                    |
| I <sup>2</sup> C bus interface  | SCL0                         | 1/O          | Input/output pin for I <sup>2</sup> C bus interface clocks. Bus can be directly driven by                                                                                                                 |
|                                 |                              |              | the N-channel open drain output.                                                                                                                                                                          |
|                                 | SDA0                         | I/O          | Input/output pin for I <sup>2</sup> C bus interface data. Bus can be directly driven by the N-channel open drain output.                                                                                  |
| 2-bit A/D<br>onverter           | AN000 to AN007               | Input        | Input pins for the analog signals to be processed by the A/D converter.                                                                                                                                   |
|                                 | ADTRG0#                      | Input        | Input pin for the external trigger signals that start the A/D conversion.                                                                                                                                 |
|                                 | ADST0                        | Output       | Output pin for A/D conversion status.                                                                                                                                                                     |
| Comparator C                    | CMPC00, CMPC02,<br>CMPC03    | Input        | Analog input pin for CMPC0                                                                                                                                                                                |
|                                 | CMPC10, CMPC12,<br>CMPC13    | Input        | Analog input pin for CMPC1                                                                                                                                                                                |
|                                 | CMPC20, CMPC22               | Input        | Analog input pin for CMPC2                                                                                                                                                                                |
|                                 | COMP0 to COMP2               | Output       | Comparator detection result output pins.                                                                                                                                                                  |
|                                 | CVREFC0                      | Input        | Analog reference voltage supply pins for comparator C.                                                                                                                                                    |
| Analog power<br>supply          | AVCC0                        | Input        | Analog voltage supply pin for the 12-bit A/D converter, comparator C, and the 8-bit D/A converter for generating comparator C reference voltage. Connect this pin to VCC when these modules are not used. |
|                                 | AVSS0                        | Input        | Analog ground pin for the 12-bit A/D converter, comparator C, and the 8-<br>bit D/A converter for generating comparator C reference voltage. Connec<br>this pin to VSS when these modules are not used.   |
| I/O ports                       | P10, P11                     | I/O          | 2-bit input/output pins.                                                                                                                                                                                  |
|                                 | P22 to P24                   | I/O          | 3-bit input/output pins.                                                                                                                                                                                  |
|                                 | P36, P37                     | I/O          | 2-bit input/output pins.                                                                                                                                                                                  |
|                                 | P40 to P47                   | I/O          | 8-bit input/output pins.                                                                                                                                                                                  |
|                                 | P70 to P76                   | I/O          | 7-bit input/output pins.                                                                                                                                                                                  |
|                                 | P93, P94                     | I/O          | 2-bit input/output pins.                                                                                                                                                                                  |
|                                 | PA2, PA3                     | I/O          | 2-bit input/output pins.                                                                                                                                                                                  |
|                                 | PB0 to PB7                   | I/O          | 8-bit input/output pins.                                                                                                                                                                                  |
|                                 | PD3 to PD6                   | I/O          | 4-bit input/output pins.                                                                                                                                                                                  |
|                                 | PE2                          | Input        | 1-bit input pin.                                                                                                                                                                                          |
|                                 |                              | input        |                                                                                                                                                                                                           |

## Table 1.4Pin Functions (2/2)



## 1.5 Pin Assignments

## 1.5.1 48-Pin LFQFP



Figure 1.3 Pin Assignments of the 48-Pin LFQFP



## 1.5.2 48-Pin HWQFN





#### 1.5.3 32-Pin LQFP







#### 1.5.4 32-Pin HWQFN







## 1.6 List of Pins and Pin Functions

## 1.6.1 48-Pin LFQFP/HWQFN

| Table 1.5 | List of Pins and Pin Functions | (48-Pin LFQFPLQFP/HWQFN) (1/2) |
|-----------|--------------------------------|--------------------------------|
|           |                                |                                |

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, POE, CAC) | Communications<br>(SCI, RIIC)           | Others       |
|------------|-------------------------------------------|----------|---------------------------|-----------------------------------------|--------------|
| 1          | VCL                                       |          |                           |                                         |              |
| 2          | MD                                        |          |                           |                                         | FINED        |
| 3          | RES#                                      |          |                           |                                         |              |
| 1          | XTAL                                      | P37      |                           |                                         |              |
| 5          | VSS                                       |          |                           |                                         |              |
| 6          | EXTAL                                     | P36      |                           |                                         |              |
| 7          | VCC                                       |          |                           |                                         |              |
| 3          |                                           | PE2      | POE10#                    |                                         | NMI/IRQ0     |
| )          |                                           | PD6      | MTIOC0D                   | CTS1#/RTS1#/SS1#                        | IRQ5/ADST0   |
| 0          |                                           | PD5      | MTIOC0C                   | RXD1/SMISO1/SSCL1                       | IRQ3         |
| 1          |                                           | PD4      | MTIOC0B                   | SCK1                                    | IRQ2         |
| 2          |                                           | PD3      | MTIOC0A                   | TXD1/SMOSI1/SSDA1                       |              |
| 3          |                                           | PB7      | MTIOC3C/MTCLKD            | RXD1/SMISO1/SSCL1/RXD5/SMISO5/<br>SSCL5 | IRQ5         |
| 14         |                                           | PB6      | MTIOC1B/MTIOC3A           | TXD1/SMOSI1/SSDA1/TXD5/SMOSI5/<br>SSDA5 |              |
| 5          |                                           | PB5      |                           |                                         | ADTRG0#      |
| 6          |                                           | PB4      | POE8#                     |                                         | IRQ3         |
| 7          |                                           | PB3      | MTIOC0A/CACREF            | SCK5/SCK12                              |              |
| 8          |                                           | PB2      | MTIOC0B/MTCLKC/ADSM0      | TXD5/SMOSI5/SSDA5/SDA0                  |              |
| 19         |                                           | PB1      | MTIOC0C/MTIC5W/MTCLKA     | RXD5/SMISO5/SSCL5/SCL0                  | IRQ2         |
| 20         |                                           | PB0      | MTIOC0D/MTIOC2A/MTCLKB    | TXD12/TXDX12/SIOX12/SMOSI12/<br>SSDA12  |              |
| 21         |                                           | PA3      | MTIOC1B/MTIOC2A           | CTS12#/RTS12#/SS12#                     |              |
| 22         |                                           | PA2      | MTIOC1A/MTIOC2B           | CTS5#/RTS5#/SS5#                        | IRQ4         |
| 23         |                                           | P94      | MTIOC2B/MTIC5U/MTCLKA     | RXD12/RXDX12/SMISO12/SSCL12             | IRQ1         |
| 24         |                                           | P93      | MTIOC1A/MTIC5V            | SCK5/SCK12                              | IRQ0/ADTRG0# |
| 25         |                                           | P76      | MTIOC4D                   |                                         |              |
| 26         |                                           | P75      | MTIOC4C                   |                                         |              |
| 27         |                                           | P74      | MTIOC3D                   |                                         |              |
| 28         |                                           | P73      | MTIOC4B                   |                                         |              |
| 29         |                                           | P72      | MTIOC4A                   |                                         |              |
| 30         |                                           | P71      | МТІОСЗВ                   |                                         |              |
| 31         |                                           | P70      | POE0#                     |                                         | IRQ5         |
| 32         | VCC                                       |          |                           |                                         |              |
| 33         | VSS                                       |          |                           |                                         |              |
| 34         |                                           | P24      | MTIC5U                    | RXD5/SMISO5/SSCL5                       | IRQ3/COMP0   |
| 35         |                                           | P23      | MTIC5V/CACREF             | TXD5/SMOSI5/SSDA5                       | IRQ4/COMP1   |
| 36         |                                           | P22      | MTIC5W                    |                                         | IRQ2/COMP2   |
| 37         |                                           | P47*1    |                           |                                         | AN007/CMPC13 |
| 38         |                                           | P46*1    |                           |                                         | AN006/CMPC03 |
| 39         |                                           | P45*1    |                           |                                         | AN005/CMPC22 |
| 0          |                                           | P44*1    |                           |                                         | AN004/CMPC12 |
| 1          |                                           | P43*1    |                           |                                         | AN003/CMPC02 |
| 2          |                                           | P42*1    |                           |                                         | AN002/CMPC20 |
| 3          |                                           | P41*1    |                           |                                         | AN001/CMPC10 |
| 14         |                                           | P40*1    |                           |                                         | AN000/CMPC00 |
| 45         | AVCC0                                     |          |                           |                                         |              |
| 16         | AVSS0                                     |          |                           |                                         |              |
| 47         |                                           | P11      | MTIOC3A/MTCLKA/POE8#      |                                         | IRQ1/CVREFC0 |



## Table 1.5 List of Pins and Pin Functions (48-Pin LFQFPLQFP/HWQFN) (2/2)

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port | Timers<br>(MTU, POE, CAC) | Communications<br>(SCI, RIIC) | Others |
|------------|-------------------------------------------|----------|---------------------------|-------------------------------|--------|
| 48         |                                           | P10      | MTCLKB                    |                               | IRQ0   |

Note 1. The power source of the I/O buffer for these pins is AVCC0.



## 1.6.2 32-Pin LQFP/HWQFN

| Pin<br>No. | Power Supply,<br>Clock, System<br>Control | I/O Port          | Timers<br>(MTU, POE, CAC) | Communications<br>(SCI, RIIC)           | Others       |
|------------|-------------------------------------------|-------------------|---------------------------|-----------------------------------------|--------------|
| 1          | VCL                                       |                   |                           |                                         |              |
| 2          | MD                                        |                   |                           |                                         | FINED        |
| 3          | RES#                                      |                   |                           |                                         |              |
| 4          | XTAL                                      | P37               |                           |                                         |              |
| 5          | VSS                                       |                   |                           |                                         |              |
| 6          | EXTAL                                     | P36               |                           |                                         |              |
| 7          | VCC                                       |                   |                           |                                         |              |
| 8          |                                           | PE2               | POE10#                    |                                         | NMI/IRQ0     |
| 9          |                                           | PB7               | MTIOC3C/MTCLKD            | RXD1/SMISO1/SSCL1/RXD5/SMISO5/<br>SSCL5 | IRQ5         |
| 10         |                                           | PB6               | MTIOC1B/MTIOC3A           | TXD1/SMOSI1/SSDA1/TXD5/SMOSI5/<br>SSDA5 |              |
| 11         |                                           | PB3               | MTIOC0A/CACREF            | SCK5/SCK12                              |              |
| 12         |                                           | PB2               | MTIOC0B/MTCLKC/ADSM0      | TXD5/SMOSI5/SSDA5/SDA0                  |              |
| 13         |                                           | PB1               | MTIOC0C/MTIC5W/MTCLKA     | RXD5/SMISO5/SSCL5/SCL0                  | IRQ2         |
| 14         |                                           | PB0               | MTIOC0D/MTIOC2A/MTCLKB    | TXD12/TXDX12/SIOX12/SMOSI12/<br>SSDA12  |              |
| 15         |                                           | P94               | MTIOC2B/MTIC5U/MTCLKA     | RXD12/RXDX12/SMISO12/SSCL12             | IRQ1         |
| 16         |                                           | P93               | MTIOC1A/MTIC5V            | SCK5/SCK12                              | IRQ0/ADTRG0# |
| 17         |                                           | P76               | MTIOC4D                   |                                         |              |
| 18         |                                           | P75               | MTIOC4C                   |                                         |              |
| 19         |                                           | P74               | MTIOC3D                   |                                         |              |
| 20         |                                           | P73               | MTIOC4B                   |                                         |              |
| 21         |                                           | P72               | MTIOC4A                   |                                         |              |
| 22         |                                           | P71               | МТІОСЗВ                   |                                         |              |
| 23         | VCC                                       |                   |                           |                                         |              |
| 24         | VSS                                       |                   |                           |                                         |              |
| 25         |                                           | P44* <sup>1</sup> |                           |                                         | AN004/CMPC12 |
| 26         |                                           | P43*1             |                           |                                         | AN003/CMPC02 |
| 27         |                                           | P42*1             |                           |                                         | AN002/CMPC20 |
| 28         |                                           | P41* <sup>1</sup> |                           |                                         | AN001/CMPC10 |
| 29         |                                           | P40*1             |                           |                                         | AN000/CMPC00 |
| 30         | AVCC0                                     |                   |                           |                                         |              |
| 31         | AVSS0                                     |                   |                           |                                         |              |
| 32         |                                           | P11               | MTIOC3A/MTCLKA/POE8#      |                                         | IRQ1/CVREFC0 |

 Table 1.6
 List of Pins and Pin Functions (32-Pin LQFP/HWQFN)

Note 1. The power source of the I/O buffer for these pins is AVCC0.



# 2. Electrical Characteristics

## 2.1 Absolute Maximum Ratings

## Table 2.1 Absolute Maximum Ratings

Conditions: VSS = AVSS0 = 0 V

|                                               | Item                    | Symbol           | Value             | Unit |
|-----------------------------------------------|-------------------------|------------------|-------------------|------|
| Power supply voltage                          |                         | VCC              | -0.3 to +6.5      | V    |
| Input voltage                                 | P40 to P47              | V <sub>in</sub>  | -0.3 to AVCC0+0.3 | V    |
|                                               | PB1, PB2 (5-V tolerant) |                  | -0.3 to +6.5      |      |
|                                               | Other than above        |                  | -0.3 to VCC+0.3   |      |
| Analog power supply vo                        | Itage                   | AVCC0            | -0.3 to +6.5      | V    |
| Analog input voltage When AN000 to AN007 used |                         | V <sub>AN</sub>  | -0.3 to AVCC0+0.3 | V    |
| Storage temperature                           |                         | T <sub>stg</sub> | -55 to +125       | °C   |

Caution: Permanent damage to the MCU may result if absolute maximum ratings are exceeded.

To preclude malfunctions due to noise interference, insert capacitors with high frequency characteristics between the VCC and VSS pins, and between the AVCC0 and AVSS0 pins. Place capacitors with values of about 0.1  $\mu$ F as close as possible to every power supply pin and use the shortest and widest possible traces for the wiring.

Connect the VCL pin to a VSS pin via a 4.7-µF capacitor. The capacitor must be placed close to the pin.

Do not input signals to ports other than 5-V tolerant ports while the device is not powered.

The current injection that results from input of such a signal may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements.

Even if -0.3 to +6.5 V is input to 5-V tolerant ports, it will not cause problems such as damage to the MCU.

## 2.2 Recommended operating conditions

## Table 2.2 Recommended Operating Conditions (1)

|                              | Item      |                  | Min. | Тур. | Max. | Unit |
|------------------------------|-----------|------------------|------|------|------|------|
| Power supply voltages        |           | VCC*1, *2        | 2.7  | —    | 5.5  | V    |
|                              |           | VSS              | —    | 0    | —    |      |
| Analog power supply voltages |           | AVCC0*1, *2      | VCC  | —    | 5.5  | V    |
|                              |           | AVSS0            | —    | 0    | —    |      |
| Operating temperature        | D version | T <sub>opr</sub> | -40  | —    | 85   | °C   |
|                              | G version |                  | -40  | —    | 105  | 1    |

Note 1. AVCC0 and VCC can be set individually within the operating range.

Note 2. When powering on the VCC and AVCC0 pins, power them on at the same time or the VCC pin first and then the AVCC0 pin.

#### Table 2.3 Recommended Operating Conditions (2)

| Item                                                     | Symbol           | Value          |
|----------------------------------------------------------|------------------|----------------|
| Decoupling capacitance to stabilize the internal voltage | C <sub>VCL</sub> | 4.7 μF ±3.0%*1 |

Note 1. Use a multilayer ceramic capacitor whose nominal capacitance is 4.7  $\mu$ F and a capacitance tolerance is ±30% or better.



## 2.3 DC Characteristics

## Table 2.4DC Characteristics (1)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                                | Item                                                                                                            | Symbol          | Min.        | Тур. | Max.        | Unit | Test<br>Conditions |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|-------------|------|-------------|------|--------------------|
| Schmitt trigger input voltage  | RIIC input pin<br>(except for SMBus, 5-V tolerant)                                                              | V <sub>IH</sub> | 0.7 × VCC   | _    | 5.8         | V    |                    |
|                                | PB1, PB2 (5-V tolerant)                                                                                         |                 | 0.8 × VCC   |      | 5.8         |      |                    |
|                                | P10, P11, P22 to P24, P36, P37,<br>P70 to P76, P93, P94, PA2, PA3,<br>PB0, PB3 to PB7, PD3 to PD6,<br>PE2, RES# |                 | 0.8 × VCC   | _    | VCC + 0.3   |      |                    |
|                                | P40 to P47                                                                                                      |                 | 0.8 × AVCC0 |      | AVCC0 + 0.3 |      |                    |
|                                | RIIC input pin (except for SMBus)                                                                               | V <sub>IL</sub> | -0.3        | _    | 0.3 × VCC   |      |                    |
|                                | P40 to P47                                                                                                      |                 | -0.3        | _    | 0.2 × AVCC0 |      |                    |
|                                | Other than RIIC input pin or P40 to P47                                                                         |                 | -0.3        | _    | 0.2 × VCC   |      |                    |
| Schmitt trigger                | RIIC input pin (except for SMBus)                                                                               | $\Delta V_T$    | 0.05 × VCC  | _    | —           |      |                    |
| input hysteresis               | P40 to P47                                                                                                      |                 | 0.1 × AVCC0 | _    | —           |      |                    |
|                                | Other than RIIC input pin or P40 to P47                                                                         |                 | 0.1 × VCC   | _    | -           |      |                    |
| Input level                    | MD                                                                                                              | V <sub>IH</sub> | 0.9 × VCC   | _    | VCC + 0.3   | V    |                    |
| voltage (except<br>for Schmitt | EXTAL (external clock input)                                                                                    |                 | 0.8 × VCC   | _    | VCC + 0.3   |      |                    |
| trigger input                  | RIIC input pin (SMBus)                                                                                          |                 | 2.1         | —    | VCC + 0.3   |      |                    |
| pins)                          | MD                                                                                                              | V <sub>IL</sub> | -0.3        | —    | 0.1 × VCC   |      |                    |
|                                | EXTAL (external clock input)                                                                                    |                 | -0.3        | _    | 0.2 × VCC   |      |                    |
|                                | RIIC input pin (SMBus)                                                                                          |                 | -0.3        | —    | 0.8         |      |                    |

## Table 2.5DC Characteristics (2)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

|                        | ltem                          | Symbol           | Min. | Тур. | Max. | Unit | Test Conditions                                                 |
|------------------------|-------------------------------|------------------|------|------|------|------|-----------------------------------------------------------------|
| Input leakage current  | RES#, MD, PE2                 | I <sub>in</sub>  | —    | —    | 1.0  | μA   | V <sub>in</sub> = 0 V, VCC                                      |
| Three-state leakage    | P40 to P47                    | I <sub>TSI</sub> | —    | —    | 1.0  | μA   | V <sub>in</sub> = 0 V, AVCC0                                    |
| current (off-state)    | PB1, PB2 (5-V tolerant)       |                  |      | —    | 1.0  |      | V <sub>in</sub> = 0 V, 5.8 V                                    |
|                        | Other than above              |                  |      | —    | 0.2  |      | V <sub>in</sub> = 0 V, VCC                                      |
| Input capacitance      | All input pins                | C <sub>in</sub>  | —    | 4    | 15   | pF   | $V_{in} = 0 \text{ mV},$<br>f = 1 MHz,<br>T <sub>a</sub> = 25°C |
| Input pull-up resistor | All ports<br>(except for PE2) | R <sub>U</sub>   | 10   | 20   | 50   | kΩ   | V <sub>in</sub> = 0 V                                           |



## Table 2.6DC Characteristics (3)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|               |                 | Item              |                                                      |               | Symbol          | Typ.*4 | Max. | Unit | Test<br>Conditions |
|---------------|-----------------|-------------------|------------------------------------------------------|---------------|-----------------|--------|------|------|--------------------|
| Supply        | High-speed      | Normal            | No peripheral                                        | ICLK = 32 MHz | I <sub>CC</sub> | 3.1    | _    | mA   |                    |
| current<br>*1 | operating mode  | operating mode    | operation*2                                          | ICLK = 16 MHz |                 | 2.1    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 1.6    | _    |      |                    |
|               |                 |                   | All peripheral                                       | ICLK = 32 MHz |                 | 10.6   | _    |      |                    |
|               |                 |                   | operation: Normal                                    | ICLK = 16 MHz |                 | 6.0    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 3.6    | _    |      |                    |
|               |                 |                   | All peripheral operation: Max.* <sup>3</sup>         | ICLK = 32 MHz |                 | —      | 18.1 |      |                    |
|               |                 | Sleep mode        | No peripheral                                        | ICLK = 32 MHz |                 | 1.5    | —    |      |                    |
|               |                 |                   | operation*2                                          | ICLK = 16 MHz |                 | 1.2    | —    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 1.0    | _    |      |                    |
|               |                 |                   | All peripheral                                       | ICLK = 32 MHz |                 | 5.6    | _    |      |                    |
|               |                 |                   | operation: Normal                                    | ICLK = 16 MHz |                 | 3.3    | —    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 2.1    | —    |      |                    |
|               |                 | Deep sleep        | No peripheral                                        | ICLK = 32 MHz |                 | 1.0    | —    |      |                    |
|               |                 | mode              | operation*2                                          | ICLK = 16 MHz |                 | 0.9    | —    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 0.8    | —    |      |                    |
|               |                 |                   | All peripheral                                       | ICLK = 32 MHz |                 | 3.8    | —    |      |                    |
|               |                 |                   | operation: Normal                                    | ICLK = 16 MHz |                 | 2.3    | —    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 1.6    | —    |      |                    |
|               |                 | Increase during I | BGO operation*5                                      |               |                 | 2.5    | _    |      |                    |
|               | Middle-speed    | Normal            | No peripheral                                        | ICLK = 12 MHz |                 | 1.9    | _    |      |                    |
|               | operating modes | operating mode    | operation* <sup>6</sup>                              | ICLK = 8 MHz  |                 | 1.3    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.3    | _    |      |                    |
|               |                 |                   | All peripheral<br>operation:<br>Normal* <sup>7</sup> | ICLK = 12 MHz |                 | 4.8    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 8 MHz  |                 | 3.3    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.9    | —    |      |                    |
|               |                 |                   | All peripheral operation: Max.*7                     | ICLK = 12 MHz |                 | —      | 8.2  |      |                    |
|               |                 | Sleep mode        | No peripheral                                        | ICLK = 12 MHz |                 | 1.2    | _    |      |                    |
|               |                 |                   | operation* <sup>6</sup>                              | ICLK = 8 MHz  |                 | 0.7    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.2    | _    |      |                    |
|               |                 |                   | All peripheral                                       | ICLK = 12 MHz |                 | 2.8    | —    |      |                    |
|               |                 |                   | operation:<br>Normal* <sup>7</sup>                   | ICLK = 8 MHz  |                 | 1.9    | —    |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.7    | _    |      |                    |
|               |                 | Deep sleep        | No peripheral                                        | ICLK = 12 MHz |                 | 1.0    | —    |      |                    |
|               |                 | mode              | operation* <sup>6</sup>                              | ICLK = 8 MHz  |                 | 0.6    | _    |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.1    | —    |      |                    |
|               |                 |                   | All peripheral                                       | ICLK = 12 MHz |                 | 2.1    | —    |      |                    |
|               |                 |                   | operation:<br>Normal* <sup>7</sup>                   | ICLK = 8 MHz  |                 | 1.5    |      |      |                    |
|               |                 |                   |                                                      | ICLK = 1 MHz  |                 | 0.6    | —    |      |                    |
|               |                 | Increase during I | BGO operation*5                                      |               |                 | 2.5    | _    |      |                    |



- Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up resistors are disabled.
- Note 2. Peripheral module clocks are stopped. This does not include BGO operation. The clock source is the PLL. FCLK and PCLK are set for division by 64.
- Note 3. Peripheral module clocks are supplied. This does not include BGO operation. The clock source is the PLL. The FCLK and PCLK operating clocks run at the same frequency as ICLK.
- Note 4. Values when VCC = 5 V.
- Note 5. This is an increase caused by program/erase operation to the ROM or E2 DataFlash during executing the user program.
- Note 6. Peripheral module clocks are stopped. The clock source is the PLL when ICLK is 12 MHz, is the HOCO when the ICLK is at 8 MHz, or is the LOCO when the ICLK is at another frequency. FCLK and PCLK are set for division by 64.
- Note 7. Peripheral module clocks are supplied. The clock source is the PLL when ICLK is 12 MHz, is the HOCO when the ICLK is at 8 MHz, or is the LOCO when the ICLK is at another frequency. The FCLK and PCLK operating clocks run at the same frequency as ICLK.

## Table 2.7DC Characteristics (4)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|           | Item   |                        | Symbol          | Typ.* <sup>3</sup> | Max.  | Unit | Test Conditions |
|-----------|--------|------------------------|-----------------|--------------------|-------|------|-----------------|
| Supply    |        | T <sub>a</sub> = 25°C  | I <sub>CC</sub> | 0.44               | 0.74  | μA   |                 |
| current*1 | mode*2 | T <sub>a</sub> = 55°C  |                 | 0.60               | 1.78  |      |                 |
|           |        | T <sub>a</sub> = 85°C  |                 | 1.16               | 8.36  |      |                 |
|           |        | T <sub>a</sub> = 105°C | 1               | 2.38               | 20.49 | 1    |                 |

Note 1. Supply current values are with all output pins unloaded and all input pull-up resistors are disabled.

Note 2. The IWDT and LVD are stopped.

Note 3. VCC = 5 V.





Figure 2.1 Voltage Dependency in Software Standby Mode (Reference Data)



Figure 2.2 Temperature Dependency in Software Standby Mode (Reference Data)

#### Table 2.8 DC Characteristics (5)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                  | Symbol | Тур. | Max. | Unit | Test Conditions   |
|---------------------------------------|--------|------|------|------|-------------------|
| Permissible total consumption power*1 | Pd     | _    | 300  | mW   | D-version product |
| Permissible total consumption power*1 | Pd     | _    | 105  | mW   | G-version product |

Note: Please contact a Renesas Electronics sales office for information on the derating of the G-version product. Derating is the systematic reduction of load for the sake of improved reliability.

Note 1. Total power dissipated by the entire chip (including output currents)

#### Table 2.9 DC Characteristics (6)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                                  | Item                                                                                                                 | Symbol            | Min. | Typ.*2 | Max. | Unit | Test Conditions |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------|------|--------|------|------|-----------------|
| Analog power supply current      | During A/D conversion<br>(when the sample-and-hold circuit and<br>programmable gain amplifier are in use)            | I <sub>AVCC</sub> | —    | 4.6    | 6.9  | mA   |                 |
|                                  | During A/D conversion<br>(when the sample-and-hold circuit is in use but<br>the programmable gain amplifier is not)  |                   | —    | 3.1    | 4.8  |      |                 |
|                                  | During A/D conversion<br>(when the sample-and-hold circuit is not in use<br>but the programmable gain amplifier is)  |                   | _    | 2.5    | 3.9  |      |                 |
|                                  | During A/D conversion<br>(when neither the sample-and-hold circuit nor<br>the programmable gain amplifier is in use) |                   | _    | 1.0    | 1.8  |      |                 |
|                                  | During D/A conversion*1                                                                                              |                   | _    | 0.7    | 1.0  |      |                 |
|                                  | Waiting for A/D and D/A conversion (all units)                                                                       | İ                 | _    | —      | 1.4  | μA   |                 |
| Comparator C operating current*3 | Comparator enabled (per channel)                                                                                     | I <sub>CMP</sub>  | —    | 40     | 60   | μA   |                 |

Note 1. The value of the D/A converter is the value of the power supply current including the reference current.

Note 2. When VCC = AVCC0 = 5 V.

Note 3. Current consumed only by the comparator C module.

## Table 2.10DC Characteristics (7)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item     |                                                        | Symbol | Min. | Тур. | Max. | Unit | Test Conditions |
|----------|--------------------------------------------------------|--------|------|------|------|------|-----------------|
| 0        | At normal startup                                      | SrVCC  | 0.02 | —    | 20   | ms/V |                 |
| gradient | Voltage monitoring 0 reset<br>enabled at startup*1, *2 |        | 0.02 | _    | _    |      |                 |

Note 1. When OFS1.LVDAS = 0.

Note 2. Turn on the power supply voltage according to the normal startup rising gradient because the register settings set by OFS1 are not read in boot mode.



## Table 2.11DC Characteristics (8)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

The ripple voltage must meet the allowable ripple frequency  $f_{r (VCC)}$  within the range between the VCC upper limit (5.5 V) and lower limit (2.7 V). When VCC change exceeds VCC ±10%, the allowable voltage change rising/falling gradient dt/dVCC must be met.

| ltem                                             | Symbol               | Min. | Тур. | Max. | Unit | Test Conditions                                 |
|--------------------------------------------------|----------------------|------|------|------|------|-------------------------------------------------|
| Allowable ripple frequency                       | f <sub>r (VCC)</sub> | _    | —    | 10   | kHz  | Figure 2.3<br>$V_{r (VCC)} \le 0.2 \times VCC$  |
|                                                  |                      | _    | —    | 1    | MHz  | Figure 2.3<br>$V_{r (VCC)} \le 0.08 \times VCC$ |
|                                                  |                      | _    | —    | 10   |      | Figure 2.3<br>V <sub>r (VCC)</sub> ≤ 0.06 × VCC |
| Allowable voltage change rising/falling gradient | dt/dVCC              | 1.0  | —    | —    | ms/V | When VCC change exceeds VCC ±10%                |



Figure 2.3 Rip

#### **Ripple Waveform**

#### Table 2.12 Permissible Output Currents

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}C$ 

|                               | Item                         |                                       | Symbol          | Max. | Unit |
|-------------------------------|------------------------------|---------------------------------------|-----------------|------|------|
| Permissible low-level output  | Large current ports (P71 to  | P76, PB6)                             | I <sub>OL</sub> | 10.0 | mA   |
| current                       | RIIC pins                    |                                       |                 | 6.0  |      |
|                               | Ports other than above       | Normal output mode                    |                 | 4.0  |      |
|                               |                              | High-drive output mode                |                 | 8.0  | 1    |
| Permissible low-level output  | Total of large current ports | ΣI <sub>OL</sub>                      | 50              | mA   |      |
| current                       | Total of all output pins     |                                       | 110             |      |      |
| Permissible high-level output | Large current ports (P71 to  | Large current ports (P71 to P76, PB6) |                 |      | mA   |
| current                       | Ports other than above       | Normal output mode                    |                 | -4.0 |      |
|                               |                              | High-drive output mode                |                 | -8.0 |      |
| Permissible high-level output | Total of large current ports | ΣI <sub>OH</sub>                      | -25             | mA   |      |
| current                       | Total of all output pins     |                                       | -35             | 1    |      |

Note: Do not exceed the permissible total supply current.

## Table 2.13 Output Values of Voltage (1)

Conditions: VCC = 2.7 V to 4.0 V, AVCCO = VCC to 5.5 V, VSS = AVSSO = 0 V,  $T_a = -40$  to +105°C

|                | ltem                   |                        | Symbol          | Min.        | Max. | Unit | Test Conditions           |
|----------------|------------------------|------------------------|-----------------|-------------|------|------|---------------------------|
| Low-level      |                        | rts (P71 to P76, PB6)  | V <sub>OL</sub> | —           | 0.5  | V    | I <sub>OL</sub> = 10.0 mA |
| output voltage | RIIC pins              | Standard mode          |                 | _           | 0.4  |      | I <sub>OL</sub> = 3.0 mA  |
|                |                        | Fast mode              |                 | _           | 0.6  |      | I <sub>OL</sub> = 6.0 mA  |
|                | Ports other than above | Normal output mode     |                 | _           | 0.5  |      | I <sub>OL</sub> = 1.0 mA  |
|                |                        | High-drive output mode |                 | _           | 0.5  |      | I <sub>OL</sub> = 2.0 mA  |
| High-level     | Large current por      | rts (P71 to P76, PB6)  | V <sub>OH</sub> | VCC - 0.5   | _    | V    | I <sub>OH</sub> = -5.0 mA |
| output voltage | P40 to P47             |                        |                 | AVCC0 - 0.5 | _    |      | I <sub>OH</sub> = -1.0 mA |
|                | Ports other than       | Normal output mode     | ]               | VCC - 0.5   | _    |      | I <sub>OH</sub> = -1.0 mA |
|                | above                  | High-drive output mode | 1               | VCC - 0.5   | —    |      | I <sub>OH</sub> = -2.0 mA |

## Table 2.14 Output Values of Voltage (2)

Conditions: VCC = 4.0 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                | Item              |                        | Symbol          | Min.        | Max. | Unit | Test Conditions           |
|----------------|-------------------|------------------------|-----------------|-------------|------|------|---------------------------|
| Low-level      | Large current por | ts (P71 to P76, PB6)   | V <sub>OL</sub> | _           | 0.8  | V    | I <sub>OL</sub> = 10.0 mA |
| output voltage | RIIC pins         | Standard mode          |                 | _           | 0.4  |      | I <sub>OL</sub> = 3.0 mA  |
|                |                   | Fast mode              |                 | _           | 0.6  |      | I <sub>OL</sub> = 6.0 mA  |
|                | Ports other than  | Normal output mode     |                 | _           | 0.8  |      | I <sub>OL</sub> = 2.0 mA  |
|                | above             | High-drive output mode | 1               | _           | 0.8  |      | I <sub>OL</sub> = 4.0 mA  |
| High-level     | Large current por | ts (P71 to P76, PB6)   | V <sub>OH</sub> | VCC - 0.8   | _    | V    | I <sub>OH</sub> = -5.0 mA |
| output voltage | P40 to P47        |                        |                 | AVCC0 - 0.8 | _    |      | I <sub>OH</sub> = -2.0 mA |
|                | Ports other than  | Normal output mode     | ]               | VCC - 0.8   | _    |      | I <sub>OH</sub> = -2.0 mA |
|                | above             | High-drive output mode | 1               | VCC - 0.8   | _    |      | I <sub>OH</sub> = -4.0 mA |



#### Normal I/O Pin Output Voltage Characteristics 2.3.1

# Table 2.15Normal I/O Pin V<sub>OH</sub> Voltage Characteristics (Reference Data)Conditions:VCC = AVCC0 = 3.3 V, VSS = AVSS0 = 0 V, Ta = 25°C

|                | Item                         |                        | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions            |
|----------------|------------------------------|------------------------|-----------------|------|------|------|------|----------------------------|
| High-level     | All output pins              | Normal output mode     | V <sub>OH</sub> | _    | 3.27 | —    | V    | I <sub>OH</sub> = -0.5 mA  |
| output voltage | (except for P71 to P76, PB6) |                        |                 |      | 3.24 | —    |      | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 |      | 3.19 | —    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 |      | 3.06 | _    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 |      | 2.79 | _    |      | I <sub>OH</sub> = -8.0 mA  |
|                |                              | High-drive output mode | V <sub>OH</sub> | _    | 3.29 | —    | V    | I <sub>OH</sub> = -0.5 mA  |
|                |                              |                        |                 |      | 3.28 | —    |      | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 |      | 3.25 | —    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 |      | 3.21 | —    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 | _    | 3.11 | _    |      | I <sub>OH</sub> = -8.0 mA  |
|                | P71 to P76, PB6              | Large current Ports    | V <sub>OH</sub> | _    | 3.29 | —    | V    | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 |      | 3.27 | _    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 |      | 3.24 | _    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 |      | 3.23 | —    |      | I <sub>OH</sub> = -5.0 mA  |
| _              |                              |                        |                 |      | 3.15 | —    |      | I <sub>OH</sub> = -10.0 mA |

# Table 2.16Normal I/O Pin V<sub>OH</sub> Voltage Characteristics (Reference Data)Conditions: VCC = AVCC0 = 5.0 V, VSS = AVSS0 = 0 V, Ta = $25^{\circ}$ C

|                | Item                         |                        | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions            |
|----------------|------------------------------|------------------------|-----------------|------|------|------|------|----------------------------|
| High-level     | All output pins              | Normal output mode     | V <sub>OH</sub> | —    | 4.98 | _    | V    | I <sub>OH</sub> = -0.5 mA  |
| output voltage | (except for P71 to P76, PB6) |                        |                 | —    | 4.96 | —    |      | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 | —    | 4.92 | —    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 | —    | 4.83 | —    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 | —    | 4.65 | —    |      | I <sub>OH</sub> = -8.0 mA  |
|                |                              | High-drive output mode | V <sub>OH</sub> | —    | 4.99 | —    | V    | I <sub>OH</sub> = -0.5 mA  |
|                |                              |                        |                 | _    | 4.98 | —    |      | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 | _    | 4.97 | —    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 | _    | 4.93 | —    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 | _    | 4.86 | —    |      | I <sub>OH</sub> = -8.0 mA  |
|                | P71 to P76, PB6              | Large current Ports    | V <sub>OH</sub> | _    | 4.99 | —    | V    | I <sub>OH</sub> = -1.0 mA  |
|                |                              |                        |                 | _    | 4.98 | —    |      | I <sub>OH</sub> = -2.0 mA  |
|                |                              |                        |                 | _    | 4.96 | —    |      | I <sub>OH</sub> = -4.0 mA  |
|                |                              |                        |                 | —    | 4.95 | —    |      | I <sub>OH</sub> = -5.0 mA  |
|                |                              |                        |                 | —    | 4.89 | —    |      | I <sub>OH</sub> = -10.0 mA |



# Table 2.17Normal I/O Pin V<sub>OL</sub> Voltage Characteristics (Reference Data)Conditions: VCC = AVCC0 = 3.3 V, VSS = AVSS0 = 0 V, Ta = 25°C

|                | Item                         |                        | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions           |
|----------------|------------------------------|------------------------|-----------------|------|------|------|------|---------------------------|
| Low-level      | All output pins              | Normal output mode     | V <sub>OL</sub> | —    | 0.02 | —    | V    | I <sub>OL</sub> = 0.5 mA  |
| output voltage | (except for P71 to P76, PB6) |                        |                 | —    | 0.05 | —    |      | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                 | —    | 0.09 | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        |                 | —    | 0.20 | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                 | —    | 0.43 | —    |      | I <sub>OL</sub> = 8.0 mA  |
|                |                              | High-drive output mode | V <sub>OL</sub> |      | 0.01 | —    | V    | I <sub>OL</sub> = 0.5 mA  |
|                |                              |                        |                 | —    | 0.02 | —    |      | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                 | —    | 0.04 | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        |                 | —    | 0.08 | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                 | —    | 0.16 | —    |      | I <sub>OL</sub> = 8.0 mA  |
|                | P71 to P76, PB6              | Large current Ports    | V <sub>OL</sub> | -    | 0.01 | —    | V    | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                 | —    | 0.02 | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        |                 | —    | 0.05 | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                 | —    | 0.06 | —    |      | I <sub>OL</sub> = 5.0 mA  |
|                |                              |                        |                 | —    | 0.12 | —    |      | I <sub>OL</sub> = 10.0 mA |

# Table 2.18Normal I/O Pin V<sub>OL</sub> Voltage Characteristics (Reference Data)Conditions: VCC = AVCC0 = 5.0 V, VSS = AVSS0 = 0 V, Ta = 25°C

|                | Item                         |                        | Symbol            | Min. | Тур.   | Max. | Unit | Test Conditions           |
|----------------|------------------------------|------------------------|-------------------|------|--------|------|------|---------------------------|
| Low-level      | All output pins              | Normal output mode     | V <sub>OL</sub>   | —    | 0.02   | —    | V    | I <sub>OL</sub> = 0.5 mA  |
| output voltage | (except for P71 to P76, PB6) |                        |                   | —    | 0.03   | —    |      | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                   | —    | — 0.07 | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        | -                 | —    | 0.14   | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                   | _    | 0.29   | —    |      | I <sub>OL</sub> = 8.0 mA  |
|                |                              | High-drive output mode | V <sub>OL</sub>   | _    | 0.01   | —    | V    | I <sub>OL</sub> = 0.5 mA  |
|                |                              |                        |                   | —    | 0.01   | —    |      | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                   | —    | 0.03   | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        |                   | —    | 0.05   | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                   | —    | 0.11   | —    |      | I <sub>OL</sub> = 8.0 mA  |
|                |                              |                        |                   | —    | 0.23   | —    |      | I <sub>OL</sub> = 16.0 mA |
|                | P71 to P76, PB6              | Large current Ports    | V <sub>OL</sub> – | _    | 0.01   | —    | V    | I <sub>OL</sub> = 1.0 mA  |
|                |                              |                        |                   | —    | 0.02   | —    |      | I <sub>OL</sub> = 2.0 mA  |
|                |                              |                        |                   | _    | 0.03   | —    |      | I <sub>OL</sub> = 4.0 mA  |
|                |                              |                        |                   | _    | 0.04   | —    |      | I <sub>OL</sub> = 5.0 mA  |
|                |                              |                        |                   | _    | 0.09   | _    |      | I <sub>OL</sub> = 10.0 mA |

## 2.4 AC Characteristics

## 2.4.1 Clock Timing

## Table 2.19 Operating Frequency Value (High-Speed Operating Mode)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                   | Item                              | Symbol           | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------|------------------|------|------|------|------|
| Maximum operating | System clock (ICLK)               | f <sub>max</sub> | _    | _    | 32   | MHz  |
| frequency*4       | FlashIF clock (FCLK)*1, *2        |                  | —    | -    | 32   |      |
|                   | Peripheral module clock (PCLKB)   |                  | _    | —    | 32   |      |
|                   | Peripheral module clock (PCLKD)*3 |                  |      |      | 32   |      |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of FCLK should be  $\pm 3.5\%$ .

Note 3. The minimum frequency of PCLKD is 1 MHz when the A/D converter is to be used.

Note 4. The maximum operating frequencies do not take errors in the HOCO frequency and jitters in the PLL signal. Refer to Table 2.21, Clock Timing.

#### Table 2.20 Operating Frequency Value (Middle-Speed Operating Mode)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                   | Item                              | Symbol           | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------------|------------------|------|------|------|------|
| Maximum operating | System clock (ICLK)               | f <sub>max</sub> | —    | —    | 12   | MHz  |
| frequency*4       | FlashIF clock (FCLK)*1, *2        |                  | -    | —    | 12   |      |
|                   | Peripheral module clock (PCLKB)   |                  | -    | —    | 12   |      |
|                   | Peripheral module clock (PCLKD)*3 |                  |      | —    | 12   |      |

Note 1. The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note 2. The frequency accuracy of FCLK should be ±3.5%.

Note 3. The minimum frequency of PCLKD is 1 MHz when the A/D converter is to be used.

Note 4. The maximum operating frequencies do not take errors in the HOCO frequency and jitters in the PLL signal. Refer to Table 2.21, Clock Timing.



#### Table 2.21 **Clock Timing**

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                                            | Symbol               | Min.  | Тур. | Max.  | Unit | Test Conditions                              |
|-----------------------------------------------------------------|----------------------|-------|------|-------|------|----------------------------------------------|
| EXTAL external clock input cycle time                           | t <sub>Xcyc</sub>    | 50    | —    | —     | ns   | Figure 2.4                                   |
| EXTAL external clock input high pulse width                     | t <sub>XH</sub>      | 20    | _    | —     | ns   | _                                            |
| EXTAL external clock input low pulse width                      | t <sub>XL</sub>      | 20    | _    | —     | ns   | -                                            |
| EXTAL external clock rise time                                  | t <sub>Xr</sub>      |       | _    | 5     | ns   |                                              |
| EXTAL external clock fall time                                  | t <sub>Xf</sub>      |       | _    | 5     | ns   | -                                            |
| EXTAL external clock input wait time*1                          | t <sub>EXWT</sub>    | 0.5   | —    | —     | μs   |                                              |
| Main clock oscillator oscillation frequency*2                   | f <sub>MAIN</sub>    | 1     | —    | 20    | MHz  |                                              |
| Main clock oscillation stabilization time (crystal)*2           | t <sub>MAINOSC</sub> | _     | 3    | —     | ms   | Figure 2.5                                   |
| Main clock oscillation stabilization time (ceramic resonator)*2 | t <sub>MAINOSC</sub> | _     | 50   | —     | μs   |                                              |
| LOCO clock oscillation frequency                                | f <sub>LOCO</sub>    | 3.44  | 4.0  | 4.56  | MHz  |                                              |
| LOCO clock oscillation stabilization time                       | t <sub>LOCO</sub>    | _     | —    | 0.5   | μs   | Figure 2.6                                   |
| IWDT-dedicated clock oscillation frequency                      | f <sub>ILOCO</sub>   | 12.75 | 15   | 17.25 | kHz  |                                              |
| IWDT-dedicated clock oscillation stabilization time             | t <sub>ILOCO</sub>   | _     | —    | 50    | μs   | Figure 2.7                                   |
| HOCO clock oscillation frequency                                | f <sub>HOCO</sub>    | 31.52 | 32   | 32.48 | MHz  | $T_a = -40$ to +85°C                         |
|                                                                 |                      | 31.68 | 32   | 32.32 |      | $T_a = -20$ to +85°C                         |
|                                                                 |                      | 31.36 | 32   | 32.64 |      | $T_a = -40 \text{ to } +105^{\circ}\text{C}$ |
| HOCO clock oscillation stabilization time                       | t <sub>HOCO</sub>    |       | —    | 41.3  | μs   | Figure 2.9                                   |
| PLL circuit oscillation frequency                               | f <sub>PLL</sub>     | 24    | —    | 32    | MHz  |                                              |
| PLL clock oscillation stabilization time                        | t <sub>PLL</sub>     | -     | —    | 74.4  | μs   | Figure 2.10                                  |
| PLL free-running oscillation frequency                          | f <sub>PLLFR</sub>   | —     | 8    | —     | MHz  |                                              |

Note 1. Time until the clock can be used after the main clock oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating) when the external clock is stable.

Note 2. Reference values when an 8-MHz resonator is used.

When specifying the main clock oscillator stabilization time, set the MOSCWTCR register with a stabilization time value that is equal to or greater than the resonator-manufacturer-recommended value.

After changing the setting of the MOSCCR.MOSTP bit so that the main clock oscillator operates, read the OSCOVFSR.MOOVF flag to confirm that is has become 1, and then start using the main clock.





**EXTAL External Clock Input Timing** 













Figure 2.7 IWDT-Dedicated Clock Oscillation Start Timing







Figure 2.9 HOCO Clock Oscillation Start Timing (Oscillation is Started by Setting HOCOCR.HCSTP Bit)



Figure 2.10 PLL Clock Oscillation Start Timing (PLL is Operated after Main Clock Oscillation Has Settled)



## 2.4.2 Reset Timing

## Table 2.22 Reset Timing

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                                                                 | Item                  | Symbol              | Min. | Тур. | Max. | Unit                | Test Conditions |
|-----------------------------------------------------------------|-----------------------|---------------------|------|------|------|---------------------|-----------------|
| RES# pulse width                                                | At power-on           | t <sub>RESWP</sub>  | 3    | —    | —    | ms                  | Figure 2.11     |
|                                                                 | Other than above      | t <sub>RESW</sub>   | 30   | —    | —    | μs                  | Figure 2.12     |
| Wait time after RES# cancellation (at power-on)                 |                       | t <sub>RESWT</sub>  |      | 27.5 | —    | ms                  | Figure 2.11     |
| Wait time after RES#<br>(during powered-on s                    | t <sub>RESWT</sub>    | _                   | 120  | _    | μs   | Figure 2.12         |                 |
| Independent watchdo                                             | og timer reset period | t <sub>RESWIW</sub> |      | 1    | —    | IWDT clock<br>cycle | Figure 2.13     |
| Software reset period                                           | b                     | t <sub>RESWSW</sub> |      | 1    | —    | ICLK cycle          |                 |
| Wait time after independent watchdog timer reset cancellation*1 |                       | t <sub>RESW2</sub>  | —    | 300  | —    | μs                  |                 |
| Wait time after software reset cancellation                     |                       | t <sub>RESW2</sub>  | —    | 170  | —    | μs                  | 1               |

Note 1. When IWDTCR.CKS[3:0] = 0000b.







Figure 2.12 Reset Input Timing (1)



Figure 2.13 Reset Input Timing (2)

## 2.4.3 Timing of Recovery from Low Power Consumption Modes

|                   |                    | Item                                       |                                                                     | Symbol             | Min. | Тур. | Max. | Unit | Test<br>Conditions |
|-------------------|--------------------|--------------------------------------------|---------------------------------------------------------------------|--------------------|------|------|------|------|--------------------|
| from software mod | High-speed<br>mode | Crystal connected to main clock oscillator | Main clock oscillator<br>operating*2                                | t <sub>SBYMC</sub> | _    | 2    | 3    | ms   | Figure 2.14        |
| standby mode*1    |                    |                                            | Main clock oscillator<br>and PLL circuit<br>operating* <sup>3</sup> | t <sub>SBYPC</sub> | _    | 2    | 3    |      |                    |
|                   |                    | External clock input to main clock         | Main clock oscillator<br>operating*4                                | t <sub>SBYEX</sub> | _    | 35   | 50   | μs   |                    |
|                   |                    | oscillator                                 | Main clock oscillator<br>and PLL circuit<br>operating <sup>*5</sup> | t <sub>SBYPE</sub> | _    | 70   | 95   |      |                    |
|                   |                    | HOCO clock oscillato                       | r operating                                                         | t <sub>SBYHO</sub> |      | 40   | 55   |      |                    |
|                   |                    | LOCO clock oscillato                       | r operating                                                         | t <sub>SBYLO</sub> | _    | 40   | 55   |      |                    |

## Table 2.23 Timing of Recovery from Low Power Consumption Modes (1)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

Note: Values when the frequencies of PCLKB, PCLKD, and FCLK are not divided.

Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. The recovery time when multiple oscillators are operating varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.

Note 2. When the frequency of crystal is 20 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

Note 3. When the frequency of PLL is 32 MHz.

- When the main clock oscillator wait control register (MOSCWTCR) is set to 04h. Note 4. When the frequency of the external clock is 20 MHz.
- When the main clock oscillator wait control register (MOSCWTCR) is set to 00h. Note 5. When the frequency of PLL is 32 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

#### Table 2.24 Timing of Recovery from Low Power Consumption Modes (2)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

|                                |                                                         | Item                                 |                                                                     | Symbol             | Min. | Тур. | Max. | Unit        | Test<br>Conditions |
|--------------------------------|---------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------|--------------------|------|------|------|-------------|--------------------|
| Recovery time<br>from software | Middle-speed Crystal connected to main clock oscillator | Main clock oscillator<br>operating*2 | t <sub>SBYMC</sub>                                                  | _                  | 2    | 3    | ms   | Figure 2.14 |                    |
| standby mode*1                 |                                                         |                                      | Main clock oscillator<br>and PLL circuit<br>operating* <sup>3</sup> | t <sub>SBYPC</sub> | _    | 2    | 3    |             |                    |
|                                |                                                         | External clock input to main clock   | Main clock oscillator<br>operating*4                                | t <sub>SBYEX</sub> |      | 3    | 4    | μs          |                    |
|                                |                                                         | oscillator                           | Main clock oscillator<br>and PLL circuit<br>operating <sup>*5</sup> | t <sub>SBYPE</sub> | _    | 65   | 85   |             |                    |
|                                |                                                         | HOCO clock oscillato                 | r operating                                                         | t <sub>SBYHO</sub> |      | 40   | 50   |             |                    |
|                                |                                                         | LOCO clock oscillator                | r operating                                                         | t <sub>SBYLO</sub> | _    | 5    | 7    |             |                    |

Note: Values when the frequencies of PCLKB, PCLKD, and FCLK are not divided.

Note 1. The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. The recovery time when multiple oscillators are operating varies depending on the operating state of the oscillators that are not selected as the system clock source. The above table applies when only the corresponding clock is operating.

Note 2. When the frequency of the crystal is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.

Note 3. When the frequency of the PLL is 24 MHz and that of the ILCK is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 04h. Note 4. When the frequency of the external clock is 12 MHz.

When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.

Note 5. When the frequency of the PLL is 24 MHz and that of the ILCK is 12 MHz. When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.







## Table 2.25Timing of Recovery from Low Power Consumption Modes (3)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

| Ite                     | Symbol              | Min.              | Тур. | Max. | Unit | Test Conditions |             |
|-------------------------|---------------------|-------------------|------|------|------|-----------------|-------------|
| Recovery time from deep | High-speed mode*2   | t <sub>DSLP</sub> | —    | 2    | 3.5  | μs              | Figure 2.15 |
| sleep mode*1            | Middle-speed mode*3 | t <sub>DSLP</sub> | —    | 3    | 4    |                 |             |

Note: Values when the frequencies of PCLKB, PCLKD, and FCLK are not divided.

Note 1. Oscillators continue oscillating in deep sleep mode.

Note 2. When the frequency of the system clock is 32 MHz.

Note 3. When the frequency of the system clock is 12 MHz.



#### Figure 2.15 Deep Sleep Mode Recovery Timing

#### Table 2.26 Operating Mode Transition Time

Conditions: VCC = 2.7 V to AVCC0, AVCC0 = 2.7 V to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Mode before Transition       | Mode after Transition        | ICLK Frequency | Tra | Unit |      |      |  |
|------------------------------|------------------------------|----------------|-----|------|------|------|--|
|                              |                              |                |     | Тур. | Max. | Onit |  |
| High-speed operating mode    | Middle-speed operating modes | 8 MHz          | _   | 10   | _    | μs   |  |
| Middle-speed operating modes | High-speed operating mode    | 8 MHz          | _   | 37.5 | —    | μs   |  |

Note: Values when the frequencies of PCLKB, PCLKD, and FCLK are not divided.

#### **Control Signal Timing** 2.4.4

#### Table 2.27 **Control Signal Timing**

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item               | Symbol            | Min.                       | Тур. | Max. | Unit | Test Condition              | ons                             |  |
|--------------------|-------------------|----------------------------|------|------|------|-----------------------------|---------------------------------|--|
| NMI pulse<br>width | t <sub>NMIW</sub> | 200                        | —    | —    | ns   | NMI digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |  |
|                    |                   | t <sub>Pcyc</sub> × 2*1    | —    | —    |      | (NMIFLTE.NFLTEN = 0)        | t <sub>Pcyc</sub> × 2 > 200 ns  |  |
|                    |                   | 200                        | —    | —    | -    | NMI digital filter enabled  | t <sub>NMICK</sub> × 3 ≤ 200 ns |  |
|                    |                   | t <sub>NMICK</sub> × 3.5*2 | _    | —    |      | (NMIFLTE.NFLTEN = 1)        | t <sub>NMICK</sub> ×3 > 200 ns  |  |
| IRQ pulse width    | t <sub>IRQW</sub> | 200                        | _    | —    | ns   | IRQ digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns  |  |
|                    |                   | t <sub>Pcyc</sub> × 2*1    | _    | —    |      | (IRQFLTE0.FLTENi = 0)       | t <sub>Pcyc</sub> × 2 > 200 ns  |  |
|                    |                   | 200                        | —    | —    |      | IRQ digital filter enabled  | t <sub>IRQCK</sub> × 3 ≤ 200 ns |  |
|                    |                   | t <sub>IRQCK</sub> ×3.5 *3 | —    | —    |      | (IRQFLTE0.FLTENi = 1)       | t <sub>IRQCK</sub> × 3 > 200 ns |  |

Note: 200 ns minimum in software standby mode.

Note 1.  $t_{Pcyc}$  indicates the cycle of PCLKB. Note 2.  $t_{NMICK}$  indicates the cycle of the NMI digital filter sampling clock. Note 3.  $t_{IRQCK}$  indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 5).



#### Figure 2.16 **NMI Interrupt Input Timing**



Figure 2.17 **IRQ Interrupt Input Timing** 



## 2.4.5 Timing of On-Chip Peripheral Modules

## 2.4.5.1 I/O ports

## Table 2.28Timing of I/O ports

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item      |                        |                  | Min. | Max. | Unit <sup>*1</sup> | Test Conditions |  |
|-----------|------------------------|------------------|------|------|--------------------|-----------------|--|
| I/O ports | Input data pulse width | t <sub>PRW</sub> | 1.5  | _    | t <sub>Pcyc</sub>  | Figure 2.18     |  |

Note 1. t<sub>Pcyc</sub>: PCLK cycle







## 2.4.5.2 MTU

#### Table 2.29 Timing of MTU

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item |                                 |                                    | Symbol               | Min. | Max. | Unit <sup>*1</sup> | Test Conditions |
|------|---------------------------------|------------------------------------|----------------------|------|------|--------------------|-----------------|
| MTU  | Input capture input pulse width | It pulse width Single-edge setting |                      | 1.5  | —    | t <sub>Pcyc</sub>  | Figure 2.19     |
|      |                                 | Both-edge setting                  |                      | 2.5  | _    |                    |                 |
|      | Timer clock pulse width         | Single-edge setting                | t <sub>TCKWH</sub> , | 1.5  | _    |                    | Figure 2.20     |
|      |                                 | Both-edge setting                  | <sup>t</sup> TCKWL   | 2.5  | _    |                    |                 |
|      |                                 | Phase counting mode                | 1                    | 2.5  | —    |                    |                 |

Note 1. t<sub>Pcyc</sub>: PCLK cycle







Figure 2.20 MTU Clock Input Timing



## 2.4.5.3 POE

#### Table 2.30Timing of POE

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|     |                        | Item                                   | Symbol              | Min. | Max.                       | Unit <sup>*1</sup> | Test Conditions                                                                                                                                                                                                                                                              |
|-----|------------------------|----------------------------------------|---------------------|------|----------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POE | POE# input pulse width |                                        | t <sub>POEW</sub>   | 1.5  | -                          | t <sub>Pcyc</sub>  | Figure 2.21                                                                                                                                                                                                                                                                  |
|     | Output disable time    | Transition of the POE# signal level    | tPOEDI              | _    | 5 t <sub>Pcyc</sub> + 0.24 | μs                 | Figure 2.22<br>In the case of falling-<br>edge detection<br>(ICSRm.POEnM[3:0]<br>= 0000 (m =1, 3, 4;<br>n = 0, 8,10))                                                                                                                                                        |
|     |                        | Simultaneous conduction of output pins | t <sub>POEDO</sub>  | —    | 3 t <sub>Pcyc</sub> + 0.2  |                    | Figure 2.23                                                                                                                                                                                                                                                                  |
|     |                        | Detection of comparator outputs        | t <sub>POEDC</sub>  | _    | 5 t <sub>Pcyc</sub> + 0.2  |                    | Figure 2.24<br>When the noise filter<br>for a comparator C is<br>not in use<br>(CMPCTL.CDFS[1:0]<br>= 00), and the values<br>exclude the time until<br>the level of the<br>detection signal<br>changes after a<br>comparator C detects<br>the required change<br>in voltage. |
|     |                        | Register setting                       | <sup>t</sup> POEDS  | _    | 1 t <sub>Pcyc</sub> + 0.2  |                    | Figure 2.25<br>Time for access to the<br>register is not<br>included.                                                                                                                                                                                                        |
|     |                        | Oscillation stop detection             | t <sub>POEDOS</sub> | —    | 21                         | 1                  | Figure 2.26                                                                                                                                                                                                                                                                  |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



## Figure 2.21 POE# Input Timing (n = 0, 8, 10)



Figure 2.22 Output Disable Time for POE in Response to Transition of the POEn# Signal Level (n = 0, 8, 10)







Figure 2.24 Output Disable Time for POE in Response to Detection of the Comparator Outputs (n = 0 to 2)



Figure 2.25 Output Disable Time for POE in Response to the Register Setting



| Main clock                                             |   |                     |                  |
|--------------------------------------------------------|---|---------------------|------------------|
| Oscillation stop detection<br>signal (internal signal) | / |                     |                  |
| MTU PWM output pins                                    | • | t <sub>POEDOS</sub> | Outputs disabled |
|                                                        |   |                     |                  |

Figure 2.26 Output Disable Time for POE in Response to the Oscillation Stop Detection



## 2.4.5.4 SCI

## Table 2.31 Timing of SCI

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|     |                                   | tem                      |                      | Symbol            | Min. | Max. | Unit <sup>*1</sup> | Test Conditions          |
|-----|-----------------------------------|--------------------------|----------------------|-------------------|------|------|--------------------|--------------------------|
| SCI | Input clock cycle                 |                          | Asynchronous         | t <sub>Scyc</sub> | 4    | _    | t <sub>Pcyc</sub>  | Figure 2.27              |
|     |                                   |                          | Clock synchronous    |                   | 6    | _    |                    |                          |
|     | Input clock pulse width           | Input clock pulse width  |                      |                   | 0.4  | 0.6  | t <sub>Scyc</sub>  |                          |
|     | Input clock rise time             | Input clock rise time    |                      |                   | _    | 20   | ns                 |                          |
|     | Input clock fall time             | Input clock fall time    |                      |                   | _    | 20   |                    |                          |
|     | Output clock cycle                | Output clock cycle       |                      | t <sub>Scyc</sub> | 16   | -    | t <sub>Pcyc</sub>  | Figure 2.28<br>C = 30 pF |
|     |                                   |                          |                      |                   | 4    | -    |                    |                          |
|     | Output clock pulse width          | Output clock pulse width |                      | t <sub>SCKW</sub> | 0.4  | 0.6  | t <sub>Scyc</sub>  | ]                        |
|     | Output clock rise time            | Output clock rise time   |                      |                   | _    | 20   | ns                 | ]                        |
|     | Output clock fall time            | Output clock fall time   |                      |                   | —    | 20   |                    |                          |
|     | Transmit data delay time (master) | Clock synchrono          | us                   | t <sub>TXD</sub>  | —    | 40   |                    |                          |
|     | Transmit data delay time          | Clock                    | VCC = 4.0 V or above |                   | _    | 40   |                    |                          |
|     | (slave)                           | synchronous              | VCC = 2.7 V or above |                   | _    | 65   |                    |                          |
|     | Receive data setup time           | Clock                    | VCC = 4.0 V or above | t <sub>RXS</sub>  | 40   | -    |                    |                          |
|     | (master)                          | (master) synchronous     | VCC = 2.7 V or above |                   | 65   | -    |                    |                          |
|     | Receive data setup time (slave)   | Clock synchronous        |                      |                   | 40   | -    | ]                  |                          |
|     | Receive data hold time            | Clock synchrono          | us                   | t <sub>RXH</sub>  | 40   | _    |                    |                          |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



Figure 2.27 SCK Clock Input Timing









#### Table 2.32 Timing of Simple I<sup>2</sup>C

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                         | ltem                                      | Symbol            | Min. | Max.                     | Unit | Test<br>Conditions |
|-------------------------|-------------------------------------------|-------------------|------|--------------------------|------|--------------------|
| Simple I <sup>2</sup> C | SSCL, SSDA input rise time                | t <sub>Sr</sub>   | —    | 1000                     | ns   | Figure 2.29        |
| (Standard mode)         | SSCL, SSDA input fall time                | t <sub>Sf</sub>   | —    | 300                      |      |                    |
|                         | SSCL, SSDA input spike pulse removal time | t <sub>SP</sub>   | 0    | 4 × t <sub>Pcyc</sub> *1 |      |                    |
|                         | Data input setup time                     | t <sub>SDAS</sub> | 250  | —                        |      |                    |
|                         | Data input hold time                      | t <sub>SDAH</sub> | 0    | —                        |      |                    |
|                         | SSCL, SSDA capacitive load                | C <sub>b</sub> *2 | —    | 400                      | pF   |                    |
| Simple I <sup>2</sup> C | SSCL, SSDA input rise time                | t <sub>Sr</sub>   | —    | 300                      | ns   | Figure 2.29        |
| (Fast mode)             | SSCL, SSDA input fall time                | t <sub>Sf</sub>   | —    | 300                      |      |                    |
|                         | SSCL, SSDA input spike pulse removal time | t <sub>SP</sub>   | 0    | 4 × t <sub>Pcyc</sub> *1 |      |                    |
|                         | Data input setup time                     | t <sub>SDAS</sub> | 100  | _                        |      |                    |
|                         | Data input hold time                      | t <sub>SDAH</sub> | 0    | —                        | 1    |                    |
| _                       | SSCL, SSDA capacitive load                | C <sub>b</sub> *2 | —    | 400                      | pF   |                    |

Note 1.  $t_{Pcyc}$ : PCLK cycle Note 2.  $C_b$  is the total capacitance of the bus lines



Figure 2.29 Simple I<sup>2</sup>C Bus Interface Input/Output Timing



## Table 2.33 Timing of Simple SPI

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C, C = 30 pF

|        | Item                            |                                         | Symbol                                | Min. | Max.  | Unit*1             | Test<br>Conditions          |
|--------|---------------------------------|-----------------------------------------|---------------------------------------|------|-------|--------------------|-----------------------------|
| Simple | SCK clock cycle output (master) |                                         | t <sub>SPcyc</sub>                    | 4    | 65536 | t <sub>Pcyc</sub>  | Figure 2.30                 |
| SPI    | SCK clock cycle input (slave)   |                                         |                                       | 6    | —     |                    |                             |
|        | SCK clock high pulse width      |                                         | t <sub>SPCKWH</sub>                   | 0.4  | 0.6   | t <sub>SPcyc</sub> | 7                           |
|        | SCK clock low pulse width       | t <sub>SPCKWL</sub>                     | 0.4                                   | 0.6  |       |                    |                             |
|        | SCK clock rise/fall time        | t <sub>SPCKr</sub> , t <sub>SPCKf</sub> | —                                     | 20   | ns    |                    |                             |
|        | Data input setup time (master)  | VCC = 4.0 V or<br>above                 | t <sub>SU</sub>                       | 40   | —     | ns                 | Figure 2.31,<br>Figure 2.32 |
|        |                                 | VCC = 2.7 V or<br>above                 |                                       | 65   | —     |                    |                             |
|        | Data input setup time (slave)   |                                         |                                       | 40   | —     | -                  |                             |
|        | Data input hold time            |                                         | t <sub>H</sub>                        | 40   | —     |                    |                             |
|        | SS input setup time             |                                         | t <sub>LEAD</sub>                     | 3    | —     | t <sub>SPcyc</sub> |                             |
|        | SS input hold time              |                                         | t <sub>LAG</sub>                      | 3    | _     |                    |                             |
|        | Data output delay time (master) |                                         | t <sub>OD</sub>                       |      | 40    | ns                 |                             |
|        | Data output delay time (slave)  | VCC = 4.0 V or<br>above                 |                                       | _    | 40    |                    |                             |
|        |                                 | VCC = 2.7 V or<br>above                 | -                                     | _    | 65    |                    |                             |
|        | Data output hold time           | Master                                  | t <sub>ОН</sub>                       | -10  | —     |                    |                             |
|        |                                 | Slave                                   |                                       | -10  | —     |                    |                             |
|        | Data rise/fall time             |                                         | t <sub>Dr</sub> , t <sub>Df</sub>     | —    | 20    |                    |                             |
|        | SS input rise/fall time         |                                         | t <sub>SSLr</sub> , t <sub>SSLf</sub> | _    | 20    | -                  |                             |
|        | Slave access time               |                                         | t <sub>SA</sub>                       | —    | 6     | t <sub>Pcyc</sub>  | Figure 2.33,                |
|        | Slave output release time       |                                         | t <sub>REL</sub>                      | —    | 6     |                    | Figure 2.34                 |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



Figure 2.30 Simple SPI Clock Timing

















RENESAS

## 2.4.5.5 A/D converter

#### Table 2.34Timing of A/D converter

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                    |                   | Min. | Max. | Unit <sup>*1</sup> | Test Conditions |
|-----------------------------------------|-------------------|------|------|--------------------|-----------------|
| A/D converter Trigger input pulse width | t <sub>TRGW</sub> | 1.5  | _    | t <sub>Pcyc</sub>  | Figure 2.35     |

Note 1. t<sub>Pcyc</sub>: PCLK cycle



Figure 2.35 A/D Converter External Trigger Input Timing

## 2.4.5.6 CAC

#### Table 2.35Timing of CAC

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to  $+105^{\circ}$ C

| Item |                                                 |                      | Symbol              | Min.                                       | Max. | Unit | Test Conditions |
|------|-------------------------------------------------|----------------------|---------------------|--------------------------------------------|------|------|-----------------|
| CAC  | CACREF input pulse width $t_{Pcyc} \le t_{cac}$ |                      | t <sub>CACREF</sub> | 4.5 $t_{cac}$ + 3 $t_{Pcyc}$               | _    | ns   |                 |
|      |                                                 | $t_{Pcyc} > t_{cac}$ |                     | 5 t <sub>cac</sub> + 6.5 t <sub>Pcyc</sub> |      |      |                 |

Note: t<sub>Pcyc</sub>: PCLK cycle

Note: C<sub>b</sub> is the total capacitance of the bus lines.



#### RIIC 2.4.5.7

#### Table 2.36 Timing of RIIC

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|                        | Item                                | Symbol            | Min.* <sup>1, *2</sup>               | Max.                        | Unit | Test<br>Conditions |
|------------------------|-------------------------------------|-------------------|--------------------------------------|-----------------------------|------|--------------------|
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 1300  |                             | ns   | Figure 2.36        |
| (Standard mode, SMBus) | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | SCL low pulse width                 | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | —                                    | 1000                        |      |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | —                                    | 300                         |      |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                    | 1 (4) × t <sub>IICcyc</sub> |      |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300            | _                           |      |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 1000                                 | —                           |      |                    |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 1000                                 | _                           |      |                    |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50             | _                           |      |                    |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                    | _                           |      |                    |
|                        | SCL, SDA capacitive load            | C <sub>b</sub> *3 | _                                    | 400                         | pF   |                    |
| RIIC                   | SCL cycle time                      | t <sub>SCL</sub>  | 6 (12) × t <sub>IICcyc</sub> + 600 — |                             | ns   | Figure 2.36        |
| (Fast mode)            | SCL high pulse width                | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | SCL low pulse width                 | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | SCL, SDA rise time                  | t <sub>Sr</sub>   | _                                    | 300                         |      |                    |
|                        | SCL, SDA fall time                  | t <sub>Sf</sub>   | _                                    | 300                         |      |                    |
|                        | SCL, SDA spike pulse removal time   | t <sub>SP</sub>   | 0                                    | 1 (4) × t <sub>IICcyc</sub> |      |                    |
|                        | SDA bus free time                   | t <sub>BUF</sub>  | 3 (6) × t <sub>IICcyc</sub> + 300    | _                           |      |                    |
|                        | START condition hold time           | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300            | _                           |      |                    |
|                        | Repeated START condition setup time | t <sub>STAS</sub> | 300                                  | _                           |      |                    |
|                        | STOP condition setup time           | t <sub>STOS</sub> | 300                                  | —                           | 1    |                    |
|                        | Data setup time                     | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50             | —                           | 1    |                    |
|                        | Data hold time                      | t <sub>SDAH</sub> | 0                                    | <u> </u>                    |      |                    |
|                        | SCL, SDA capacitive load            | C <sub>b</sub> *3 | —                                    | 400                         | pF   | 1                  |
|                        |                                     |                   |                                      |                             |      |                    |

Note 1.  $t_{IICcyc}$ : RIIC internal reference count clock (IIC $\phi$ ) cycle Note 2. The value in parentheses is used when the ICMR3.NF[1:0] bits are set to 11b while a digital filter is enabled with the ICFER.NFE bit = 1.

Note 3.  $C_b$  is the total capacitance of the bus lines.



Figure 2.36 RIIC Bus Interface Input/Output Timing



## 2.5 A/D Conversion Characteristics

## Table 2.37 A/D Conversion Characteristics (1)

Conditions: VCC = 4.5 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C, Source impedance = 1.0 k $\Omega$ 

|                                    | Item                               | Min. | Тур.  | Max. | Unit | Test Conditions                                                                                                                     |
|------------------------------------|------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Frequency                          |                                    | 1    | —     | 32   | MHz  |                                                                                                                                     |
| Resolution                         |                                    |      | —     | 12   | Bit  |                                                                                                                                     |
| Conversion time*1<br>(Operation at | Sample-and-hold circuit not in use | 1.41 | —     | —    | μs   | High-precision channel<br>ADSSTRn.SST[7:0] bits = 0Dh                                                                               |
| PCLKD = 32 MHz)                    | Sample-and-hold circuit in use     | 2.16 | _     | _    |      | High-precision channel<br>ADSSTRn.SST[7:0] bits = 0Dh<br>ADSHCR.SSTSH[7:0] bits = 0Bh<br>AN000 to 002 = 0.25 V to AVCC0 –<br>0.25 V |
| Analog input capacita              | nce                                |      | —     | 12   | pF   |                                                                                                                                     |
| Offset error                       | Sample-and-hold circuit not in use | _    | ±0.5  | ±4.5 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     | _    | ±1.5  | ±6.5 | -    |                                                                                                                                     |
| Full-scale error                   | Sample-and-hold circuit not in use | _    | ±0.75 | ±4.5 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     | _    | ±1.5  | ±6.5 | -    |                                                                                                                                     |
| Quantization error                 |                                    | -    | ±0.5  | —    | LSB  |                                                                                                                                     |
| Absolute accuracy                  | Sample-and-hold circuit not in use | _    | ±1.25 | ±5.0 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     | _    | ±3.0  | ±8.0 |      | AN000 to 002 = 0.25V to AVCC0 - 0.25                                                                                                |
| DNL differential nonlin            | nearity error                      | _    | ±0.5  | ±1.5 | LSB  |                                                                                                                                     |
| INL integral nonlinear             | ity error                          | _    | ±1.5  | ±4.0 | LSB  |                                                                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.



#### Table 2.38 A/D Conversion Characteristics (2)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V, T<sub>a</sub> = -40 to +105°C, Source impedance =  $1.0 \text{ k}\Omega$ 

|                                    | Item                               | Min. | Тур.  | Max. | Unit | Test Conditions                                                                                                                     |
|------------------------------------|------------------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Frequency                          |                                    | 1    | _     | 32   | MHz  |                                                                                                                                     |
| Resolution                         |                                    |      | _     | 12   | Bit  |                                                                                                                                     |
| Conversion time*1<br>(Operation at | Sample-and-hold circuit not in use | 1.41 | _     | _    | μs   | High-precision channel<br>ADSSTRn.SST[7:0] bits = 0Dh                                                                               |
| PCLKD = 32 MHz)                    | Sample-and-hold circuit in use     | 2.25 | _     | _    |      | High-precision channel<br>ADSSTRn.SST[7:0] bits = 0Dh<br>ADSHCR.SSTSH[7:0] bits = 0Eh<br>AN000 to 002 = 0.25 V to AVCC0 –<br>0.25 V |
| Analog input capacitance           |                                    |      | —     | 12   | pF   |                                                                                                                                     |
| Offset error                       | Sample-and-hold circuit not in use | _    | ±0.5  | ±4.5 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     | _    | ±1.5  | ±6.5 | -    |                                                                                                                                     |
| Full-scale error                   | Sample-and-hold circuit not in use | _    | ±0.75 | ±4.5 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     | _    | ±1.5  | ±6.5 | -    |                                                                                                                                     |
| Quantization error                 |                                    | _    | ±0.5  | —    | LSB  |                                                                                                                                     |
| Absolute accuracy                  | Sample-and-hold circuit not in use | _    | ±1.25 | ±5.0 | LSB  |                                                                                                                                     |
|                                    | Sample-and-hold circuit in use     |      | ±3.0  | ±8.0 |      | AN000 to 002 = 0.25V to AVCC0 - 0.25                                                                                                |
| DNL differential nonlin            | nearity error                      | _    | ±0.5  | ±1.5 | LSB  |                                                                                                                                     |
| INL integral nonlinear             | ity error                          |      | ±1.5  | ±4.0 | LSB  |                                                                                                                                     |

Note: The characteristics apply when no pin functions other than A/D converter input are used. Absolute accuracy includes quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors.

Note 1. The conversion time is the sum of the sampling time and the comparison time. As the test conditions, the number of sampling states is indicated.

#### Table 2.39 A/D Converter Channel Classification

| Classification                           | Channel                    | Conditions          | Remarks                                                                                       |  |  |
|------------------------------------------|----------------------------|---------------------|-----------------------------------------------------------------------------------------------|--|--|
| High-precision channel                   | AN000 to AN007             | AVCC0 = 2.7 to 5.5V | Pins AN000 to AN007 cannot be<br>used as digital outputs when the<br>A/D converter is in use. |  |  |
| Internal reference voltage input channel | Internal reference voltage | AVCC0 = 2.7 to 5.5V |                                                                                               |  |  |

#### Table 2.40 A/D Internal Reference Voltage Characteristics

Conditions: VCC = 2.7 V to 5.5V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                       | Min. | Тур. | Max. | Unit | Test Conditions |
|--------------------------------------------|------|------|------|------|-----------------|
| Internal reference voltage input channel*1 | 1.36 | 1.43 | 1.50 | V    |                 |

Note 1. The A/D internal reference voltage indicates the voltage when the internal reference voltage is input to the A/D converter.





Figure 2.37 Illustration of A/D Converter Characteristic Terms

## Absolute accuracy

Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics, and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of analog input voltage (1-LSB width), that can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as an analog input voltage. For example, if 12-bit resolution is used and if reference voltage (AVCC0) is 3.072 V, then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, 1.5 mV, ... are used as analog input voltages.

If analog input voltage is 6 mV, absolute accuracy =  $\pm 5$  LSB means that the actual A/D conversion result is in the range of 003h to 00Dh though an output code, 008h, can be expected from the theoretical A/D conversion characteristics.

## Integral nonlinearity error (INL)

Integral nonlinearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code.



#### Differential nonlinearity error (DNL)

Differential nonlinearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actual output code.

#### Offset error

Offset error is the difference between a transition point of the ideal first output code and the actual first output code.

#### Full-scale error

Full-scale error is the difference between a transition point of the ideal last output code and the actual last output code.



# 2.6 Programmable Gain Amplifier Characteristics

## Table 2.41 Programmable Gain Amplifier Characteristics

Conditions: VCC = 2.7 V to AVCC0, AVCC0 = 4.5 V to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                            | 1                           | Symbol             | Min.                      | Тур. | Max.                      | Unit | Test Conditions |
|-------------------------------------------------|-----------------------------|--------------------|---------------------------|------|---------------------------|------|-----------------|
| Input offset voltage                            |                             | V <sub>poff</sub>  | —                         | _    | 8                         | mV   |                 |
| Input voltage range                             |                             | V <sub>pin</sub>   | V <sub>pout</sub> (min)/G | _    | V <sub>pout</sub> (max)/G | V    |                 |
| Output voltage range G = 2.000,<br>2.500, 3.077 |                             | V <sub>pout</sub>  | 0.1 × AVCC0               | _    | 0.9 × AVCC0               | V    |                 |
|                                                 | G = 5.000,<br>8.000, 10.000 |                    | 0.15 × AVCC0              | _    | 0.85 × AVCC0              |      |                 |
| Gain                                            |                             | G                  | 2.000                     |      | 10.000                    |      |                 |
| Gain error                                      | G = 2.000,<br>2.500, 3.077  | G <sub>err</sub>   | —                         | ±1.0 | ±1.5                      | %    |                 |
|                                                 | G = 5.000,<br>8.000, 10.000 |                    | —                         | ±1.5 | ±2.5                      |      |                 |
| Slew rate                                       |                             | SR                 | 10                        | _    | -                         | V/µs |                 |
| Operation stabilization w                       | ait time                    | t <sub>start</sub> | —                         | —    | 5.0                       | μs   |                 |



# 2.7 Comparator Characteristics

## Table 2.42 Comparator Characteristics

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item                                        | Symbol             | Min. | Тур. | Max.  | Unit | Test Conditions                 |
|---------------------------------------------|--------------------|------|------|-------|------|---------------------------------|
| Offset voltage                              | V <sub>cioff</sub> | —    | _    | 20    | mV   |                                 |
| Reference input voltage range               | V <sub>cref</sub>  | 0    | —    | AVCC0 | V    |                                 |
| Response time                               | t <sub>cr</sub>    | —    | _    | 200   | ns   | VOD = 100 mV<br>CMPCTL.CDFS = 0 |
|                                             | t <sub>cf</sub>    | —    | —    | 200   |      |                                 |
| Stabilization wait time for input selection | t <sub>cwait</sub> | 300  | —    | —     | ns   |                                 |
| Operation stabilization wait time           | t <sub>cmp</sub>   | —    | _    | 1     | μs   |                                 |







## 2.8 D/A Conversion Characteristics

#### Table 2.43 D/A Conversion Characteristics

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

| Item              | Symbol             | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------|--------------------|------|------|------|------|-----------------|
| Resolution        | —                  | —    | —    | 8    | Bit  |                 |
| Conversion time   | t <sub>DCONV</sub> | —    | —    | 3.0  | μs   |                 |
| Absolute accuracy | —                  | —    | ±1.0 | ±3.0 | LSB  |                 |



# 2.9 Power-On Reset Circuit and Voltage Detection Circuit Characteristics

|                   | Item                      | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions          |  |
|-------------------|---------------------------|---------------------|------|------|------|------|--------------------------|--|
| Voltage detection | Power-on reset (POR)      | V <sub>POR</sub>    | 1.35 | 1.50 | 1.65 | V    | Figure 2.39, Figure 2.40 |  |
| level             | Voltage detection circuit | V <sub>det0_0</sub> | 3.67 | 3.84 | 3.97 |      | Figure 2.41              |  |
|                   | (LVD0)*1                  | V <sub>det0_1</sub> | 2.70 | 2.82 | 3.00 |      | At falling edge VCC      |  |
|                   |                           | V <sub>det0_2</sub> | 2.37 | 2.51 | 2.67 |      |                          |  |
|                   | Voltage detection circuit | V <sub>det1_0</sub> | 4.12 | 4.29 | 4.42 |      | Figure 2.42              |  |
|                   | (LVD1)*2                  | V <sub>det1_1</sub> | 3.98 | 4.14 | 4.28 |      | At falling edge VCC      |  |
|                   |                           | V <sub>det1_2</sub> | 3.86 | 4.02 | 4.16 | -    |                          |  |
|                   |                           | V <sub>det1_3</sub> | 3.68 | 3.84 | 3.98 |      |                          |  |
|                   |                           | V <sub>det1_4</sub> | 2.99 | 3.10 | 3.29 |      |                          |  |
|                   |                           | V <sub>det1_5</sub> | 2.89 | 3.00 | 3.19 |      |                          |  |
|                   |                           | V <sub>det1_6</sub> | 2.79 | 2.90 | 3.09 |      |                          |  |
|                   |                           | V <sub>det1_7</sub> | 2.68 | 2.79 | 2.98 |      |                          |  |
|                   |                           | V <sub>det1_8</sub> | 2.57 | 2.68 | 2.87 |      |                          |  |
|                   | Voltage detection circuit | V <sub>det2_0</sub> | 4.08 | 4.29 | 4.48 |      | Figure 2.43              |  |
|                   | (LVD2)*3                  | V <sub>det2_1</sub> | 3.95 | 4.14 | 4.35 |      | At falling edge VCC      |  |
|                   |                           | V <sub>det2_2</sub> | 3.82 | 4.02 | 4.22 |      |                          |  |
|                   |                           | V <sub>det2_3</sub> | 3.62 | 3.84 | 4.02 |      |                          |  |

#### Table 2.44 Power-On Reset Circuit and Voltage Detection Circuit Characteristics (1)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

Note: These characteristics apply when noise is not superimposed on the power supply. When a setting is made so that the voltage detection level overlaps with that of the voltage detection circuit (LVD2), it cannot be specified which of LVD1 and LVD2 is used for voltage detection.

Note 1. n in the symbol Vdet0\_n denotes the value of the OFS1.VDSEL[1:0] bits.

Note 2. n in the symbol Vdet1\_n denotes the value of the LVDLVLR.LVD1LVL[3:0] bits.

Note 3. n in the symbol Vdet2\_n denotes the value of the LVDLVLR.LVD2LVL[1:0] bits.



## Table 2.45 Power-On Reset Circuit and Voltage Detection Circuit Characteristics (2)

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V, Ta = -40 to +105°C

| Item                                                    | Symbol              | Min. | Тур. | Max. | Unit | Test Conditions                                |
|---------------------------------------------------------|---------------------|------|------|------|------|------------------------------------------------|
| Wait time after power-on reset cancellation             | t <sub>POR</sub>    | —    | 28.4 | —    | ms   | Figure 2.40                                    |
| Wait time after voltage monitoring 0 reset cancellation | t <sub>LVD0</sub>   | —    | 568  | —    | μs   | Figure 2.41                                    |
| Wait time after voltage monitoring 1 reset cancellation | t <sub>LVD1</sub>   | —    | 100  | —    | μs   | Figure 2.42                                    |
| Wait time after voltage monitoring 2 reset cancellation | t <sub>LVD2</sub>   | —    | 100  | —    | μs   | Figure 2.43                                    |
| Response delay time                                     | t <sub>det</sub>    | —    | —    | 350  | μs   | Figure 2.39                                    |
| Minimum VCC down time*1                                 | t <sub>VOFF</sub>   | 350  | —    | —    | μs   | Figure 2.39, VCC = 1.0 V or above              |
| Power-on reset enable time                              | t <sub>W(POR)</sub> | 1    | —    | —    | ms   | Figure 2.40, VCC = below 1.0<br>V              |
| LVD operation stabilization time (after LVD is enabled) | Td <sub>(E-A)</sub> | —    | —    | 300  | μs   | Figure 2.42, Figure 2.43                       |
| Hysteresis width (power-on reset (POR))                 | V <sub>PORH</sub>   | —    | 110  | —    | mV   |                                                |
| Hysteresis width (LVD0, LVD1 and LVD2)                  | V <sub>LVH</sub>    | —    | 70   | —    | mV   | Vdet0_0 to 2 selected<br>Vdet1_0 to 4 selected |
|                                                         |                     | —    | 60   | _    | 1    | Vdet1_5 to 8, LVD2 selected                    |

Note: These characteristics apply when noise is not superimposed on the power supply. When a setting is made so that the voltage detection level overlaps with that of the voltage detection circuit (LVD1), it cannot be specified which of LVD1 and LVD2 is used for voltage detection.

Note 1. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels  $V_{POR}$ ,  $V_{det0}$ ,  $V_{det1}$ , and  $V_{det2}$  for the POR/LVD.







Figure 2.40 Power-On Reset Timing



Figure 2.41 Voltage Detection Circuit Timing (V<sub>det0</sub>)





Figure 2.42 Voltage Detection Circuit Timing (V<sub>det1</sub>)



Figure 2.43 Voltage Detection Circuit Timing (V<sub>det2</sub>)



## 2.10 Oscillation Stop Detection Timing

#### Table 2.46 Oscillation Stop Detection Timing

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V, Ta = -40 to +105°C

| Item           | Symbol          | Min. | Тур. | Max. | Unit | Test Conditions |
|----------------|-----------------|------|------|------|------|-----------------|
| Detection time | t <sub>dr</sub> | _    |      | 1    | ms   | Figure 2.44     |







# 2.11 ROM (Code Flash Memory) Characteristics

| Table 2.47 | ROM (Code Flash Memory) Characteristic | :s (1) |
|------------|----------------------------------------|--------|
|            |                                        |        |

| Item                                     |                  | Symbol           | Min.     | Тур. | Max. | Unit  | Conditions             |
|------------------------------------------|------------------|------------------|----------|------|------|-------|------------------------|
| Program/erase cyc                        | le <sup>*1</sup> | N <sub>PEC</sub> | 1000     | _    | _    | Times |                        |
| Data retention After 1000 times of erase |                  | t <sub>DRP</sub> | 20*2, *3 | _    | _    | Year  | T <sub>a</sub> = +85°C |

Note 1. Definition of program/erase cycle: The program/erase cycle is the number of erasing for each block. When the number of program/erase cycles is n, each block can be erased n times. For instance, when 4-byte program is performed 256 times for different addresses in a 1-Kbyte block and then the block is erased, the program/erase cycle is counted as one. However, the same address cannot be programmed more than once before the next erase cycle (overwriting is prohibited).

Note 2. Characteristic when using the flash programmer and the self-programming library provided from Renesas Electronics.

Note 3. This result is obtained from reliability testing.

#### Table 2.48 ROM (Code Flash Memory) Characteristics (2) High-Speed Operating Mode

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V Temperature range for program/erase:  $T_a = -40$  to +105°C

| lton                            | Item            |                    | F    | CLK = 1 M⊦ | Iz   | F    | CLK = 32 Mł | Ηz    | Unit  |
|---------------------------------|-----------------|--------------------|------|------------|------|------|-------------|-------|-------|
| lien                            | 1               | Symbol             | Min. | Тур.       | Max. | Min. | Тур.        | Max.  | Offic |
| Program time                    | 4-byte          | t <sub>P4</sub>    | —    | 103        | 931  | —    | 52          | 489   | μs    |
| Erase time                      | 1-Kbyte         | t <sub>E1K</sub>   | —    | 8.23       | 267  | —    | 5.48        | 214   | ms    |
|                                 | 128-Kbyte       | t <sub>E128K</sub> | —    | 203        | 463  | —    | 20          | 228   |       |
| Blank check time                | 4-byte          | t <sub>BC4</sub>   | —    | —          | 48   | —    | —           | 15.9  | μs    |
|                                 | 1-Kbyte         | t <sub>BC1K</sub>  | —    | —          | 1.58 | —    | —           | 0.127 | ms    |
| Erase operation forcil          | ole stop time   | t <sub>SED</sub>   | —    | —          | 21.6 | —    | —           | 12.8  | μs    |
| Start-up area switchin          | ng setting time | t <sub>SAS</sub>   | —    | 12.6       | 543  | —    | 6.16        | 432   | ms    |
| Access window setting time      |                 | t <sub>AWS</sub>   | —    | 12.6       | 543  | —    | 6.16        | 432   | ms    |
| ROM mode transition wait time 1 |                 | t <sub>DIS</sub>   | 2    | —          | —    | 2    | —           | —     | μs    |
| ROM mode transition             | wait time 2     | t <sub>MS</sub>    | 5    | —          | —    | 5    | —           | —     | μs    |

Note:Does not include the time until each operation of the flash memory is started after instructions are executed by software.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below<br/>4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK should be ±3.5%. Check the accuracy of the frequency from the clock source.



#### Table 2.49 ROM (Code Flash Memory) Characteristics (3) Middle-Speed Operating Mode

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V Temperature range for program/erase:  $T_a = -40$  to +85°C

| Iten                            |                 | Symbol             | F    | CLK = 1 M⊦ | lz   | F    | CLK = 8 M⊦ | lz    | Unit |
|---------------------------------|-----------------|--------------------|------|------------|------|------|------------|-------|------|
| iten                            |                 |                    | Min. | Тур.       | Max. | Min. | Тур.       | Max.  | Unit |
| Program time                    | 4-byte          | t <sub>P4</sub>    | _    | 143        | 1330 | —    | 96.8       | 932   | μs   |
| Erase time                      | 1-Kbyte         | t <sub>E1K</sub>   | _    | 8.3        | 269  | _    | 5.85       | 219   | ms   |
|                                 | 128-Kbyte       | t <sub>E128K</sub> | —    | 203        | 464  | —    | 46         | 260   |      |
| Blank check time                | 4-byte          | t <sub>BC4</sub>   | _    | —          | 78   | _    | —          | 50    | μs   |
|                                 | 1-Kbyte         | t <sub>BC1K</sub>  | —    | —          | 1.61 | —    | —          | 0.369 | ms   |
| Erase operation forcit          | ole stop time   | t <sub>SED</sub>   | —    | —          | 33.6 | —    | —          | 25.6  | μs   |
| Start-up area switchin          | ng setting time | t <sub>SAS</sub>   | —    | 13.2       | 549  | —    | 7.6        | 445   | ms   |
| Access window setting time      |                 | t <sub>AWS</sub>   | —    | 13.2       | 549  | —    | 7.6        | 445   | ms   |
| ROM mode transition wait time 1 |                 | t <sub>DIS</sub>   | 2    | —          | —    | 2    | —          | —     | μs   |
| ROM mode transition wait time 2 |                 | t <sub>MS</sub>    | 3    | —          | —    | 3    | —          | —     | μs   |

Note:Does not include the time until each operation of the flash memory is started after instructions are executed by software.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below<br/>4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK should be ±3.5%. Check the accuracy of the frequency from the clock source.



# 2.12 E2 DataFlash (Data Flash Memory) Characteristics

| Item                  |                              | Symbol            | Min.                | Тур.    | Max. | Unit  | Conditions             |
|-----------------------|------------------------------|-------------------|---------------------|---------|------|-------|------------------------|
| Program/erase cycle*1 |                              | N <sub>DPEC</sub> | 100000              | 1000000 | _    | Times |                        |
| Data retention        | After 10000 times of erase   | t <sub>DDRP</sub> | 20*2, *3            | —       | _    | Year  | T <sub>a</sub> = +85°C |
|                       | After 100000 times of erase  |                   | 5* <sup>2, *3</sup> | —       | _    |       |                        |
|                       | After 1000000 times of erase |                   | —                   | 1*2, *3 | _    |       | $T_a = +25^{\circ}C$   |

#### Table 2.50 E2 DataFlash Characteristics (1)

Note 1. Definition of program/erase cycle: The program/erase cycle is the number of erasing for each block. When the number of program/erase cycles is n, each block can be erased n times. For instance, when 1-byte program is performed 1000 times for different addresses in a 1-Kbyte block and then the block is erased, the program/erase cycle is counted as one. However, the same address cannot be programmed more than once before the next erase cycle (overwriting is prohibited).

Note 2. Characteristic when using the flash programmer and the self-programming library provided from Renesas Electronics.

Note 3. These results are obtained from reliability testing.

#### Table 2.51 E2 DataFlash Characteristics (2): high-speed operating mode

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V

Temperature range for program/erase:  $T_a = -40$  to  $+105^{\circ}C$ 

| Item                               |         | Symbol             | FCLK = 1 MHz |      |      | FCLK = 32 MHz |      |       | Unit |
|------------------------------------|---------|--------------------|--------------|------|------|---------------|------|-------|------|
|                                    |         | Symbol             | Min.         | Тур. | Max. | Min.          | Тур. | Max.  | Unit |
| Program time                       | 1-byte  | t <sub>DP1</sub>   | _            | 86   | 761  | —             | 40.5 | 374   | μs   |
| Erase time                         | 1-Kbyte | t <sub>DE1K</sub>  | _            | 17.4 | 456  | —             | 6.15 | 228   | ms   |
|                                    | 4-Kbyte | t <sub>DE4K</sub>  | _            | 35.8 | 474  | —             | 7.5  | 229   |      |
| Blank check time                   | 1-byte  | t <sub>DBC1</sub>  | _            | —    | 48   | —             | _    | 15.9  | μs   |
|                                    | 1-Kbyte | t <sub>DBC1K</sub> | _            | —    | 1.58 | —             | —    | 0.127 | ms   |
| Erase operation forcible stop time |         | t <sub>DSED</sub>  | —            | —    | 21.5 | —             | —    | 12.8  | μs   |
| DataFlash STOP recovery time       |         | t <sub>DSTOP</sub> | 5.0          | —    | —    | 5             | _    | _     | μs   |

Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK should be  $\pm 3.5\%$ .

#### Table 2.52 E2 DataFlash Characteristics (3): middle-speed operating mode

Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V Temperature range for program/erase:  $T_a = -40$  to +85°C

| Item                               |         | Symbol             | FCLK = 1 MHz |      |      | FCLK = 8 MHz |      |       | Unit |
|------------------------------------|---------|--------------------|--------------|------|------|--------------|------|-------|------|
|                                    |         | Symbol             | Min.         | Тур. | Max. | Min.         | Тур. | Max.  | Unit |
| Program time                       | 1-byte  | t <sub>DP1</sub>   | —            | 126  | 1160 | —            | 85.4 | 818   | μs   |
| Erase time                         | 1-Kbyte | t <sub>DE1K</sub>  | —            | 17.5 | 457  | —            | 7.76 | 259   | ms   |
|                                    | 4-Kbyte | t <sub>DE4K</sub>  | —            | 35.9 | 476  | —            | 9.0  | 260   |      |
| Blank check time                   | 1-byte  | t <sub>DBC1</sub>  | —            | —    | 78   | —            | —    | 50    | μs   |
|                                    | 1-Kbyte | t <sub>DBC1K</sub> | —            | —    | 1.61 | —            | —    | 0.369 | ms   |
| Erase operation forcible stop time |         | t <sub>DSED</sub>  | —            | —    | 33.5 | —            | —    | 25.5  | μs   |
| DataFlash STOP recovery time       |         | t <sub>DSTOP</sub> | 720          | —    |      | 720          |      |       | ns   |

Note:Does not include the time until each operation of the flash memory is started after instructions are executed by software.Note:The lower-limit frequency of FCLK is 1 MHz during programming or erasing of the flash memory. When using FCLK at below<br/>4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set.

Note: The frequency accuracy of FCLK should be  $\pm 3.5\%$ .

## 2.13 Usage Notes

## 2.13.1 Connecting VCL Capacitor and Bypass Capacitors

This MCU integrates an internal voltage-down circuit, which is used for lowering the power supply voltage in the internal MCU to adjust automatically to the optimum level. A 4.7- $\mu$ F capacitor needs to be connected between this internal voltage-down power supply (VCL pin) and VSS pin. Figure 2.45 to Figure 2.48 shows how to connect external capacitors. Place an external capacitor close to the pins. Do not apply the power supply voltage to the VCL pin. Insert a multilayer ceramic capacitor as a bypass capacitor between each pair of the power supply pins. Implement a bypass capacitor to the MCU power supply pins as close as possible. Use a recommended value of 0.1  $\mu$ F as the capacitance of the capacitors. For the capacitors related to crystal oscillation, see section 9, Clock Generation Circuit in the User's Manual: Hardware. For the capacitors related to analog modules, also see section 26, 12-Bit A/D Converter (S12ADF) in the User's Manual: Hardware.

For notes on designing the printed circuit board, see the descriptions of the application note "Hardware Design Guide" (R01AN1411EJ). The latest version can be downloaded from Renesas Electronics Website.













**Connecting Capacitors (48-Pin HWQFN)** 





Figure 2.47 Connecting Capacitors (32-Pin LQFP)





Figure 2.48 Connecting Capacitors (32-Pin HWQFN)



# Appendix 1. Package Dimensions

Information on the latest version of the package dimensions or mountings has been displayed in "Packages" on Renesas Electronics Corporation website.



Figure A 48-Pin LFQFP (PLQP0048KB-B)





Figure B 48-Pin HWQFN (PWQN0048KE-A)











## REVISION HISTORY

## **RX13T Group Datasheet**

Classifications

- Items with Technical Update document number: Changes according to the corresponding issued Technical Update

- Items without Technical Update document number: Minor changes that do not require Technical Update to be issued

| Rev. | Date                          |             | Classification                                                      |  |  |  |  |
|------|-------------------------------|-------------|---------------------------------------------------------------------|--|--|--|--|
| Dale |                               | Page        | Page Summary                                                        |  |  |  |  |
| 1.00 | Aug 20, 2019                  | _           | First edition, issued                                               |  |  |  |  |
| 1.10 | Mar 16, 2021                  | Features    |                                                                     |  |  |  |  |
|      |                               | 1           | 48-pin HWQFN and 32-pin HWQFN Package Images, added                 |  |  |  |  |
|      |                               | 1. Overview | view                                                                |  |  |  |  |
|      |                               | All         | All 48-pin HWQFN and 32-pin HWQFN specifications, added             |  |  |  |  |
|      | 2. Electrical Characteristics |             |                                                                     |  |  |  |  |
|      |                               | 36 to 49    | 2.4.5 Timing of On-Chip Peripheral Modules, order of tables changed |  |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.



# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a systemevaluation test for the given product.

## Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.