## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

## SH7147

## Control Area Network (RCAN-ET) Communication

## 1. Abstract

This application note is organized based on sample communication using RCAN-ET, which is mounted on SH7147, and is aimed to provide information users may need during software and hardware design.

Although the operation of each program in this application note has been checked, make sure that you conduct your own operation checks before actually using.

## 2. Introduction

## 2.1 Specification

1 byte data transmission/reception is performed with standard format, using two SH7147 (Figure 1.)



**Figure 1 Communication Specification** 

(1) Transmission/Reception Common Specification

- Communication speed is 250Kbps (when  $P\Phi=32MHz$ ).
- Identifier is H'555

(2) Transmission Specification

- Uses mailbox1.
- Data length is 1byte. Transmit data is H'AA.
- Transmission end flag is polled during transmission.
- After confirming that transmission end flag is set, the flag is cleared and transmission process ends.



(3) Reception Specification

- Uses mailbox2.
- Data is received if Identifier matches.
- Data frame reception end flag is polled.
- Data frame reception end flag is cleared after confirming that the flag is set.
- Reception data is transmitted to RAM and ends reception process.

## 2.2 Function Used

• RCAN-ET

## 2.3 Applicable Conditions

| • | MCU<br>Operation Frequency | : SH7147 (R5F71474AK<br>: Internal Clock 64M<br>: Bus Clock | <i>'</i>                     |
|---|----------------------------|-------------------------------------------------------------|------------------------------|
|   |                            | : Peripheral Clock                                          | 32MHz                        |
|   |                            | : MTU2S Clock                                               | 64MHz                        |
|   |                            | : MTU2 Clock                                                | 32MHz                        |
| • | C Compiler                 | : Renesas Technology pro                                    | oduct Ver. V.9.00.02.001     |
|   |                            | SuperH RISC engine F                                        | amily C/C++ compiler package |
| ٠ | Compile Option             | : Default setting by HEW                                    | ,                            |

# RENESAS

## 3. Description of Sample Task

This sample task performs 1 byte data transmission/reception with standard format, using two SH7147.

## 3.1 Overview of Functions Used

- Comply with CAN standard 2.0B and ISO-11898 standard
- Sixteen mailboxes (15 mailboxes for transmission/reception, 1 mailbox for reception-only)
- Reception filter mask (LAFM) is supported for all mailboxes
- Test function implemented
- Similar registers with HCAN-II



## 3.2 Register Description

Table 1 shows descriptions of RCAN-ET registers.

#### Table 1 RCAN-ET Register Descriptions

| Register Name                          | Abbreviation                    | Function                                                                                                                                                             |
|----------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Message Control 0                      | MB[x].CONTROL0                  | Monitors enable/disable of RCAN-ET<br>transmission/reception pin, transmission<br>stop control of transmission pin, and pin<br>status of transmission/reception pin. |
| Local Acceptance Filter                | MB[x].LAFM                      | Performs filter mask setting for IDE bit, standard ID, and extended ID                                                                                               |
| Message Data                           | MB[x].MSG_DATA[n]<br>(n=0 to 7) | Performs transmission/reception data setting                                                                                                                         |
| Message Control 1                      | MB[x].CONTROL1                  | Sets new-message control, automatic data<br>frame transmit, disabling automatic<br>retransmit, mailbox configuration, and data<br>length.                            |
| Master Control Register                | MCR                             | Controls RCAN-ET operation.                                                                                                                                          |
| General Status Register                | GSR                             | Indicates RCAN-ET status.                                                                                                                                            |
| Bit Timing<br>Configuration Register   | BCR1/BCR0                       | Sets RCAN-ET baud rate and bit timing                                                                                                                                |
| Interrupt Request Register             | IRR                             | Status flag of various interrupts                                                                                                                                    |
| Interrupt Mask Register                | IMR                             | Enables interrupt request by IRR's interrupt flag                                                                                                                    |
| Error Counter                          | TEC/REC                         | A counter that indicates the number of transmitting/receiving message errors.                                                                                        |
| Transmission Wait Register             | TXPR                            | Sets a message stored in mailbox to transmission wait status.                                                                                                        |
| Transmission Cancel Register           | TXCR                            | Cancels transmission of a transmission waiting message in a mailbox                                                                                                  |
| Transmission Acknowledge<br>Register   | TXACK                           | A status register, indicating that a transmission message in a mailbox have been transmitted properly                                                                |
| Abort Acknowledge Register             | ABACK                           | A status register, indicating that a transmission message in a mailbox have been cancelled properly                                                                  |
| Data Frame Reception End<br>Register   | RXPR                            | A status register, indicating that a mailbox have received data frame properly                                                                                       |
| Remote Frame Reception End<br>Register | RFPR                            | A status register, indicating that a mailbox have received remote frame properly                                                                                     |
| Mailbox Interrupt Mask Register        | MBIMR                           | Enables interrupt request of each mailbox                                                                                                                            |
| Unread Message Status Register         | UMSR                            | A status register, indicating that overwrite/<br>overrun have occurred because a mailbox,<br>which has unread message, have received<br>a new message.               |

[Note] x: Mailbox number (0 to 15)



## 3.3 Sample Program Procedure

(1) Transmitter side Procedure

Table 2 shows description of registers, been used for transmission. Figure 2 to Figure 4 describes procedure flow.

#### Table 2 Setting of Registers Used by Transmitter side

| Register Name                                                                                                                                                        | Function                                                                                                        | Set Value  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|
| CPG.FRQCR.BIT.IFC                                                                                                                                                    | Sets IΦ (internal clock) to 64MHz                                                                               | 0          |
| CPG.FRQCR.BIT.BFC                                                                                                                                                    | Sets BΦ (bus clock) to 32MHz                                                                                    | 1          |
| CPG.FRQCR.BITPFC                                                                                                                                                     | Sets PΦ (peripheral clock) to 32MHz                                                                             | 1          |
| CPG.FRQCR.BIT.MIFC                                                                                                                                                   | Sets MIΦ (MTU2S clock) to 64MHz                                                                                 | 0          |
| CPG.FRQCR.BIT.MPFC                                                                                                                                                   | Sets MP                                                                                                         | 1          |
| STB.CR3.BITRCANET                                                                                                                                                    | Releases RCAN-ET module stop                                                                                    | 0          |
| PFC.PBCR2.BIT.PB7MD                                                                                                                                                  | Sets PB7 (41pin) as RCAN-ET reception pin (CRx0)                                                                | 6          |
| PFC.PBCR2.BIT.PB6MD                                                                                                                                                  | Sets PB6 (42pin) as RCAN-ET transmission pin (CTx0)                                                             | 6          |
| PFC.PBIORL.BIT.B7                                                                                                                                                    | Sets PB7 (41pin · CRx0) to input                                                                                | 0          |
| PFC.PBIORL.BIT.B6                                                                                                                                                    | Sets PB6 (42pin · CTx0) to output                                                                               | 1          |
| RCANET.MCR.WORD                                                                                                                                                      | Sets reset request bit (Sets MCR0 to "1" and ignores other bits)<br>* Automatically set, only by hardware reset | 0x0001     |
| RCANET.GSR.WORD                                                                                                                                                      | Confirms that RCAN-ET is in reset state (Confirms GSR3=1)                                                       | —          |
| RCANET.IRR.WORD                                                                                                                                                      | Confirms that RCAN-ET have transited to reset mode (Confirms IRR0=1)                                            | _          |
| RCANET.IRR.WORD                                                                                                                                                      | Clears reset/ halt/ sleep interrupt flag (IRR0) (Clear condition: 1 write)                                      | 0x0001     |
| RCANET.MCR.WORD                                                                                                                                                      | Sets different ID order with HCAN2 (Sets MCR15 to "1" and ignores other bits)                                   | 0x8000     |
| RCANET.MB[i].CTRL0.WORD.H<br>RCANET.MB[i].CTRL0.WORD.L<br>RCANET.MB[i].LAFM.WORD.H<br>RCANET.MB[i].LAFM.WORD.L<br>RCANET.MB[i].MSG_DATA[j]<br>( i=0 to 15, j=0 to 7) | Initializes mailboxes (RAM area)                                                                                | _          |
| RCANET.MB[1].CTRL0.WORD.H                                                                                                                                            | Sets mailbox 1 to standard format and data frame. Also sets ID(H'555).                                          | 0x1544     |
| RCANET.MB[1].CTRL1.WORD                                                                                                                                              | Sets mailbox 1 for transmission and data length (1byte)                                                         | 0x0001     |
| RCANET.MB[1].MSG DATA[0]                                                                                                                                             | Sets H'AA as transmit data                                                                                      | 0xAA       |
| RCANET.BCR1.WORD                                                                                                                                                     | Sets 250kbps when PФ=40MHz                                                                                      | 0xA300     |
| RCANET.BCR0.WORD                                                                                                                                                     | (TSEG1=10(11tq), TSEG2=3(4tq), SJW=0, BSP=0, BRP=3)                                                             | 0x0003     |
| RCANET.MCR.WORD                                                                                                                                                      | Clears reset request bit (Clears MCR0 and ignores other bits)                                                   | 0xFFFE     |
| RCANET.GSR.WORD                                                                                                                                                      | Confirms that RCAN-ET have been reset released (Confirms GSR3=0)                                                | _          |
| RCANET.TXPR0.LONG                                                                                                                                                    | Sets mailbox 1 to transmission wait status                                                                      | 0x00000002 |
| RCANET.TXACK0.WORD                                                                                                                                                   | Waits Mailbox 1 transmission end (Flag polling until bit1 of TXACK0 is set to "1")                              | —          |
| RCANET.TXACK0.WORD                                                                                                                                                   | Clears transmission end flag of mailbox1 (Clear condition: 1 write)                                             | 0x0002     |





Figure 2 Transmitter side Main Function Flow



Figure 3 Frequency Setting Flow





Figure 4 Transmission Setting Flow



(2) Receiver side Procedure

Table 3 shows description of registers, been used in reception. Figure 5 to Figure 7 describes procedure flow.

#### Table 3 Setting of Registers been Used by Receiver side

| Register Name                                                                                                                                                         | Function                                                                                                        | Set Value |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------|
| CPG.FRQCR.BIT.IFC                                                                                                                                                     | Sets IΦ (internal clock) to 64MHz                                                                               | 0         |
| CPG.FRQCR.BIT.BFC                                                                                                                                                     | Sets BΦ (bus clock) to 32MHz                                                                                    | 1         |
| CPG.FRQCR.BITPFC                                                                                                                                                      | Sets PΦ (peripheral clock) to 32MHz                                                                             | 1         |
| CPG.FRQCR.BIT.MIFC                                                                                                                                                    | Sets MIΦ (MTU2S clock) to 64MHz                                                                                 | 0         |
| CPG.FRQCR.BIT.MPFC                                                                                                                                                    | Sets MP                                                                                                         | 1         |
| STB.CR3.BITRCANET                                                                                                                                                     | Releases RCAN-ET module stop                                                                                    | 0         |
| PFC.PBCR2.BIT.PB7MD                                                                                                                                                   | Sets PB7 (41pin) as RCAN-ET reception pin (CRx0)                                                                | 6         |
| PFC.PBCR2.BIT.PB6MD                                                                                                                                                   | Sets PB6 (42pin) as RCAN-ET transmission pin (CTx0)                                                             | 6         |
| PFC.PBIORL.BIT.B7                                                                                                                                                     | Sets PB7 (41pin · CRx0) to input                                                                                | 0         |
| PFC.PBIORL.BIT.B6                                                                                                                                                     | Sets PB6 (42pin · CTx0) to output                                                                               | 1         |
| RCANET.MCR.WORD                                                                                                                                                       | Sets reset request bit (Sets MCR0 to "1" and ignores other bits)<br>* Automatically set, only by hardware reset | 0x0001    |
| RCANET.GSR.WORD                                                                                                                                                       | Confirms that RCAN-ET is in reset state (Confirms GSR3=1)                                                       | _         |
| RCANET.IRR.WORD                                                                                                                                                       | Confirms that RCAN-ET have transited to reset mode (Confirms IRR0=1)                                            | _         |
| RCANET.IRR.WORD                                                                                                                                                       | Clears reset/ halt/ sleep interrupt flag (IRR0)<br>(Clear condition: 1 write)                                   | 0x0001    |
| RCANET.MCR.WORD                                                                                                                                                       | Sets different ID order with HCAN2<br>(Sets MCR15 to "1" and ignores other bits)                                | 0x8000    |
| RCANET.MB[i].CTRL0.WORD.H<br>RCANET.MB[i].CTRL0.WORD.L<br>RCANET.MB[i].LAFM.WORD.H<br>RCANET.MB[i].LAFM.WORD.L<br>RCANET.MB[i].MSG_DATA[j]<br>( i=0 to 15 , j=0 to 7) | Initializes mailboxes (RAM area)                                                                                |           |
| RCANET.MB[2].CTRL0.WORD.H                                                                                                                                             | Sets mailbox 2 as standard format and data frame. Also sets ID(H'555).                                          | 0x1544    |
| RCANET.MB[2].LAFM.WORD.H                                                                                                                                              | Sets filter mask of mailbox 2 standard ID, IDE bits                                                             | 0x0000    |
| RCANET.MB[2].CTRL1.WORD                                                                                                                                               | Sets mailbox 2 for reception                                                                                    | 0x0200    |
| RCANET.BCR1.WORD                                                                                                                                                      | Sets 250kbps when PΦ=32MHz                                                                                      | 0xA300    |
| RCANET.BCR0.WORD                                                                                                                                                      | (TSEG1=10(11tq), TSEG2=3(4tq), SJW=0, BSP=0, BRP=3)                                                             | 0x0003    |
| RCANET.MCR.WORD                                                                                                                                                       | Clears reset request bit (Clears MCR0 and ignores other bits)                                                   | 0xFFFE    |
| RCANET.GSR.WORD                                                                                                                                                       | Confirms that RCAN-ET has been reset released (Confirm GSR3=0)                                                  | _         |
| RCANET.RXPR0.WORD                                                                                                                                                     | Waits mailbox 2 reception end<br>(Flag polling until bit0 of RXPR0 is set to "1")                               |           |
| RCANET.RXPR0.WORD                                                                                                                                                     | Clears reception end flag of mailbox2 (Clear condition: 1 write)                                                | 0x0004    |



### SH7147 RCAN-ET Communication Sample



Figure 5 Receiver side Main Function Flow



Figure 6 Frequency Setting Flow





Figure 7 Reception Setting Flow



## 4. Sample program

```
(1) Transmitter side Program
/* SH7147
                                   */
/* RCAN-ET Communication Transmitter Side
                                   */
/*----- Include File-----*/
#include <machine.h>
#include"iodefine.h"
/* Function Declaration
                               */
void main(void);
              /* Main Routine */
void set_cpg_init(void);
              /* Each Clock Setting */
void set_rcan_tx(void);
              /* RCAN-ET Transmission Setting */
/* Main Routine
                                   */
void main(void){
 set cpg init();
            /* Each Clock Setting */
 set_rcan_tx(); /* RCAN-ET Transmission Setting */
 while(1);
}
/* Each Clock Setting
                                   */
/*
  I\Phi:B\Phi:P\Phi:MI\Phi:MP\Phi = 64MHz:32MHz:32MHz:64MHz:32MHz
                                   */
void set cpg init(void) {
```



```
CPG.FRQCR.BIT.IFC = 0; /* IΦ=64MHz */
  CPG.FRQCR.BIT.BFC = 1;
                        /* ВФ=32MHz */
  CPG.FRQCR.BIT. PFC = 1;
                        /* РФ=32MHz */
  CPG.FRQCR.BIT.MIFC = 0;
                        /* MIΦ=64MHz */
 CPG.FRQCR.BIT.MPFC = 1; /* MPФ=32MHz */
}
*/
/* RCAN-ET Transmission Setting Routine
void set rcan tx(void) {
  unsigned short i,j;
  /** RCCAN-ET Module Stop Release **/
  STB.CR3.BIT. RCANET = 0; /* RCAN-ET 0:active 1:standby */
  /** Port Setting **/
  PFC.PBCR2.BIT.PB7MD = 6; /* PB7=CRX0 */
  PFC.PBCR2.BIT.PB6MD = 6; /* PB6=TRX0 */
  PFC.PBIORL.BIT.B7 = 0; /* PB7(CRX0) Input */
                        /* PB6(CTX0) Output */
  PFC.PBIORL.BIT.B6 = 1;
  /** RCCAN-ET Initialization **/
  RCANET.MCR.WORD |= 0x0001; /* Reset Request (Automatically set by HW reset) */
  while((RCANET.GSR.WORD & 0x0008) != 0x0008);
/* GSR3=1?(RCAN-ET reset state) */
  while((RCANET.IRR.WORD & 0x0001) != 0x0001);
                         /* IRR0=1?(Reset/Halt/Sleep interrupt) */
  RCANET.IRR.WORD = 0x0001; /* IRR0 Clear (clear condition:1 write) */
  RCANET.MCR.WORD |= 0x8000; /* Rearrange ID order: Set MCR15=1(initial value) */
  /* Mailbox(RAM area) Initialization */
  for(i = 0;i < 16;i++) {</pre>
    RCANET.MB[i].CTRL0.WORD.H = 0;
```

## RENESAS

```
RCANET.MB[i].CTRL0.WORD.L = 0;
   RCANET.MB[i].LAFM.WORD.H = 0;
   RCANET.MB[i].LAFM.WORD.L = 0;
   for(j = 0; j < 8; j++) {
     RCANET.MB[i].MSG_DATA[j] = 0;
   }
}
/* MB1 Setting */
RCANET.MB[1].CTRL0.WORD.H = 0x1554; /* ID:H'555, Standard Format, Data Frame */
RCANET.MB[1].MSG DATA[0] = 0xAA;
                                 /* Transmission Data:0xAA */
/* Bit Rate Setting */
/* p\Phi=32MHz , 250kbps */
RCANET.BCR1.WORD = 0xA300;
                              /* TSEG1=10(11tq),TSEG2=3(4tq),SJW=0,BSP=0 */
RCANET.BCR0.WORD = 0 \times 0003;
                               /* BRP = 3 */
/* Reset State Releasing */
RCANET.MCR.WORD &= 0xFFFE; /* MCR0 Clear (Clear reset request bit)*/
while ((RCANET.GSR.WORD & 0x0008) != 0x0000);
                                   /* GSR3=0?(RCAN-ET reset state released?)*/
/* Transmission Setting */
RCANET.TXPR0.LONG = 0x00000002; /* Set MB1 to transmission wait status */
while ((RCANET.TXACK0.WORD & 0x0002) != 0x0002); /* Transmission End? */
RCANET.TXACK0.WORD = 0 \times 0002;
                /* Transmission End Flag Clear (clear condition:1 write) */
```

}



|  | (2) | Receiver | Side | Program |
|--|-----|----------|------|---------|
|--|-----|----------|------|---------|

| /*****                                      | ****                                    | **/ |
|---------------------------------------------|-----------------------------------------|-----|
| /* SH7147                                   | */                                      | /   |
| /* RCAN-ET Communication Receive            | er Side                                 | */  |
| /**********                                 | ***********                             | **/ |
|                                             |                                         |     |
| /* Include File                             |                                         | -*/ |
| <pre>#include <machine.h></machine.h></pre> |                                         |     |
| #include"iodefine.h"                        |                                         |     |
|                                             |                                         |     |
| /* Function Definiti                        | on                                      | -*/ |
| <pre>void main(void);</pre>                 | /* Main Routine */                      |     |
| <pre>void set_cpg_init(void);</pre>         | /* Each Clock Setting */                |     |
| <pre>void set_rcan_rx(void);</pre>          | /* RCAN-ET Reception Setting */         |     |
|                                             |                                         |     |
| /**************************************     | *************************************** | **/ |
| /* Function Declaration                     |                                         | */  |
| /**************************************     | ****                                    | **/ |
| unsigned short rcan_data;                   | /* RCAN reception data storing RAM */   |     |
|                                             |                                         |     |
| /**************************************     | *******                                 | **/ |
| /* Main routine                             |                                         | */  |
|                                             | *************************************** | **/ |
| void main(void)                             |                                         |     |
| {                                           |                                         |     |
|                                             |                                         |     |
| <pre>set_cpg_init();</pre>                  | /* Each Clock Setting */                |     |
| <pre>set_rcan_rx();</pre>                   | /* RCAN-ET Reception Setting */         |     |
|                                             |                                         |     |
| <pre>while(1);</pre>                        |                                         |     |
| 1                                           |                                         |     |
| }                                           |                                         |     |



```
/*****
/* Each Clock Setting
                                                     */
/* ΙΦ:ΒΦ:ΡΦ:ΜΙΦ:MPΦ = 64MHz:32MHz:32MHz:64MHz:32MHz
                                                     */
void set_cpg_init(void) {
 CPG.FRQCR.BIT.IFC = 0;
                       /* IΦ=64MHz */
 CPG.FRQCR.BIT.BFC = 1;
                       /* ВФ=32MHz */
 CPG.FRQCR.BIT. PFC = 1;
                       /* PΦ=32MHz */
 CPG.FRQCR.BIT.MIFC = 0;
                       /* MIФ=64MHz */
 CPG.FRQCR.BIT.MPFC = 1; /* MPФ=32MHz */
}
/* RCAN-ET Initial Setting Routine
                                                     */
void set_rcan_rx(void) {
 unsigned short i,j;
  /** Module Stop Releasing **/
 STB.CR3.BIT._RCANET = 0; /* RCAN-ET 0:active 1:standby */
 /** Port Setting **/
 PFC.PBCR2.BIT.PB7MD = 6; /* PB7=CRX0 */
 PFC.PBCR2.BIT.PB6MD = 6;
                       /* PB6=TRX0 */
 PFC.PBIORL.BIT.B7 = 0;
                       /* Input PB7(CRX0) */
 PFC.PBIORL.BIT.B6 = 1;
                       /* Output PB6(CTX0) */
 /** RCAN-ET Reception Setting **/
 RCANET.MCR.WORD |= 0x0001; /* Reset Request (Automatically set by HW reset) */
 while((RCANET.GSR.WORD & 0x0008) != 0x0008); /* GSR3=1?(RCAN-ET reset state) */
 while((RCANET.IRR.WORD & 0x0001) != 0x0001);
                      /* IRR0=1?(reset/halt/sleep interrupt) */
```



### SH7147 RCAN-ET Communication Sample

```
/* IRR0 Clear (Clear condition:1 write) */
RCANET.IRR.WORD = 0x0001;
RCANET.MCR.WORD |= 0x8000;  /* Rearrange ID order: Set MCR15=1(initial value) */
 /* Mailbox Initialization */
for (i = 0; i < 16; i++) {
   RCANET.MB[i].CTRL0.WORD.H = 0;
   RCANET.MB[i].CTRL0.WORD.L = 0;
   RCANET.MB[i].LAFM.WORD.H = 0;
   RCANET.MB[i].LAFM.WORD.L = 0;
   for(j = 0; j < 8; j++) {</pre>
     RCANET.MB[i].MSG DATA[j] = 0;
   }
 }
 /* MB2 Setting */
RCANET.MB[2].CTRL0.WORD.H = 0x1554; /* standard ID , data flam ,ID=555 */
                                            /* Set STD LAFM,IDE LAFM */
RCANET.MB[2].LAFM.WORD.H = 0x0000;
RCANET.MB[2].CTRL1.WORD = 0x0200; /* Set Mailbox2 for reception */
/* Bit Rate Setting */
 /* pΦ=32MHz , 250kbps */
RCANET.BCR1.WORD = 0xA300; /* TSEG1=10(11tq),TSEG2=3(4tq),SJW=0,BSP=0 */
                              /* BRP = 3 */
RCANET.BCR0.WORD = 0x0003;
/* Reset State Releasing */
RCANET.MCR.WORD &= 0xFFFE;
                              /* MCR0 Clear (Clear reset request bit) */
while ((RCANET.GSR.WORD & 0x0008) != 0x0000);
                                      /* GSR3=0?(RCAN-ET reset state released?) */
/* Reception Setting */
while ((RCANET.RXPR0.WORD & 0x0004) != 0x0004); /* Reception End? */
RCANET.TXACK0.WORD = 0 \times 0004;
                     /* Transmission End Flag Clear(Clear condition:1 write) */
rcan_data = RCANET.MB[2].MSG_DATA[0]; /* Store reception data to RAM */
```

```
}
```



## 5. Reference

Hardware Manual SH7147 Group Hardware Manual

## 6. Web-site and contact for support

Renesas Web-site http://www.renesas.com/



## SH7147 RCAN-ET Communication Sample

**Revision History** 

RCAN-ET Communication Application Note

| Rev.     | Date       | Description  |                      |
|----------|------------|--------------|----------------------|
|          |            | Page Summary |                      |
| Rev.1.00 | 2006.10.12 | -            | First edition issued |
|          |            |              |                      |
|          |            |              |                      |



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com )
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.