## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## SH7145 Group

## Interrupt Level Setting and Modification by Interrupt Controller

#### Introduction

Interrupts of different levels are generated by specifying interrupt levels via the interrupt controller (INTC) of the SH7145F.

#### **Target Device**

SH7145F

#### Contents

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Description of Functions | 3  |
| 3. | Principles of Operation  | 5  |
| 4. | Description of Software  | 6  |
| 5. | Flowchart                | 8  |
| 6. | Program Listing          | 10 |



#### 1. Specifications

Interrupts of different levels are generated by specifying interrupt levels via the interrupt controller (INTC) of the SH7145F.

In this sample task, two LEDs are lit alternately by generating a compare-match interrupt at regular intervals using the compare-match timer. In addition, while the IRQ0 input switch is closed, the flickering of LDEs is stopped by an external interrupt (IRQ0).

Figure 1 shows the connections between the LEDs and the  $\overline{IRQ0}$  input switch.



Figure 1 Connection between the LEDs and the IRQ0 Input Switch



#### 2. Description of Functions

In this sample task, the interrupt levels of the external interrupt (IRQ0) and compare-match timer interrupt (CMT0) are specified by the interrupt controller (INTC).

#### 2.1 Interrupt Controller (INTC)

Figure 2 shows the block diagram of the interrupt controller. The function of the interrupt controller (INTC) is described below.



#### Figure 2 Block Diagram of the Interrupt Controller (INTC)

- The interrupt controller (INTC) sets and checks the interrupt levels, and also controls the interrupt requests to the CPU.
- The interrupt control register 1 (ICR1) specifies the input signal detection mode of the external interrupt input pins (NMI and IRQ0 to IRQ7) and indicates the input signal level on the NMI pin.
- The interrupt control register 2 (ICR2) specifies the  $\overline{IRQ0}$  to  $\overline{IRQ7}$  edge detection mode.
- The IRQ status register (ISR) indicates the  $\overline{IRQ0}$  to  $\overline{IRQ7}$  interrupt request statuses.
- The interrupt priority registers A to J (IPRA to IPRJ) specify the levels of interrupts other than NMI.



#### 2.2 Compare-Match Timer (CMT0)

The CMT module channel 0 (ch0) generates an interrupt at specified intervals.

Figure 3 shows a block diagram of the CMT module channel 0 (ch0). Its functions are described below.



#### Figure 3 CMT (Channel 0) Block Diagram

- The CMT incorporates a 16-bit counter and can generate interrupts at specified intervals.
- A clock generated by dividing the internal peripheral clock Pφ can be selected as the input clock. The CMT increments on the selected clock.
- The compare-match timer start register (CMSTR) starts or stops the counting.
- The compare-match timer control/status register (CMCSR\_0) indicates a compare-match occurrence, sets up the interrupts, and selects the clock for counting.
- The compare-match timer counter (CMCNT\_0) is an up-counter for the generation of an interrupt request on a compare-match between the CMCNT\_0 and CMCOR\_0 registers.
- The compare-match timer constant register (CMCOR\_0) sets the period of compare-match.

#### 3. Principles of Operation

In this sample task, the interrupt controller is configured to detect an interrupt when a low level is input to the  $\overline{IRQ0}$  pin. When a low level is input to  $\overline{IRQ0}$ , an external interrupt is requested continuously and a compare-match interrupt cannot be accepted according to the interrupt level settings.

Figure 4 shows the timing of the compare-match interrupt generation by CMT and the external  $\overline{IRQ0}$  interrupt. Table 1 shows the software and hardware processing for the operation shown in figure 4.



Figure 4 Interrupt Generation Timing

#### Table 1 Software and Hardware Processing

| No. | Software Processing                           | Hardware Processing                                                                    |
|-----|-----------------------------------------------|----------------------------------------------------------------------------------------|
| (1) | Set the PC0 and PC1 output levels in PCDR.    | _                                                                                      |
| (2) | Set the interrupt cycle in CMCOR_0.           |                                                                                        |
| (3) | Set the STR0 bit in CMSTR to 1.               | Start counting by CMT0.                                                                |
| (4) | _                                             | Set the CMF flag (a compare-match interrupt is generated).                             |
| (5) | Clear the CMF flag to 0.                      | Start counting by CMT0.                                                                |
| (6) | Invert the PC0 and PC1 output levels by PCDR. |                                                                                        |
| (7) | _                                             | Detect the IRQ0 interrupt request.                                                     |
| (8) | _                                             | Mask the compare-match interrupt request while the IRQ0 interrupt request is detected. |
| (9) | Repeat steps (1) to (8) above.                | Repeat steps (1) to (8) above.                                                         |



#### 4. Description of Software

#### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Description of Modules

| Label Name | Function                                                            |
|------------|---------------------------------------------------------------------|
| main       | Sets up CMT0, sets interrupt levels, and selects the pin functions. |
|            |                                                                     |
| irq_int    | Performs no operation.                                              |
| cmt_int    | Inverts the signal levels output from the PC0 and PC1 pins.         |
|            | main<br>irq_int                                                     |

#### 4.2 Internal Registers

Tables 3 and 4 describe the internal registers used in this sample task. Note that the settings in these tables indicate the values set in this sample task and not the initial values.

| Register<br>Name | Bit      | Bit Name | Setting<br>Value | Function                                              |
|------------------|----------|----------|------------------|-------------------------------------------------------|
| IPRA             |          |          | H'F000           | Interrupt priority register A                         |
|                  | 15 to 12 | IPR15    | 1                | Specify the IRQ0 interrupt request priority.          |
|                  |          | IPR14    | 1                |                                                       |
|                  |          | IPR13    | 1                |                                                       |
|                  |          | IPR12    | 1                |                                                       |
| IPRG             |          |          | H'00A0           | Interrupt priority register G                         |
|                  | 7 to 4   | IPR7     | 1                | Specify the IRQ0 interrupt request priority.          |
|                  |          | IPR6     | 0                |                                                       |
|                  |          | IPR5     | 1                |                                                       |
|                  |          | IPR4     | 0                |                                                       |
| ICR1             |          |          | H'00             | Interrupt control register 1                          |
|                  | 7        | IRQ0S    | 0                | IRQ0 sense select                                     |
|                  |          |          |                  | When IRQ0S = 0, an interrupt request is detected if a |
|                  |          |          |                  | low level is input to the IRQ0 pin.                   |
| MSTCR2           |          |          |                  | Module standby control register 2                     |
|                  | 12       | MSTP12   | 0                | CMT standby control bit                               |
|                  |          |          |                  | When MSTP12 = 0, the standby state of CMT is          |
|                  |          |          |                  | cancelled.                                            |
| CMSTR            |          |          | H'01             | Compare-match timer start register                    |
|                  | 15 to 2  | —        | 0                | Reserved bits                                         |
|                  | 1        | STR1     | 0                | Count start 1                                         |
|                  |          |          |                  | When STR1 = 0, the CMCNT_1 stops counting.            |
|                  | 0        | STR0     | 1                | Count start 0                                         |
|                  |          |          |                  | When STR0 = 1, the CMCNT_0 starts counting.           |
| CMCNT_0          |          |          |                  | Compare-match timer counter_0                         |
| _                |          |          |                  | Up-counter used to generate an interrupt request.     |
| CMCOR_0          |          |          | H'FFFF           | Compare-match timer constant register                 |
| _                |          |          |                  | Used to set the period of compare-match with CMCNT_0. |

#### Table 3 Description of Internal Registers (1)



| Register<br>Name | Bit     | Bit Name | Setting<br>Value | Function                                                                  |
|------------------|---------|----------|------------------|---------------------------------------------------------------------------|
| CMCSR 0          | )       |          |                  | Compare-match timer control/status register_0                             |
| -                | 15 to 8 |          | 0                | Reserved bits                                                             |
|                  | 7       | CMF      | *1               | Compare-match flag                                                        |
|                  |         |          |                  | When CMF = 1, the CMCNT matches the CMCOR.                                |
|                  | 6       | CMIE     | 1                | Compare-match interrupt enable                                            |
|                  |         |          |                  | Enables or disables the compare-match interrupt.                          |
|                  |         |          |                  | When CMIE = 1, the compare-match interrupt is<br>enabled.                 |
|                  | 5 to 2  |          | 0                | Reserved bits                                                             |
|                  | 1, 0    | CKS1     | 0                | CMCNT_0 input clock selection                                             |
|                  |         | CKS0     | 1                | In this sample task, $\phi P/32$ is selected.                             |
| PCIOR            |         |          | H'03             | Port C I/O register                                                       |
|                  |         |          |                  | Specifies input/output of the port C pins.                                |
|                  | 1       | PC1IOR   | 1                | When PC1IOR = 1, PC1 functions as an output pin.                          |
|                  | 0       | PC0IOR   | 1                | When PC0IOR = 1, PC0 functions as an output pin.                          |
| PCDR             |         |          |                  | Port C data register                                                      |
|                  | 1       | PC1DR    | *2               | When PC1 functions as a general output pin, the value of PC1DR is output. |
|                  | 0       | PC0DR    | *2               | When PC0 functions as a general output pin, the value of PC0DR is output. |

#### Table 4 Description of Internal Registers (2)

Notes: 1. Only "0" can be written to this bit. This bit is automatically set to 1 by hardware.

2. The value is changed by software every time a compare-match interrupt occurs.



#### 5. Flowchart

#### 5.1 Main Routine





## 5.2 **IRQ0** Interrupt Routine



#### 5.3 Compare-Match Interrupt Routine





#### 6. Program Listing

```
/* SH7145F Application Note
                                                         */
/*
                                                          */
/* Function
                                                          */
/* :INTC(IRQ0,CMT0)
                                                          */
/*
                                                          */
/* External input clock :12.5MHz
/* Internal CPU clock :50MHz
                                                          */
                                                          * /
/* Internal peripheral clock :25MHz
                                                          */
/*
                                                         */
/* Written :2003/10 Rev.1.0
                                                          */
#include "iodefine.h"
#include <machine.h>
/* Function Define
                                                         */
void main(void);
void irq int(void);
void cmt_int(void);
void dummy_f(void);
/* Main Program
                                                         */
void main(void)
{
  P_PORTA.PACRL2.BIT.PA2MD = 3;
                             /* Set pin function (IRQ0: 132pin)
                                                         */
                              /* Set IRQ0 interrupt mode
                                                         */
  P INTC.ICR1.BIT.IRQOS = 0;
                             /* Disable CMT0 standby mode
  P STBY.MSTCR2.BIT.MSTP12 = 0;
                                                         */
  P CMT.CMCSR 0.WORD = 0x0041;
                             /* Initialize CMCSR 0
                                                          * /
       // [15-8] = 0
       // [7] CMF = 0
       // [6]CMIE = 1 : CMT0 interrupt enable
       // [5-2] = 0
       // [1]CKS1 = 0
       // [0]CKS0 = 1 : Count clock P phi/32
  P_CMT.CMCOR_0 = 0xFFFF;
                             /* Set CMCOR 0
                                                         */
  P CMT.CMCNT 0 = 0;
                              /* Initialize CMCNT 0
                                                          */
  P INTC.IPRA.BIT.IRQ0 = 0xF;
                             /* Interruption level of IRQ0
                                                         */
  P_INTC.IPRG.BIT.CMT0 = 0xA;
                              /* Interruption level of CMT0
                                                          */
  set_imask(0);
```

# RENESAS

### SH7145 Group Interrupt Level Setting and Modification by Interrupt

```
P PORTC.PCCR.WORD &= 0xFFFC;
                       /* Set function PC0,PC1
                                           */
 P_PORTC.PCDR.BIT.PC0DR = 0;
                       /* PCO -> H
                                           */
 P PORTC.PCIOR.WORD |= 0x0003;
                       /* PortC output
                                           */
 P CMT.CMSTR.BIT.STR = 1;
                      /* Count start
                                           */
 while(1);
                       /* LOOP
                                           * /
}
/* Interruption Program
                                           */
/* IRQ0 Interruption Program
                                           */
#pragma interrupt(irq int)
void irq_int(void)
{
                       /* No operation
                                           */
}
/* CMT0 Interruption Program
                                           */
#pragma interrupt(cmt int)
void cmt int(void)
{
                      /* CMF clear
 P_CMT.CMCSR_0.BIT.CMF = 0;
                                           * /
 P PORTC.PCDR.WORD = ~P PORTC.PCDR.WORD; /* Output reversal
                                           * /
}
/* Other Interruption Program
                                           */
#pragma interrupt(dummy f)
void dummy f(void)
{
 /* Other Interrupt */
}
```



#### **Revision Record**

| Date      | Description |                      |                   |
|-----------|-------------|----------------------|-------------------|
|           | Page        | Summary              |                   |
| Sep.16.04 |             | First edition issued |                   |
|           |             |                      |                   |
|           |             |                      |                   |
|           |             |                      |                   |
|           |             |                      |                   |
|           |             | Date Page            | Date Page Summary |

Keep safety first in your circuit designs!

**CENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.