## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## SH7080/SH7146/SH7125/SH7200 Series

### Synchronous Operation of MTU2 and MTU2S Timers

#### Introduction

This application note discusses synchronous operation of the MTU2 and MTU2S timers,

### **Target Device**

Microcomputer: SH7085 (R5F7085)
 Operating frequency: Internal clock 80 MHz
 Bus clock 40 MHz
 Peripheral clock 40 MHz
 MTU2 clock 40 MHz
 MTU2S clock 40 MHz

• C compiler: Ver. 7.1.04 of Renesas C compiler

#### **Contents**

| 1. | Specifications                      | . 2 |
|----|-------------------------------------|-----|
| 2. | Description of Functions            | . 3 |
| 3. | Description of Operation            | . 5 |
| 4. | Description of Software             | . 6 |
| 5. | Flowchart                           | 12  |
| 6. | Website and Customer Support Center | 13  |



### 1. Specifications

- (1) The MTU2 and the MTU2S start counting simultaneously.
- (2) The MTU2 and the MTU2S count upward using channel 3, and the counters are cleared on compare-match between TGRA\_3 and TGRA\_3S.
- (3) Toggle output synchronized with the compare-match period is output from the TIOC3A and the TIOC3AS pins.
- (4) The MTU2 and the MTU2S perform counting with a 40-MHz clock.
- (5) By running the MTU2 and MTU2S under the same conditions, the same waveforms are output by the two different modules.

Note: Synchronous starting of counters is possible in all operating modes. Two synchronous PWM waveforms can be produced by using the MTU2 and MTU2S in complementary PWM mode.



Figure 1 Synchronous Start of MTU2 and MTU2S Timers



### 2. Description of Functions

In this sample task, counting operation is performed using channel 3 of the MTU2 and the MTU2S. The operating mode is normal mode.

Synchronous starting of counters is possible on channels, 0, 1, 2, 3 and 4 of the MTU2 and channels 3 and 4 of the MTU2S. Synchronous starting of counters is not possible on channel 5 of the MTU2 and MTU2S.

Figure 2 shows a block diagram of a part of the functions used in this sample task, with an explanation of the function noted below.

The MTU2S has the same configurations and functions as the channels 3, 4 and 5 of the MTU2.



Figure 2 Block Diagram of MTU2 (ch3) and MTU2S (ch3)



- The timer counter\_3/3S (TCNT\_3/3S) is a 16-bit readable/writable counter. This counter cannot be accessed in 8-bit units and must be accessed in 16-bit units.
- The timer general register A\_3/3S (TGRA\_3/3S) is a 16-bit readable/writable register. TGRA\_3/3S operates as a compare register that is always compared with TCNT 3.
- The timer I/O control register L\_3/3S (TIORL\_3/3S) is a 16-bit readable/writable register. TIORL\_3/3S sets the functions of the TGRA\_3/3S and the TIOC3A/3AS pin.
- The timer start register/S (TSTR/S) is an 8-bit readable/writable register. TSTR/S starts/stops counting by TCNT\_3/3S.
- The timer counter synchronous start register (TCSYSTR) is an 8-bit readable/writable register. TCSYSTR enables synchronous starting of the MTU2 and MTU2S counters. When the bit in TCSYSTR for the counter to be started synchronously is set to 1, the corresponding bit in TSTR of the MTU2 or MTU2S is set. The bit in TCSYSTR is automatically cleared after the relevant counter of the MTU2 or MTU2S has been started.



#### 3. Description of Operation

Figure 3 explains how the MTU2 and MTU2S timers start synchronously.



Figure 3 Synchronous Starting of MTU2 and MTU2S Timers



### 4. Description of Software

### 4.1 Modules

Table 1 describes the module of this sample task.

Table 1 Description of Modules

| Module Name  | Label Name | Functions                                        |
|--------------|------------|--------------------------------------------------|
| Main routine | main()     | Makes initial settings of the MTU2 and MTU2S and |
|              |            | starts the timer counters.                       |

### 4.2 Internal Registers

Table 2 shows the registers used in this sample task. Note that the settings in the tables are the values used in this sample task, and are different from the initial values.

Table 2 Description of Internal Registers

| Register | Bit | Bit Name | Function                                                      | Setting |
|----------|-----|----------|---------------------------------------------------------------|---------|
| FRQCR    |     |          | Frequency Control Register                                    | H'0249  |
|          |     |          | Specifies the ratios for dividing the output frequency of the |         |
|          |     |          | PLL circuit to generate operating clocks.                     |         |
|          |     |          | FRQCR = H'0249 sets the division ratios as follows.           |         |
|          |     |          | Internal clock: ×1 Bus clock: ×1/2 Peripheral clock: ×1/2     |         |
|          |     |          | MTU2S clock: ×1/2 MTU2 clock: ×1/2                            |         |
| STBCR4   |     |          | Standby Control Register 4                                    | H'3F    |
|          | 7   | MSTP23   | Module Stop 23                                                | 0       |
|          |     |          | Clock is supplied to MTU2S when MSTP23 = b'0.                 |         |
|          | 6   | MSTP22   | Module Stop 22                                                | 0       |
|          |     |          | Clock is supplied to MTU2 when MSTP22 = b'0.                  |         |
| PECRL3   |     |          | Port E Control Register L3                                    | H'0001  |
|          | 15  |          | Reserved                                                      | 0       |
|          | 14  | PE11MD2  | PE11 Mode                                                     | 0       |
|          | 13  | PE11MD1  | Selects PE11 (general I/O) as the pin function when           | 0       |
|          | 12  | PE11MD0  | PE11MD2 to PE11MD0 = b'000.                                   | 0       |
|          | 11  | _        | Reserved                                                      | 0       |
|          | 10  | PE10MD2  | PE10 Mode                                                     | 0       |
|          | 9   | PE10MD1  | Selects PE10 (general I/O) as the pin function when           | 0       |
|          | 8   | PE10MD0  | PE10MD2 to PE10MD0 = b'000                                    | 0       |



| Register | Bit | Bit Name | Function                                                                        | Setting |
|----------|-----|----------|---------------------------------------------------------------------------------|---------|
| PECRL3   | 7   | _        | Reserved                                                                        | 0       |
|          | 6   | PE9MD2   | PE9 Mode                                                                        | 0       |
|          | 5   | PE9MD1   | Selects PE9 (general I/O) as the pin function when                              | 0       |
|          | 4   | PE9MD0   | PE9MD2 to PE9MD0 = b'000.                                                       | 0       |
|          | 3   | _        | Reserved                                                                        | 0       |
|          | 2   | PE8MD2   | PE8 Mode                                                                        | 0       |
|          | 1   | PE8MD1   | Selects TIOC3A as the pin function when PE8MD2 to                               | 0       |
|          | 0   | PE8MD0   | PE8MD0 = b'001.                                                                 | 1       |
| PDCRH4   |     |          | Port D Control Register H4                                                      | H'3000  |
|          | 15  |          | Reserved                                                                        | 0       |
|          | 14  |          |                                                                                 | 0       |
|          | 13  | PD31MD1  | PD31 Mode                                                                       | 1       |
|          | 12  | PD31MD0  | Selects TIOC3AS as the pin function when PD31MD1 and PD31MD0 = b'11.            | 1       |
|          | 11  | _        | Reserved                                                                        | 0       |
|          | 10  |          |                                                                                 | 0       |
|          | 9   | PD30MD1  | PD30 Mode                                                                       | 0       |
|          | 8   | PD30MD0  | Selects PD30 (general I/O) as the pin function when PD30MD1 and PD30MD0 = b'00. | 0       |
|          | 7   |          | Reserved                                                                        | 0       |
|          | 6   |          |                                                                                 | 0       |
|          | 5   | PD29MD1  | PD29 Mode                                                                       | 0       |
|          | 4   | PD29MD0  | Selects PD29 (general I/O) as the pin function when PD29MD1 and PD29MD0 = b'00. | 0       |
|          | 3   |          | Reserved                                                                        | 0       |
|          | 2   |          |                                                                                 | 0       |
|          | 1   | PD28MD1  | PD28 Mode                                                                       | 0       |
|          | 0   | PD28MD0  | Selects PD28 (general I/O) as the pin function when PD28MD1 and PD28MD0 = b'00. | 0       |



| Register | Bit | Bit Name | Function                                           | Setting |
|----------|-----|----------|----------------------------------------------------|---------|
| ΓSTR     |     |          | Timer Start Register                               | H'00    |
|          | 7   | CTS4     | Counter Start 4                                    | 0       |
|          |     |          | When CTS4 = b'0, TCNT_4 stops counting.            |         |
|          | 6   | CTS3     | Counter Start 3                                    | 0       |
|          |     |          | When CTS3 = b'0, TCNT_3 stops counting.            |         |
|          | 5   |          | Reserved                                           | 0       |
|          | 4   |          |                                                    | 0       |
|          | 3   |          |                                                    | 0       |
|          | 2   | CTS2     | Counter Start 2                                    | 0       |
|          |     |          | When CTS2 = b'0, TCNT_2 stops counting.            |         |
|          | 1   | CTS1     | Counter Start 1                                    | 0       |
|          |     |          | When CTS1 = b'0, TCNT_1 stops counting.            |         |
|          | 0   | CTS0     | Counter Start 0                                    | 0       |
|          |     |          | When CTS0 = b'0, TCNT_0 stops counting.            |         |
| TCR 3    |     |          | Timer Control Register 3                           | H'20    |
| _        | 7   | CCLR2    | Counter Clear 2, 1, 0                              | 0       |
|          | 6   | CCLR1    | Clears TCNT 3 on compare-match with TGRA 3 when    | 0       |
|          | 5   | CCLR0    | CCLR2 to CCLR0 = b'001.                            | 1       |
|          | 4   | CKEG1    | Clock Edge 1, 0                                    | 0       |
|          | 3   | CKEG0    | When CKEG1 and CKEG0 = b'00, TCNT 3 counts rising  | 0       |
|          |     |          | edges of the internal clock.                       |         |
|          | 2   | TPSC2    | Timer Prescaler 2, 1, 0                            | 0       |
|          | 1   | TPSC1    | When TPSC2 to TPSC0 = b'000, the clock source for  | 0       |
|          | 0   | TPSC0    | TCNT_3 is MPφ/1.                                   | 0       |
| TMDR 3   |     |          | Timer Mode Register 3                              | H'00    |
| _        | 7   |          | Reserved                                           | 0       |
|          | 6   |          | Reserved                                           | 0       |
|          | 5   | BFB      | Buffer Operation B                                 | 0       |
|          |     |          | When BFB = b'0, TGRB_3 and TGRD_3 operate normally |         |
|          | 4   | BFA      | Buffer Operation A                                 | 0       |
|          |     |          | When BFA=b'0, TGRA_3 and TGRC_3 operate normally.  |         |
|          | 3   | MD3      | Mode 3, 2, 1, 0                                    | 0       |
|          | 2   | MD2      | When MD3 to MD0 = b'0000, the MTU2 operates in     | 0       |
|          | 1   | MD1      | normal operation mode.                             | 0       |
|          | 0   | MD0      | ,                                                  | 0       |



| Register | Bit | Bit Name | Function                                                                        | Setting |
|----------|-----|----------|---------------------------------------------------------------------------------|---------|
| TIORH_3  |     |          | Timer I/O Control Register H_3                                                  | H'07    |
|          | 7   | IOB3     | I/O control B3 to B0                                                            | 0       |
|          | 6   | IOB2     | When IOB3 to IOB0 = b'0000, TGRB_3 operates as an                               | 0       |
|          | 5   | IOB1     | output compare register and the output on the TIOC3B pin                        | 0       |
|          | 4   | IOB0     | is held.                                                                        | 0       |
|          | 3   | IOA3     | I/O control A3 to A0                                                            | 0       |
|          | 2   | IOA2     | When IOA3 to IOA0 = b'0111, TGRA_3 operates as an                               | 1       |
|          | 1   | IOA1     | output compare register and the TIOC3A pin initially                            | 1       |
|          | 0   | IOA0     | outputs high level and toggles the output on comparematch.                      | 1       |
| TGRA_3   |     |          | Timer General Register A_3                                                      | H'A000  |
|          |     |          | Sets the period of compare-match with TCNT_3                                    |         |
| TCNT_3   |     |          | Timer Counter _3                                                                | H'0000  |
| TSTRS    |     |          | Timer Start Register S                                                          | H'00    |
|          | 7   | CTS4     | Counter Start 4                                                                 | 0       |
|          |     |          | When CTS4 = b'0, TCNT_4S stops counting                                         |         |
|          | 6   | CTS3     | Counter Start 3                                                                 | 0       |
|          |     |          | When CTS3 = b'0, TCNT_3S stops counting.                                        |         |
|          | 5   |          | Reserved                                                                        | 0       |
|          | 4   |          |                                                                                 | 0       |
|          | 3   |          |                                                                                 | 0       |
|          | 2   |          |                                                                                 | 0       |
|          | 1   |          |                                                                                 | 0       |
|          | 0   |          |                                                                                 | 0       |
| TCR_3S   |     |          | Timer Control Register_3S                                                       | H'20    |
|          | 7   | CCLR2    | Counter Clear 2, 1, 0                                                           | 0       |
|          | 6   | CCLR1    | Clears TCNT_3S on compare match with TGRA_3S when                               | 0       |
|          | 5   | CCLR0    | CCLR2 to CCLR0 = b'001.                                                         | 1       |
|          | 4   | CKEG1    | Clock Edge 1,0                                                                  | 0       |
|          | 3   | CKEG0    | When CKEG1 and CKEG0 = b'00, TCNT_3S counts rising edges of the internal clock. | 0       |
|          | 2   | TPSC2    | Timer Prescaler 2, 1, 0                                                         | 0       |
|          | 1   | TPSC1    | When TPSC2 to TPSC0 = b'000, the clock source for                               | 0       |
|          | 0   | TPSC0    | TCNT_3S is MIφ/1.                                                               | 0       |



| Register | Bit | Bit Name | Function                                                   | Setting |
|----------|-----|----------|------------------------------------------------------------|---------|
| TMDR_3S  |     |          | Timer Mode Register_3S                                     | H'00    |
|          | 7   |          | Reserved                                                   | 0       |
|          | 6   |          | Reserved                                                   | 0       |
|          | 5   | BFB      | Buffer Operation B                                         | 0       |
|          |     |          | When BFB = b'0, TGRB_3S and TGRD_3S operate                |         |
|          |     |          | normally.                                                  |         |
|          | 4   | BFA      | Buffer Operation A                                         | 0       |
|          |     |          | When BFA=b'0, TGRA_3S and TGRC_3S operate                  |         |
|          |     |          | normally.                                                  |         |
|          | 3   | MD3      | Mode 3,2,1,0                                               | 0       |
|          | 2   | MD2      | When MD3 to MD0 = b'0000, the MTU2S operates in            | 0       |
|          | 1   | MD1      | normal mode.                                               | 0       |
|          | 0   | MD0      |                                                            | 0       |
| TIORH_3S |     |          | Timer I/O Control Register H_3S                            | H'07    |
|          | 7   | IOB3     | I/O control B3 to B0                                       | 0       |
|          | 6   | IOB2     | When IOB3 to IOB0 = b'0000, MTU2S_TGRB_3 operates          | 0       |
|          | 5   | IOB1     | as an output compare register and the output on the        | 0       |
|          | 4   | IOB0     | TIOC3B pin is held.                                        | 0       |
|          | 3   | IOA3     | I/O control A3 to A0                                       | 0       |
|          | 2   | IOA2     | When IOA3 to IOA0 = b'0111, TGRA_3S operates as an         | 1       |
|          | 1   | IOA1     | output compare register and the TIOC3A pin initially       | 1       |
|          | 0   | IOA0     | outputs high level and toggles the output on comparematch. | 1       |
| TGRA 3S  |     |          | Timer General Register A_3S                                | H'A000  |
| _        |     |          | Sets the period of compare-match with TCNT_3S              |         |
| TCNT_3S  |     |          | Timer Counter 3S                                           | H'0000  |



| Register | Bit | Bit Name | Function                                        | Setting |
|----------|-----|----------|-------------------------------------------------|---------|
| TCSYSTR  |     |          | Timer Counter Synchronous Start Register        | H'12    |
|          | 7   | SCH0     | Synchronous Start 0                             | 0       |
|          |     |          | When SCH0 = b'0, TCNT_0 of MTU2 doesn't start   |         |
|          |     |          | synchronously.                                  |         |
|          | 6   | SCH1     | Synchronous Start 1                             | 0       |
|          |     |          | When SCH1 = b'0, TCNT_1 of MTU2 doesn't start   |         |
|          |     |          | synchronously.                                  |         |
|          | 5   | SCH2     | Synchronous Start 2                             | 0       |
|          |     |          | When SCH2 = b'0, TCNT_2 of MTU2 doesn't start   |         |
|          |     |          | synchronously.                                  |         |
|          | 4   | SCH3     | Synchronous Start 3                             | 1       |
|          |     |          | When SCH3 = b'1, TCNT_3 of MTU2 starts          |         |
|          |     |          | synchronously.                                  |         |
|          | 3   | SCH4     | Synchronous Start 4                             | 0       |
|          |     |          | When SCH4 = b'0, TCNT_4 of MTU2 doesn't start   |         |
|          |     |          | synchronously.                                  |         |
|          | 2   |          | Reserved                                        | 0       |
|          | 1   | SCH3S    | Synchronous Start 3S                            | 1       |
|          |     |          | When SCH3S = b'1, TCNT_3 of MTU2S starts        |         |
|          |     |          | synchronously                                   |         |
|          | 0   | SCH4S    | Synchronous Start 4S                            | 0       |
|          |     |          | When SCH4S = b'0, TCNT_4 of MTU2S doesn't start |         |
|          |     |          | synchronously.                                  |         |

#### 5. Flowchart





### 6. Website and Customer Support Center

Renesas Technology, Corp. Website:

http://www.renesas.com/

**Customer Support Center:** 

Please email the following address for information on products of Renesas Technology, Corp.

csc@renesas.com



### **Revision Record**

|      |           | Descript | scription            |  |  |
|------|-----------|----------|----------------------|--|--|
| Rev. | Date      | Page     | Summary              |  |  |
| 1.00 | Mar.04.05 | _        | First edition issued |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |
|      |           |          |                      |  |  |



### Keep safety first in your circuit designs!

Renesas Technology Corp. puts the maximum effort into making semiconductor products better and
more reliable, but there is always the possibility that trouble may occur with them. Trouble with
semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate
measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or
(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.