## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M16C/65 Group

## Procedure for successive serial I/O transmission/reception using the DMAC

## 1. Abstract

This application note presents the procedure for successive serial I/O transmission/reception using the DMAC and an example on how to use it.

## 2. Introduction

This application note is applied to the M16C/65 group microcomputers.

This application note can be used with other M16C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.



#### 3. Explanation of the example procedure

The example procedure selects serial I/O transmission (or reception) for the cause of request to the DMAC, and writes the next data to the transmit buffer (or reads from the receive buffer) at high speed in synchronism with the I/O transmission (or reception). This operation is performed successively as many times as the number of DMAC transfers needed.

## 3.1 Example connection

Figure 1 shows an example device connection for successive transmission/reception.



Figure 1. Example Connection for Successive Transmission/Reception



#### 3.2 Setting-up successive transmission

The following shows how to set up the device for the case where 8 bytes of data are successively transmitted. Usage Example:

· System

VCC1=VCC2=5.0V, XIN=16MHz

· DMAC Setting

DMA Request Factors=UART0 transfer, Single transfer, Transfer unit = 8 bits, Transfer source address direction=Forward direction, Transfer destination address direction=fixed (U0TB register)

· Serial I/O Setting

Clock synchronous serial I/O mode, BRG count source = f1SIO, Bit Rates=62500bps (BRG=127), Transmit Interrupt Cause=Transmit buffer empty

Operation:

Specify UART0 transmission for the cause of request to the DMAC and after writing the first byte to the UART0 transmit buffer, transmit the remaining 7 bytes of data successively using a UART0 transmit interrupt request as a trigger. Figure 2 shows successive transmission/reception timing.



Figure 2. Successive Transmission/reception Timing







|                        | hit/receive control register 2                                                                                                                                                                                                                                                                                                                   |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b7 b0 0 0 0            | UART transmit/receive control register 2 [Address 0250h] UCON                                                                                                                                                                                                                                                                                    |
|                        | UART0 transmit interrupt cause select bit<br>0 : Transmit buffer empty                                                                                                                                                                                                                                                                           |
|                        | UART1 transmit interrupt cause select bit                                                                                                                                                                                                                                                                                                        |
|                        | UART0 continuous receive mode enable bit<br>0 : Continuous receive mode disabled                                                                                                                                                                                                                                                                 |
|                        | UART1 continuous receive mode enable bit                                                                                                                                                                                                                                                                                                         |
|                        | UART1 CLK, CLKS select bit 0                                                                                                                                                                                                                                                                                                                     |
|                        | UART1 CLK, CLKS select bit 1                                                                                                                                                                                                                                                                                                                     |
|                        | Separate UART0 CTS/RTS bit<br>0 : CTS/RTS shared pin                                                                                                                                                                                                                                                                                             |
|                        | •                                                                                                                                                                                                                                                                                                                                                |
| <b>-</b> ,             | <sup>1</sup> 0 special mode register), U0SMR2 register (UART0 special mode register 2), U0SMR3 register 3), and U0SMR4 register (UART0 special mode register 4) to "00h".                                                                                                                                                                        |
|                        | :                                                                                                                                                                                                                                                                                                                                                |
| Setting UART0 bit rate | register                                                                                                                                                                                                                                                                                                                                         |
| p7 b0                  |                                                                                                                                                                                                                                                                                                                                                  |
| 127                    | UART0 bit rate register [Address 0249h] U0BRG                                                                                                                                                                                                                                                                                                    |
| Ý                      |                                                                                                                                                                                                                                                                                                                                                  |
|                        | When the BRG count source = $f_{1SIO}$ and $f(X_{IN}) = 16MHz$ ,<br>the transfer rate is $(16 \times 10^6) / 2 (127 + 1) = 62,500$ bps                                                                                                                                                                                                           |
|                        |                                                                                                                                                                                                                                                                                                                                                  |
|                        |                                                                                                                                                                                                                                                                                                                                                  |
| Setting UART0 trans    | mit interrupt control register                                                                                                                                                                                                                                                                                                                   |
| •                      | mit interrupt control register                                                                                                                                                                                                                                                                                                                   |
| b0                     | mit interrupt control register UART0 transmit interrupt control register [Address 0051h] S0TIC                                                                                                                                                                                                                                                   |
| b0                     | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit                                                                                                                                                                                                                                           |
| b0                     | UART0 transmit interrupt control register [Address 0051h] S0TIC                                                                                                                                                                                                                                                                                  |
| b0                     | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit                                                                                                                                                                                                                                           |
|                        | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit                                                                                                                                                                                                                                           |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br><sup>b2 b1 b0</sup><br>0 0 0 : Level 0 (interrupt disabled)                                                                                                                                                                            |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br>b2 b1 b0<br>0 0 0 : Level 0 (interrupt disabled)                                                                                                                                                                                       |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br><sup>b2 b1 b0</sup><br>0 0 0 : Level 0 (interrupt disabled)                                                                                                                                                                            |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br>b2 b1 b0<br>0 0 0 : Level 0 (interrupt disabled)                                                                                                                                                                                       |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br>b2 b1 b0<br>0 0 0 : Level 0 (interrupt disabled)<br>select register<br>DMA0 source select register [Address 0398h] DM0SL<br>DMA request source select bit<br>b4 b3 b2 b1 b0                                                            |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br><sup>b2 b1 b0</sup><br>0 0 0 : Level 0 (interrupt disabled)<br><b>select register</b><br>DMA0 source select register [Address 0398h] DM0SL<br>DMA request source select bit<br><sup>b4 b3 b2 b1 b0</sup><br>0 1 0 1 0 : UART0 transmit |
| Setting the DMAC       | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>Interrupt priority level select bit<br>b2 b1 b0<br>0 0 0 : Level 0 (interrupt disabled)<br>select register<br>DMA0 source select register [Address 0398h] DM0SL<br>DMA request source select bit<br>b4 b3 b2 b1 b0                                                            |



| Setting                       | DMA0 control register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b7                            | b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                               | 1 0 0 0 1 DMA0 control register [Address 018Ch] DM0CON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                               | Transfer unit bit select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                               | 1 : 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                               | Repeat transfer mode select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                               | 0 : Single transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                               | DMA request bit<br>0 : DMA not requested                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                               | DMA enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                               | 0 : Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                               | Source address direction select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                               | 1 : Forward (Bit 4 and bit 5 cannot be set to "1" simultaneously)  Destination address direction select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                               | 0 : Fixed (Bit 4 and bit 5 cannot be set to "1" simultaneously)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Settina                       | -<br>DMA0 source pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                               | DMA0 source pointer [Address 0182h to 0180h] SAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (b23)                         | (b19) (b16) (b15) (b8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                               | <u>b3´ b0´b7´ b0´b7 b0</u><br>↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                               | Set the source address of transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Setting                       | DMA0 destination pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Setting                       | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Setting                       | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (b23)                         | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (b23)                         | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (b23)                         | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (b23)                         | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>b10 b7 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                               | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>b10 b7 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                               | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| (b23)<br>b7<br>XXX<br>Setting | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer<br>DMA0 transfer counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (b23)<br>b7<br>XXX<br>Setting | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer<br>DMA0 transfer counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (b23)<br>b7                   | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (b23)<br>b7                   | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer<br>DMA0 transfer counter<br>DMA0 transfer counter [Address 0189h to 0188h] TCR0<br>Since the first byte of 8-byte successive transmission is written and then transferred to the U0TB register directly (not transferred by the DMAC),                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| (b23)<br>b7                   | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0          (b19)       (b16)(b15)       (b8)       b7       b0         Set the destination address (U0TB) of transfer         0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0< |
| Setting                       | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer<br>Set the destination address (U0TB) of transfer<br>DMA0 transfer counter<br>6 DMA0 transfer counter [Address 0189h to 0188h] TCR0<br>Since the first byte of 8-byte successive transmission is written and then transferred to the U0TB register directly (not transferred by the DMAC), set the value "6" here so that 7 bytes will be transferred by DMA                                                                                                                                                                                                                                                                                                                                                                                  |
| Setting                       | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0          (b19)       (b16)(b15)       (b8)       b7       b0         Set the destination address (U0TB) of transfer         0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0       0       0       0         0< |
| Setting                       | DMA0 destination pointer DMA0 destination pointer DMA0 destination pointer [Address 0186h to 0184h] DAR0           (b19)       (b16)(b15)       (b8)       b7       b0         Set the destination address (U0TB) of transfer         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •                                                                           |
| Setting                       | DMA0 destination pointer<br>DMA0 destination pointer [Address 0186h to 0184h] DAR0<br>(b19) (b16)(b15) (b8) b7 b0<br>Set the destination address (U0TB) of transfer<br>Set the destination address (U0TB) of transfer<br>DMA0 transfer counter<br>6 DMA0 transfer counter [Address 0189h to 0188h] TCR0<br>Since the first byte of 8-byte successive transmission is written and then transferred to the U0TB register directly (not transferred by the DMAC), set the value "6" here so that 7 bytes will be transferred by DMA                                                                                                                                                                                                                                                                                                                                                                                  |
| Setting                       | DMA0 destination pointer DMA0 destination pointer DMA0 destination pointer [Address 0186h to 0184h] DAR0           (b19)       (b16)(b15)       (b8)       b7       b0         Set the destination address (U0TB) of transfer         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •       •         •                                                                           |



|                                                     | •                                                                                                                                                                                                                 |   |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| (4) Setting DMA0 cor                                | ntrol register back again (to enable DMA)                                                                                                                                                                         | _ |
| Setting DMA0 con                                    | itrol register                                                                                                                                                                                                    |   |
|                                                     | 0 1 DMA0 control register [Address 018Ch] DM0CON                                                                                                                                                                  |   |
|                                                     | DMA enable bit<br>1 : Enabled                                                                                                                                                                                     | _ |
|                                                     |                                                                                                                                                                                                                   |   |
| (5) Enables transmit                                |                                                                                                                                                                                                                   |   |
| Setting the TE bi                                   | t in the U0C1 register to "1" (transmit enable)                                                                                                                                                                   |   |
|                                                     | 1 UART0 transmit/receive control register 1 [Address 024Dh] U0C1                                                                                                                                                  |   |
| <u>,</u>                                            | └── Transmit enable bit                                                                                                                                                                                           |   |
|                                                     | 1 : Transmission enabled                                                                                                                                                                                          |   |
|                                                     | ve transmissions<br>sive transmit data to the U0TB register. Thereafter, the other bytes of data are successively<br>DMAC transfer initiated by a UART0 transmit interrupt request until the count set in the DMA |   |
|                                                     | •                                                                                                                                                                                                                 |   |
| (7) DMAC transfer com<br>Set the DMAC transfer comp | plete interrupt processing                                                                                                                                                                                        |   |



#### 3.3 Setting-up successive reception

The following shows how to set up the device for the case where 8 bytes of data are successively received. Usage Example:

· System

VCC1=VCC2=5.0V, XIN=16MHz

· DMAC Setting

DMA Request Factors=UART0 reception, Single transfer, Transfer unit = 16 bits (including an error flag), Transfer source address direction=fixed (U0RB register), Transfer destination address direction=Forward direction

· Serial I/O Setting

Clock synchronous serial I/O mode, External clock (Note), Continuous receive mode enabled

Note:

When the input at the CLK0 pin before data reception is high (or low if the CKPOL bit in the U0C0 register = 1), the conditions described below must be met:

- TE bit in the U0C1 register = 1 (transmission enabled)
- RE bit in the U0C1 register = 1 (reception enabled)
- U0RB register is read

Operation:

Specify UART0 reception for the cause of request to the DMAC and after a dummy read of the UART0 receive buffer, receive the data successively using a UART0 receive interrupt as a trigger. Figure 3 shows successive reception timing.



Figure 3. Successive Reception Timing







| b7 b(               |                                                                                                                                                                                                                                                                         |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 0 1 1 0           | UART transmit/receive control register 2 [Address 0250h] UCON                                                                                                                                                                                                           |
|                     | <ul> <li>UART0 transmit interrupt cause select bit</li> </ul>                                                                                                                                                                                                           |
|                     | 0 : Transmit buffer empty                                                                                                                                                                                                                                               |
|                     | <ul> <li>UART1 transmit interrupt cause select bit</li> </ul>                                                                                                                                                                                                           |
|                     | <ul> <li>UART0 continuous receive mode enable bit</li> </ul>                                                                                                                                                                                                            |
|                     | 1 : Continuous receive mode enabled                                                                                                                                                                                                                                     |
|                     | UART1 continuous receive mode enable bit                                                                                                                                                                                                                                |
|                     | - UART1 CLK, CLKS select bit 0                                                                                                                                                                                                                                          |
|                     | – UART1 CLK, CLKS select bit 1                                                                                                                                                                                                                                          |
|                     | - Separate UART0 CTS/RTS bit                                                                                                                                                                                                                                            |
|                     | 0 : CTS/RTS shared pin                                                                                                                                                                                                                                                  |
|                     | •                                                                                                                                                                                                                                                                       |
|                     | •                                                                                                                                                                                                                                                                       |
| Setting UART0 trans | smit interrupt control register                                                                                                                                                                                                                                         |
| b7 b(               |                                                                                                                                                                                                                                                                         |
| b7 b(               | UART0 transmit interrupt control register [Address 0051h] S0TIC                                                                                                                                                                                                         |
| o7 b(               | UART0 transmit interrupt control register [Address 0051h] S0TIC                                                                                                                                                                                                         |
| b7b(                | UART0 transmit interrupt control register [Address 0051h] S0TIC                                                                                                                                                                                                         |
| o7 b(               | <ul> <li>UART0 transmit interrupt control register [Address 0051h] S0TIC</li> <li>Interrupt priority level select bit b2 b1 b0</li> </ul>                                                                                                                               |
| o7 b(               | <ul> <li>UART0 transmit interrupt control register [Address 0051h] S0TIC</li> <li>Interrupt priority level select bit b2 b1 b0</li> </ul>                                                                                                                               |
|                     | UART0 transmit interrupt control register [Address 0051h] S0TIC<br>- Interrupt priority level select bit<br><sup>b2 b1 b0</sup><br>0 0 0 : Level 0 (interrupt disabled)                                                                                                 |
| Setting the DMAC    | UARTO transmit interrupt control register [Address 0051h] S0TIC  Interrupt priority level select bit b2 b1 b0 0 0 0 : Level 0 (interrupt disabled)  e select register                                                                                                   |
| Setting the DMAC    | UARTO transmit interrupt control register [Address 0051h] S0TIC  Interrupt priority level select bit b2 b1 b0 0 0 0 : Level 0 (interrupt disabled)  e select register                                                                                                   |
| Setting the DMAC    | UARTO transmit interrupt control register [Address 0051h] S0TIC - Interrupt priority level select bit b2 b1 b0 0 0 0 : Level 0 (interrupt disabled)  e select register DMA0 source select register [Address 0398h] DM0SL - DMA request source select bit b4 b3 b2 b1 b0 |
| Setting the DMAC    | UARTO transmit interrupt control register [Address 0051h] S0TIC - Interrupt priority level select bit b2 b1 b0 0 0 0 : Level 0 (interrupt disabled)  e select register DMA0 source select register [Address 0398h] DM0SL - DMA request source select bit                |



| :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Setting DMA0 control register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| b7         b0         DMA0 control register [Address 018Ch] DM0CON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Transfer unit bit select bit<br>0 : 16 bits<br>Repeat transfer mode select bit<br>0 : Single transfer<br>DMA request bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0 : DMA not requested<br>DMA enable bit<br>0 : Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Source address direction select bit<br>0 : Fixed (Bit 4 and bit 5 cannot be set to "1" simultaneously)<br>Destination address direction select bit<br>1 : Forward (Bit 4 and bit 5 cannot be set to "1" simultaneously)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Setting DMA0 source pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DMA0 source pointer [Address 0182h to 0180h] SAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Set the source address (U0RB) of transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Setting DMA0 destination pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DMA0 destination pointer [Address 0186h to 0184h] DAR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| (b23) (b19) (b16)(b15) (b8)<br>b7 b3 b0 b7 b0 b7 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Set the destination address of transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Setting DMA0 transfer counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMA0 transfer counter [Address 0189h to 0188h] TCR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Because 8 bytes are to be received, set the transfer count – 1 = 7<br>here                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Setting DMA0 interrupt control register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| b7     b0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0     0       0< |
| Interrupt priority level select bit<br>Set the interrupt priority level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| ) Catting DMAQ approx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | register heal again (to anable DMA)                              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | register back again (to enable DMA)                              |
| Setting DMA0 control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | register                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>DMA enable bit</li> </ul>                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 : Enabled                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | •                                                                |
| <li>Enables transmit/rece</li>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | live                                                             |
| Set the TE and RE b<br>reception.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | its in the U0C1 register both to "1", to enable transmission and |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | UART0 transmit/receive control register 1 [Address 024Dh] U0C1   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Transmit enable bit                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 : Transmission enabled                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Receive enable bit                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1 : Reception enabled                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |
| <li>Starting successive resident for during successive resident for the second se</li> |                                                                  |
| cess the OURB register for dum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | my read to initiate successive reception.                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |



### 4. Reference

Hardware manual

M16C/65 Group Hardware Manual

(Use the most recent version of the document on the Renesas Technology Web site.)

Technical news/Technical update

(Use the most recent version of the document on the Renesas Technology Web site.)

## Web-site and contact for support

Renesas Technology Web site http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com



## Revision

| Rev. Iss | Issue date | Revised |                      |  |
|----------|------------|---------|----------------------|--|
| Rev.     | issue uale | Page    | Point                |  |
| 1.00     | 2009.10    | -       | First edition issued |  |
|          |            |         |                      |  |

All trademarks and registered trademarks are the property of their respective owners.



#### M16C/65 Group Procedure for successive serial I/O transmission/reception using the DMAC

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out
  of the use of any information in this document, including, but not limited to, product data, diagrams, charts,
  programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.