

# MOSFET

# Power MOS FET Application Note

R07AN0007EJ0110 (Previous: REJ05G0001-0200) Rev.1.10 2022.12.5

# Introduction

This document describes MOSFET characteristics and basic usage based on the contents included in the MOSFET data sheet.

# Contents

| 1.  | WH   | IAT IS MOSFET?                                                                      | 2        |
|-----|------|-------------------------------------------------------------------------------------|----------|
| 2.  | TEI  | RMINOLOGY EXPLANATIONS                                                              | 3        |
| 2   | 2.1  | Absolute Maximum Ratings                                                            | 3        |
| 2   | 2.2  | ELECTRICAL CHARACTERISTICS                                                          | 4        |
| 3.  | ELI  | ECTRICAL CHARACTERISTICS                                                            | 5        |
| 3   | 8.1  | RATED CURRENT, POWER DISSIPATION                                                    | <b>5</b> |
| 3   | 3.2  | SAFE OPERATING AREA                                                                 | <b>5</b> |
| 3   | 3.3  | ELECTROSTATIC CHARACTERISTICS                                                       | 6        |
| 3   | 8.4  | CAPACITANCE CHARACTERISTICS                                                         | 8        |
|     | 3.4. | 1 Ciss,Coss,Crss                                                                    | 8        |
|     | 3.4. | 2 Gate Charge Characteristics                                                       | 8        |
|     | 3.4. | 3 How to Determine Gate Drive Current                                               | 9        |
|     | 3.4. | 4 Drive Loss Calculation                                                            | 9        |
| 3   | 3.5  | SWITCHING CHARACTERISTICS                                                           | 10       |
| 3   | 8.6  | BODY DIODE CHARACTERISTICS                                                          | 11       |
|     | 3.6. | 1 Characteristics of Body Diode between Source and Drain                            | 11       |
| 3.6 |      | 2 Body Diode Reverse Recovery Characteristics 1                                     | 12       |
| 3.6 |      | • = • • j = • • • • = • • • • • • • • •                                             |          |
| 3   | 8.7  | AVALANCHE OPERATION                                                                 | 14       |
|     | 3.7. | 1 Avalanche destruction mode I (current destruction)                                | 14       |
|     | 3.7. | 2 Avalanche Destruction Mode II (energy destruction) 1                              | 15       |
|     | 3.7. | 3 Avalanche Destruction Mode III (dV/dt destruction)                                | 16       |
| 3   | 8.8  | NON-ISOLATED SYNCHRONOUS RECTIFICATION CONVERTER LOW-SIDE SELF-TURN-ON PHENOMENON 1 | 17       |
| 4.  | MO   | SFET LOSS 1                                                                         | 18       |



# 1. What is MOSFET?

MOSFET is the abbreviation for Metal Oxide Semiconductor Field Effect Transistor, a semiconductor device that delivers faster switching and lower losses compared to the bipolar power transistor.

With high-speed and low-loss characteristics, MOSFETs are used in a wide range of fields, from consumer and industrial equipment to in-vehicle devices, including electronic devices, factory automation equipment, power circuits (DC-DC converters, etc.), and motor drive inverters.

Figure 1 shows a MOSFET (Nch) equivalent circuit, and Figure 2 shows a comparison of the structures and features of a MOSFET (Nch) and a bipolar transistor (NPN type).

An NPN-type bipolar transistor is a current-controlled device in which an N-type semiconductor emitter with high impurity concentration and a P-type semiconductor base are sandwiched between N-type semiconductor collectors. When a forward voltage is applied to the base-emitter PN junction, current flows between the base and emitter due to the recombination of electrons injected from the emitter and holes injected from the base layer. However, since the number of electrons injected from the emitter, which has a higher impurity concentration than the holes injected from



the base layer, is larger, a large number of electrons that have not recombined with the holes pass through the base layer and diffuse to the collector, applying a positive voltage. As a result, current flows between the collector and emitter.

On the other hand, a MOSFET is a voltage-controlled device consisting of a metal-oxide semiconductor structure, or MOS structure. Specifically, a P-type semiconductor is sandwiched between the drain of an N-type semiconductor with high impurity concentration and the source of an N-type semiconductor. An insulated gate electrode is positioned on the P-type semiconductor which is coated with aa silicon oxide film for insulation. When a positive voltage is applied to the gate electrode, electrons in the P-type semiconductor are attracted to each other so that an inversion layer with the characteristics of an N-type semiconductor appears. The drain and source are connected by the N-type semiconductor. Applying a positive voltage between the drain and source causes current to flow from the drain to the source.

In addition, while bipolar transistors apply current flow with electrons and holes as carriers, MOSFETs only allow current to flow with electron carriers, enabling high-speed switching operations.





# 2. Terminology Explanations

# 2.1 Absolute Maximum Ratings

Absolute maximum ratings are the rated values determined to ensure safe use of MOSFET devices. Exceeding these absolute maximum ratings even momentarily can result in device deterioration or breakdown. Therefore, always use MOSFETs within the absolute maximum values listed here. Note that when no absolute maximum rating is specified, Ta=25°C.

| Characteristic                | Symbol                | Definition                                                                                         |
|-------------------------------|-----------------------|----------------------------------------------------------------------------------------------------|
| Drain to source voltage       | V <sub>DSS</sub>      | Maximum voltage that can be applied between drain and source when short-circuiting gate and source |
| Gate to source voltage        | V <sub>GSS</sub>      | Maximum voltage that can be applied between gate and source when shorting drain and source         |
| Drain current                 | ID                    | Maximum allowable current for drain terminal                                                       |
| Peak drain current            | I <sub>D(pulse)</sub> | Maximum allowable current for drain terminal during pulse operation                                |
| Reverse drain current         | I <sub>DR</sub>       | Maximum allowable current for parasitic diode                                                      |
| Avalanche current             | I <sub>AP</sub>       | Maximum allowable drain current during single avalanche operation                                  |
| Avalanche energy              | E <sub>AS</sub>       | Maximum allowable energy during single avalanche operation                                         |
| Allowable channel dissipation | P <sub>ch</sub>       | Maximum allowable power loss between drain and source                                              |
| Channel temperature           | T <sub>ch</sub>       | Maximum allowable channel temperature                                                              |
| Storage temperature           | T <sub>stg</sub>      | Allowable temperature range for storage when power is not applied                                  |

Table 1. Absolute Maximum Ratings

Usage note:

Even when this product is used under conditions (usage temperature/current/voltage, etc.) within absolute maximum ratings, continuous use under an extreme load (high temperature, large current, high applied voltage, or extreme temperature variations, etc.) may decrease reliability significantly. Please confirm the Renesas Electronics Semiconductor Reliability Handbook (usage notes, recommendations, and derating concepts and methods) and each individual reliability information for each device (reliability evaluation report, predicted failure rate, etc.) in order to design a sufficiently reliable product.



#### 2.2 **Electrical Characteristics**

Table 2 provides a list of MOSFET electrical characteristics and definitions. Note that when no absolute maximum rating is specified, Ta=25°C.

| Table 2. Electrical Characteristics      |                       |                                                                                                                                                                                                     |  |  |  |
|------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Characteristic                           | Symbol                | Definition                                                                                                                                                                                          |  |  |  |
| Drain to source breakdown voltage        | V <sub>(BR) DSS</sub> | Drain to source voltage for specified drain current by shorting gate to source                                                                                                                      |  |  |  |
| Drain cutoff current                     | I <sub>DSS</sub>      | Drain current when specified voltage is applied between drain and source<br>by shorting gate to source                                                                                              |  |  |  |
| Gate cutoff current                      | I <sub>GSS</sub>      | Gate current when specified voltage is applied between gate and source by shorting drain to source                                                                                                  |  |  |  |
| Gate to source threshold voltage         | V <sub>GS(off)</sub>  | Gate to source voltage used for specified drain current when specified drain to source voltage is applied                                                                                           |  |  |  |
| Drain to source ON resistance            | R <sub>DS(on)</sub>   | Drain to source resistance for specified drain current when specified gate to source voltage is applied                                                                                             |  |  |  |
| Input capacitance                        | C <sub>iss</sub>      | Input capacity for specified gate to source voltage, specified drain to source voltage, and specified frequency                                                                                     |  |  |  |
| Output capacitance                       | C <sub>oss</sub>      | Output capacity for specified gate-source voltage, specified drain-source voltage, and specified frequency                                                                                          |  |  |  |
| Reverse transfer capacitance             | C <sub>rss</sub>      | Reverse transfer capacitance capacity for specified gate to source voltage, specified drain to source voltage, and specified frequency                                                              |  |  |  |
| Total gate charge                        | Qg                    | Electric charge required to apply specified voltage between gate and source                                                                                                                         |  |  |  |
| Gate to source charge                    | Q <sub>gs</sub>       | Electric charge required to increase gate-source voltage to threshold voltage                                                                                                                       |  |  |  |
| Gate to drain charge                     | Q <sub>gd</sub>       | Increased electric charge due to mirror effect between voltage and gate and drain                                                                                                                   |  |  |  |
| Turn-on delay time                       | t <sub>d(on)</sub>    | The time it takes for the drain to source voltage to fall to a given voltage the moment the gate to source voltage rises to a given voltage (refer to Section 3.5. Switching Characteristics)       |  |  |  |
| Rise time                                | tr                    | The time it takes for the drain to source voltage to fall from a given voltage to another (refer to Section 3.5. Switching Characteristics)                                                         |  |  |  |
| Turn-off delay time                      | t <sub>d(off)</sub>   | The time it takes for the drain to source voltage to rise to a given voltage<br>the moment the gate to source voltage falls to a given voltage (refer to<br>Section 3.5. Switching Characteristics) |  |  |  |
| Fall time                                | t <sub>f</sub>        | The time it takes for the drain to source voltage to rise from one specified voltage to another (refer to Section 3.5. Switching Characteristics)                                                   |  |  |  |
| Body-drain diode forward voltage         | V <sub>DF</sub>       | The source to drain voltage when a given current flows toward the parasitic diode                                                                                                                   |  |  |  |
| Body-drain diode reverse recovery time   | t <sub>rr</sub>       | The given amount of time during which the reverse recovery current is flowing in (through?) the parasitic diode (refer to Section 3.6 Body Diode Characteristics)                                   |  |  |  |
| Body-drain diode reverse recovery charge | Qrr                   | The amount of charge amount for a given time during which reverse<br>recovery current flows through the parasitic diode (refer to Section 3.6<br>Body Diode Characteristics)                        |  |  |  |

|  | able 2 | . Electrical | Characteristics |
|--|--------|--------------|-----------------|
|--|--------|--------------|-----------------|



# 3. Electrical Characteristics

### 3.1 Rated Current, Power Dissipation

Figure 3 shows the relationship between allowable channel dissipation and case temperature.

Generally, allowable channel dissipation is rated at case temperature Tc =  $25 \circ C$ ; allowable channel dissipation is limited as the case temperature increases. The allowable channel dissipation when TC =  $25 \circ C$  or higher can be obtained using the following equation:

| $Pch = \frac{(Tchmax - Tc)}{Tchmax - Tc}$      | Tch max : Absolute Maximum Ratings Tch            |
|------------------------------------------------|---------------------------------------------------|
| $PC/l = \frac{\theta c h - c}{\theta c h - c}$ | <i>Tc : Case Temperature</i>                      |
|                                                | <i>Och-c : Channel to Case Thermal Resistance</i> |

Note that when Tc is less than 25°C, channel dissipation remains at the specified by the absolute maximum rating



# **3.2** Safe Operating Area

Always confirm individual data sheets for the safe operating area of the MOSFET you are using in your design. Note that the safe operation area is a design value included in the conditions specified by Renesas Electronics. Figure 4 shows the safe operating area (SOA) for Renesas MOSFETs. The SOA is divided into five limited areas, as follows.

- ① : Area 1: Current Rating Limit Line Area is limited by maximum rated drain peak current ID(pulse).
- ② : Area 2: On state resistance RDS(on) Limit Line Area is limited by on state resistance.
- ③ : Area 3: Channel Dissipation Limit line Area limited by channel dissipation Pch; calculated by the channel dissipation calculation equation described in Section 3.1
- ④ : Area 4: Secondary Breakdown Line
   Not all MOSFET products have secondary breakdown lines.

   Note that products that do have a secondary breakdown line
   are limited to a smaller safe operation area.
   Also be aware that the channel dissipation calculation equation
   described in section 3.1 does not apply to the secondary breakdown line.
- ⑤ : Area 5: Voltage Rating Limit Line Area is limited by maximum rated drain to source voltage. VDSS.





# **3.3** Electrostatic Characteristics

Figure 5 shows an example of output characteristics for MOSFET semiconductors.

The output characteristics show the drain to source voltage when drain current is flowing under any gate voltage conditions. This drain to source voltage is affects on state dissipation.

Also note that this drain to source voltage varies due to gate voltage and case temperature. Make sure to take this into consideration when designing a product.

Figure 6 shows an example of drain to source saturation voltage vs. gate to source voltage characteristics. Drain to source saturation voltage VDS(on) decreases as gate to source voltage VGS increases and the change in VDS(on) decreases. Therefore, MOSFET devices must be used at a VGS in an area where VDS(on) saturation is low. On the other hand, MOSFETs are not recommended for use in low VGS areas because VDS(on) dissipation is high in such areas, leading to an increase in dissipation.





# MOSFET

Figure 7 and 8 show temperature dependency examples of drain to source resistance and gate to source cutoff voltage. Since drain to source on-resistance has a positive temperature dependency, it becomes difficult to flow current when heat is generated by MOSFET operations, and current concentration is less likely to occur during parallel operations. On the other hand, the gate to source cutoff voltage has a negative temperature dependency, so the cutoff voltage may drop at high temperatures, which may cause malfunctions due to noise, and the cutoff voltage may increase at low temperatures. This may prevent the MOSFET from turning on sufficiently. For this reason, it is necessary to verify these characteristics when designing.



Figure 9 shows an example of drain current vs. gate voltage characteristics.

Drain current vs. gate voltage characteristics depend on temperature. Drain current centers on the cross point, with a positive temperature coefficient in the area where gate voltage is low, and a negative temperature coefficient in the area where gate voltage is high. Because power devices generate heat when operating, if using a few devices in parallel, use them in the negative temperature coefficient area to maintain a balanced drain current.





## 3.4 Capacitance Characteristics

#### 3.4.1 Ciss, Coss, Crss

Figure 10 shows an example of capacitance between terminals as well as capacitance vs. drain to source voltage characteristics.

Input capacitance Ciss, output capacitance Coss, and reverse transfer capacitance have the following relationships.

Ciss = Cgs + CgdCoss = Cds + CgdCrss = Cgd

provided that, Cgs: Gate to source capacitance Cds: Drain to source capacitance Cgd: Gate to drain capacitance

Measurement conditions for the following specify drain to source voltage VDS, gate-source voltage VGS, and frequency f.



#### **3.4.2** Gate Charge Characteristics

Figure 11 shows an example of gate charge characteristics.

MOSFET gate charge characteristics are the parameters that determine drive current and drive loss. The characteristics curve in Figure 11 is divided into three sections. The following describes operations for each sectional period.

#### <Period 1>

Gate voltage is raised to the cutoff voltage at which drain current starts to flow. The section rising from VGS=0V charges the gate to source capacitance Cgs.

#### <Period 2>

During the transition from period 1 to saturated region, drain to source voltage changes and gate to drain capacitance Cgd is charged. During this period, because the apparent capacitance increases due to the mirror effect, VGS is constant. However, the MOSFET goes to a fully ON state, eliminating the VDS change and the mirror effect.

#### <Period 3>

On state resistance of MOSFET goes to a saturated state and VDS no longer changes. VGS voltage increases over time.





#### 3.4.3 How to Determine Gate Drive Current

Gate drive current is determined by gate series resistance Rg, signal source resistance Rs of the drive circuit, element internal resistance rg, and drive voltage VGS(ON), and is as expressed in the following equation.

$$I_{G(\text{peak})} = \frac{V_{GS(on)}}{Rg + Rs + rg}$$

Accordingly, the output stage of the drive circuit must be designed with current drive capability equal to or larger than IG(peak). The actual peak current tends to be smaller than the calculated value due to the drive circuit delay and the delay in the dIG/dt rise of the gate current due to factors such as the wiring inductance from the drive circuit to the gate pad of the MOSFET chip.

Furthermore, switching loss and surge voltage during switching depend on Rg.

Surge voltage during switching operations can be suppressed by increasing the value of Rg, but increasing the value too much can result in extensive switching loss. In order to achieve the best balance of component performance and total loss, consider these factors when selecting the most appropriate Rg.



#### 3.4.4 Drive Loss Calculation

When all the generated loss of the drive circuit is consumed by these resistance components, the drive loss is expressed by the following equation. (f: switching frequency)

 $P_{(Drive Loss)} = V_{GS(on)} \times Qg \times f$ 



# **3.5** Switching Characteristics

As MOSFETs are switching elements, switching speed (turn-on time, turn-off time) is an important parameter that affects efficiency (loss). Figure 14 shows the resistance load of the switching measurement circuit.



Switching time is measured by dividing it into the four periods shown in Figure 15. These times vary greatly depending on the conditions of Tch, ID, VDS, VGS, and Rg, and are therefore measured under the conditions specified in the data sheet.



t<sub>d(on)</sub> (turn-on delay time)

The time until gate to source voltage rises to 10% and drain to source voltage falls to 90%.

t<sub>r</sub> (rise time)

The time until drain to source voltage falls from 90% to 10%.

 $t_{d(off)}$  (turn-off delay time)

The time until gate to source voltage falls to 90% and drain to source voltage rises to 10%.

t<sub>f</sub> (fall time)

The time drain to source voltage rises from 10% to 90%



# **3.6** Body Diode Characteristics

Figure 16 shows the power MOSFET structure and equivalent circuit. As seen in the figure, the 3.6 body diode is formed between the source to drain due to its structure, and also referred to as a Body diode or parasitic diode.

The body diode may be used as a free wheel diode for regenerative current flow to the inverter circuit for motor control.

When utilizing it in this manner and reverse voltage is applied immediately after the regenerative current, the MOSFET may be damaged depending on the circuit and operating conditions.



#### 3.6.1 Characteristics of Body Diode between Source and Drain

Figure 17 shows an example of characteristics of reverse drain current vs. source to drain voltage. This diode boasts characteristics similar to those of ordinary diodes. When used in a bridge circuit of a motor drive application, an output stage of a PWM amplifier, etc., it may be possible to omit the external rectifier diode.

In addition, when a channel is formed by positively biasing VGS, the current flows in the same manner in the both direction. In the small current area, this becomes straight line IDR  $\times$  Ron, enabling a smaller VF than that of an ordinary diode. This can be extremely useful for certain applications.





#### **3.6.2** Body Diode Reverse Recovery Characteristics

The accumulated minority carriers are emitted when switching from the state of forward current to the state of backward current for Body Diode. The time until the minority carriers are completely discharged is called reverse recovery time trr. The current at that time is called reverse recovery current Irr, and those integral value is called reverse recovery charge Qrr.

$$Qrr = \frac{1}{2}Irr \times trr$$

For example, in a synchronous rectifier circuit, the high-side MOSFET turns off, and a dead time is set between the turn-off and turn-on of the low-side MOSFET, during which trr, Irr, and Qrr occur. (Figure 19)

The trr period is equivalently short-circuited, resulting in a large loss. In addition, in general, a fast trr and small Irr (small Qrr) are desirable as the operating frequency is restricted during switching operations. Note that these characteristics depend on forward current  $I_F$  and  $di_F/dt$ .





### **3.6.3** Body Diode Destruction Mechanism

Figure 20 shows the destruction mechanism of the body diode.

Body diode destruction resistance has improved considerably, and structural measures have been taken to inhibit parasitic bipolar transistor operations, so that the problem of destruction almost never occurs during normal use. However, if a reverse voltage is applied immediately after the forward current IF is applied to the body diode, such as when used as a freewheel diode, the MOSFET may be damaged depending on the circuit and operating conditions, so care must be taken.



Figure 21 shows examples (usage notes) of body diode destruction circuit countermeasures.





# 3.7 Avalanche Operation

Avalanche operation means that the flyback voltage that occurs when the switching operation is off with a inductive load or the spike voltage due to leakage inductance enters the breakdown region that exceeds the power MOS FET drain rated voltage, and it is the phenomenon that avalanche current flows from drain to source.

Some MOSFETs have a one-shot or repetitive avalanche operation standard, but the meaning of "repetitive" refers to, for example, a surge voltage that enters continuously (transiently continuous) when the power is turned on. Note that operation that constantly exceeds the rated voltage is not applicable.

There are following three modes of MOSFET destruction caused by avalanche operation.

- 1. Current destruction mode
- 2. Energy destruction mode
- 3. dV/dt destruction mode

Each destruction mode is described below.

#### **3.7.1** Avalanche destruction mode I (current destruction)

MOSFET is formed by a collection of many small FET cells (a large number of FET cells connected in parallel). Especially for low-voltage products of 250V or less, in order to reduce the on-resistance of the element, each FET cell is miniaturized, a trench is formed on the surface, and a gate is embedded therein (the FET cell area is reduced) to improve performance. Figure 22 shows the cross-sectional structure and equivalent circuit of the FET cell of the trench structure FET chip. In the cross-sectional structure, an NPN-type parasitic transistor is configured between the N+ layer connected to the source electrode, the P layer forming the channel, and the N- layer on the drain side.

The following describes how current destruction of FET occurs within this structure.

- (1) When voltage exceeding the rated value is applied between the drain and source, a breakdown current (avalanche current: IAV) flows.
- (2) This current (IAV(1)) flows from the drain to the source through the resistance component (RB) of the P layer via the parasitic capacitance (C) in a pulsed manner.
- (3) At this point, when IAV current increases and voltage across RB exceed the VBE on voltage value of the parasitic NPN transistor, the NPN transistor turns on.
- (4) As a result, the overcurrent (IAV2) amplified by the parasitic transistor flows to the collector side and the parasitic transistor (=FET) is destroyed by the heat generated from the large current. To avoid current destruction, it is necessary to minimize the parasitic capacitance (C) and resistance component (RB) as much as possible when designing the cell structure. Also be aware that destruction current affected by temperature. The higher the temperature, the smaller the current that leads to destruction. However, in general, the effect of temperature on current destruction is less than that the effect of the energy destruction area, as described later.





3.7.2 Avalanche Destruction Mode II (energy destruction)

Avalanche operational waveform (Figure 23) for the L load switching circuit , the FET channel temperature (Tch) rises during avalanche operations ( $t_{AV}$ ). This is because the energy of avalanche voltage ( $V_{(BR)DSS}$ ) and avalanche current ( $I_{AV}$ ) is consumed by the FET.

The energy destruction mode means that energy is applied to the FET and the PN junction exceeds the upper limit temperature and breaks. At this time, the destruction energy  $(E_{AV})$  is determined by the following requirements.

$$\mathsf{E}_{\mathsf{AV}} = \frac{1}{2} \mathsf{L} \cdot \mathsf{I}_{\mathsf{AV}}^2 \frac{\mathsf{V}_{(\mathsf{BR})\mathsf{DSS}}}{\mathsf{V}_{(\mathsf{BR})\mathsf{DSS}} - \mathsf{V}_{\mathsf{DD}}}$$

- L value (in proportion to tav)

- Peak current IAV flowing into the L load (in proportion to the ON time of the L load)

- Avalanche voltage  $V_{(BR)DSS}\, of$  the FET

In addition, energy destruction is caused by temperature rise, and is directly affected by the channel temperature (starting Tch) just before entering the avalanche operation.

Note: The avalanche energy withstand ( $E_{AS}$ ) guaranteed in Renesas product data sheets is generally a guaranteed value at starting Tch = 25 °C.





# 3.7.3 Avalanche Destruction Mode III (dV/dt destruction)

The following describes the third factor, the relationship between avalanche destruction withstand and dV/dt. Figure 23 shows the measured value of the avalanche breakdown current IAP dependency on dV/dt tolerance. In MOSFETs, as shown in Figure 16, a parasitic bipolar transistor is formed between the drain and source. When dV/dt is steep, a transient current flows through the capacitor Cds. Since this transistor is turned on, the destruction withstand is reduced. In the example of Figure 23,  $dV/dt \le 10V/ns$  is considered a safe area. This value depends on the individual element.





# 3.8 Non-Isolated Synchronous Rectification Converter Low-Side Self-Turn-On Phenomenon

Figure 25 illustrates the low-side self-turn-on phenomenon in a non-isolated synchronous rectification circuit. This phenomenon occurs at the switching timing at which high-side component Q1 is turned on while low-side component Q2 is off, and when the Q2 drain-source voltage changes abruptly from  $V_{DS} \approx 0$  to  $V_{DS} = V_{in}$ , Ciss is charged via Crss of Q2, and Q2, which should really be off, is turned on.

The gate-source voltage of the Low side element at this time is expressed by the following equation.

 $V_{GS}(Q2) = \{Cgd/(Cgs + Cgd)\} \times dV(t)$ 

That is to say, when VGS(Q2) exceeds VGS(off) of Q2, self-turn-on occurs.

As a result, Q1 and Q2 become on simultaneously, and excessive loss is generated, component heat radiation and a temperature rise are caused, leading to degradation of efficiency.

The following 2 points are generally given as self-turn-on circuit countermeasures.

1. Make only the high-side component turn-on time slower (suppress dV/dt).

2. Insert a capacitance C externally between the gate and source of the low-side component and (by making (KS = (Crss/Ciss + Crss) smaller) improve the self-turn-on margin.





# 4. MOSFET Loss

When determining whether the MOSFET is operating within the rating, the voltage and current can be confirmed by measuring, but it is difficult to confirm the channel temperature.

This section describes the procedure for calculating the channel temperature Tch from the operating waveform and the device case temperature Tc.

The channel temperature Tch calculated here is an estimated value.

(1) Channel temperature calculation procedure

The procedure for calculating the channel temperature when the same operating waveform is repeatedly input is shown below.

①Square wave approximation of operating waveform

Drain current ID and drain-source voltage VDS operating waveform is divided into MOSFET switching operating period and conduction period, and the loss in each period is calculated based on the ID and VDS waveform state and approximated to a square wave. (Figure 26)



(a)When the VDS and ID waveforms cross (rise x fall) (Figure 27), use the following formula.



 $P=1/6 \times \{(2 \times ID1 \times VDS1) + (2 \times ID2 \times VDS2) + (ID1 \times VDS2) + (ID2 \times VDS1)\}$ 

(b)When the VDS and ID waveforms rise or fall with each other (Figure 28), use the following formula.



 $P=[1/3 \times \{(VDS2-VDS1) \times (ID2-ID1)\} ]+[1/2 \times \{(ID1 \times VDS2) + (ID2 \times VDS1)\} ]$ 

(c)The loss during the conduction period is calculated from the drain current ID and the on-resistance RDS (on).  $P=(ID)^2 \cdot RDS(on)$  (2) The following operating waveform can be obtained by summarizing the power for each period calculated in the calculations (a) $\sim$ (c).



③ For power loss waveforms in which the same operating waveform is repeatedly input, it is easy and highly accurate to calculate by combining the waveforms for one or two cycles from the average value of the operating waveform over the entire period.

For that purpose, calculate the average loss Pav for the entire period and the average loss Pon for the operating period excluding the rest period in one cycle from the operating waveform obtained in No. 2, and create a square wave approximation waveform as shown in Figure 30.



The following is a concrete example.

Average loss during operation period Pon: The average loss for one cycle of the loss waveform (P1 to P3) is calculated as follows.

Pon =  $(P1 \cdot t1 + P2 \cdot t2 + P3 \cdot t3)/T4$  T4 = t1 + t2 + t3.

Average loss for all periods Pav: The average value of one cycle (P1 to P3) of the loss waveform and the rest period (Poff), which is calculated as follows.

Pav=(Pon  $\cdot$  T4)/T3 T3= toff+t1+t2+t3

Channel temperature rise  $\Delta$ Tch : Calculate using the following formula using the Average loss for all periods Pav, the Average loss during operation period Pon, the loss for one cycle of the operating period, and the thermal resistance.

$$\label{eq:dtch=Pav} \begin{split} \Delta Tch=&Pav\cdot Rth(T1) + (Pon-Pav)\cdot rth(T2) + (Poff-Pon)\cdot rth(T3) + (P1-Poff)\cdot rth(T4) \\ &+ (P2-P1)\cdot rth(T5) + (P3-P2)\cdot rth(T6) \dots formula \ -1 \end{split}$$

As shown in Figure 30, T1~T6 are as follows.

 $T1=T=\infty$  T2=ton+toff+t1+t2+t3 T3=toff+t1+t2+t3 T4=t1+t2+t3 T5=t2+t3T6=t3



(4) The channel case thermal resistance Rth (ch-C) required for the calculation of the channel temperature rise  $\Delta$ Tch is read from the curve of 1 shot in the thermal resistance graph.(Figure 31)



(5) The channel temperature Tch is calculated from the device case temperature Tc and the channel temperature rise  $\Delta$ Tch under the conditions of use.

 $Tch{=}Tc{+}\Delta Tch$ 

#### [Example of Calculation]

Calculate the channel temperature when the MOSFET case temperature  $Tc = 60 \circ C$ , square wave approximate waveform P1 = P3 = 25W, P2 = 10W, and pulse width is as follows. (Figure 32)



The above is a power loss waveform in which the same operation waveform is repeatedly input, so calculate by adding the waveform for one cycle to the average value for the entire period. (Figure 33)



Calculate the average loss Pon (P1~P3) during the operating period.

Pon =(P1 · t1+P2 · t2+P3 · t3)/T4 =(25W · 1ms+10W · 3ms+25W · 1ms)/5ms =16W

Calculate the average loss Pav (P1 ~ P3 and Poff) for the entire period. Pav=(Pon  $\cdot$  T4)/T3 =(16W  $\cdot$  5ms)/15ms =5.3W

The calculation of channel temperature rise  $\Delta$ Tch is as follows.

 $\Delta Tch=Pav \cdot Rth(T1)+(Pon-Pav) \cdot rth(T2)+(Poff-Pon) \cdot rth(T3)+(P1-Poff) \cdot rth(T4) +(P2-P1) \cdot rth(T5)+(P3-P2) \cdot rth(T6) \dots Fomula-1$ 



Here, the thermal resistance value required for the calculation is read from the curve of 1 shot in the thermal resistance graph. (Figure 34)



 $\angle$ Tch is calculated by the following formula from the loss and thermal resistance obtained above.

```
 \Delta Tch=Pav \cdot Rth(T1)+(Pon-Pav) \cdot rth(T2)+(Poff-Pon) \cdot rth(T3)+(P1-Poff) \cdot rth(T4) \\ +(P2-P1) \cdot rth(T5)+(P3-P2) \cdot rth(T6) \\ =5.3W \cdot 0.8^{\circ}C/W+(16W-5.3W) \cdot 0.70^{\circ}C/W+(0-16W) \cdot 0.62^{\circ}C/W+(25W-0) \cdot 0.42^{\circ}C/W \\ +(10W-25W) \cdot 0.38^{\circ}C/W+(25W-10W) \cdot 0.2^{\circ}C/W \\ =4.2^{\circ}C+7.5^{\circ}C-9.9^{\circ}C+10.5^{\circ}C-5.7^{\circ}C+3.0^{\circ}C \\ =9.6^{\circ}C \\ =0.6^{\circ}C \\ =0.6^{\circ
```

The channel temperature Tch is calculated by the case temperature  $Tc = 60^{\circ}C$  and the channel temperature rise  $\Delta Tch$ . Tch=Tc+ $\Delta Tch$ 

=60°C+9.6°C ≒70°C

In addition, the calculation formula (Equation-1) is a notation summarized by thermal resistance, but in other materials, it may be written by a notation (Equation-2) summarized by electric power as shown below.

Similar calculation results can be obtained by using either of these two formulas.

(The conversion result from Equation-1 to Equation-2 is described for reference.)







[Conversion result from Fomula-1 to Fomula-2]

- $\Delta Tch = Pav \cdot Rth(T1) + (Pon-Pav) \cdot rth(T2) + (Poff Pon) \cdot rth(T3) + (P1 Poff) \cdot rth(T4) + (P2 P1) \cdot rth(T5) + (P3 P2) \cdot rth(T6) \dots Fomula-1$ 
  - $= Pav \cdot Rth(T1) + Pon \cdot rth(T2) Pav \cdot rth(T2) + Poff \cdot rth(T3) Pon \cdot rth(T3) + P1 \cdot rth(T4) Poff \cdot rth(T4) + P2 \cdot rth(T5) P1 \cdot rth(T5) + P3 \cdot rth(T6) P2 \cdot rth(T6)$
  - $= Pav \cdot Rth(T1) Pav \cdot rth(T2) + Pon \cdot rth(T2) Pon \cdot rth(T3) + Poff \cdot rth(T3) Poff \cdot rth(T4) + P1 \cdot rth(T4) P1 \cdot rth(T5) + P2 \cdot rth(T5) P2 \cdot rth(T6) + P3 \cdot rth(T6)$
  - $= Pav \cdot {Rth(T1)-rth(T2)} + Pon \cdot {rth(T2)-rth(T3)} + Poff \cdot {rth(T3)-rth(T4)} + P1 \cdot {rth(T4)-rth(T5)} + P2 \cdot {rth(T5)-rth(T6)} + P3 \cdot rth(T6) \dots Fomula-2$

# Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

### www.renesas.com

# Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>.