# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# M16C/64 Group

## Power Control Example Using Wait Mode

### 1. Abstract

This example shows the procedure for entering wait mode after turning the main clock off. In the sample program, the device returns from wait mode every second and after incrementing the 1-second counter, goes to wait mode again. When an INTO interrupt is generated, the device returns from wait mode and then enters high-speed mode (main clock working).

### 2. Introduction

The application example described in this document applies to the following MCU:

#### • MCU: M16C/64 group

This application note can be used with other M16C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.



### 3. Specification

The peripheral functions used in the sample program are listed below. Also, a power control state transition diagram is shown in Figure 1.

- Timer B2 timer mode
- $\overline{\text{INT0}}$  interrupt

A flag named "F\_WIT" is used in the setup procedure. This flag is used to determine whether wait mode is to be exited.

If F\_WIT = 1 in the main program, wait mode is entered; if F\_WIT = 0, wait mode is not entered.

- (1) A 32.768 kHz resonator is connected to XCIN and it is used as the count source for timer B2. Every time the timer counts 1 second, a timer B2 interrupt is generated. The device returns from wait mode by this timer B2 interrupt and after counting clock pulses, goes to wait mode again. In the sample program, a RAM labeled "WATCH\_CNT" is used as memory to count clock pulses.
- (2) When an INT0 interrupt request is generated, wait mode is exited. In an INT0 interrupt handler, the F\_WIT flag is cleared by writing 0.



Figure 1. Power Control State Transition Diagram



Kenesas

### 4. Operation

- (1) The clock source for the CPU clock is switched from the main clock to a sub-clock, thereby entering low-speed mode.
- (2) The main clock is turned off to enter low power consumption mode. After that, wait mode is entered by a WAIT instruction. At this time, timer B2 and INTO interrupts are enabled.
- (3) When a timer B2 interrupt request (interrupt interval of 1 second) is generated, control returns from wait mode and the CPU clock is turned back on again. At the same time, clock pulses are counted in a timer B2 interrupt handler, and then wait mode is entered again. (F\_WIT flag = 1)
- (4) When an INTO interrupt request is generated, control returns from wait mode and the CPU clock is turned back on again. At the same time, the F\_WIT flag is cleared (wait mode exited) by writing 0 in an INTO interrupt handler.
- (5) The main clock is started oscillating to enter low-speed mode. After that, the clock source for the CPU clock is switched from a sub-clock to the main clock, thereby entering high-speed mode.

|                      |               | (         |                         |                 | le entered                | -:::       |                 |             | nting and to the |             |            |               |         |
|----------------------|---------------|-----------|-------------------------|-----------------|---------------------------|------------|-----------------|-------------|------------------|-------------|------------|---------------|---------|
|                      |               |           | : (                     | 2) XIN tu       |                           |            | •               |             | ption mode to    | wait moc    | ie         |               |         |
|                      |               |           |                         |                 | (3                        | B) Timer E | 32 interrupt re | quest ger   | nerated          | 4) INT0 in  | terrupt re | quest ger     | nerated |
|                      |               |           |                         |                 |                           |            |                 |             | (                |             | •          | llating. Tr   |         |
|                      |               |           |                         |                 |                           |            |                 |             |                  | (0)         |            | ow-speed      |         |
|                      |               |           | :                       | ÷               |                           |            |                 |             |                  |             |            | peed moo      |         |
| XIN Oscillating      |               |           | Turned off              |                 |                           |            |                 |             |                  | Oscillating |            |               |         |
| _                    |               |           |                         |                 |                           |            |                 |             |                  |             |            |               |         |
| PLL                  | Oscillating   |           |                         | -               |                           |            | Turned off      |             |                  |             |            |               |         |
| r                    | <b>T</b> 1    |           |                         |                 |                           |            |                 |             |                  |             |            | · - ·         | 1       |
|                      | Turned<br>off |           | :                       | :               |                           | Os         | scillating      |             |                  |             | :          | Turned<br>off |         |
| CPU clock            |               |           |                         | <u>:</u><br>CIN | T                         | XCIN       |                 | XCIN        | T                |             |            | VIN           | 1       |
| source               | PLL           | XIN       |                         | JIN<br>E        | Turned off                |            | Turned off      | XCIN        | Turned off       |             |            | XIN           | J       |
| Operation            | PLL           | High      | Low                     | Low             | Wait mode                 | Low        | Wait mode       | Low         | Wait mode        | Low         | Low        | High          | ]       |
| mode                 |               | speed     | speed                   | power<br>Note 2 | :                         | Note 2     |                 | Note 2      |                  | Note 2      | speed      | speed         | J       |
| Timer B2<br>overflow |               |           |                         |                 | İ                         | ٦          | ĺ               |             |                  |             |            |               |         |
| Timer B2             |               |           |                         |                 |                           |            |                 |             |                  |             |            |               | -       |
| interrupt            |               |           |                         |                 |                           |            |                 |             |                  |             |            |               |         |
| handling -           |               |           |                         |                 |                           |            |                 |             |                  |             |            |               | -       |
| —— "H" -             |               |           |                         |                 |                           |            |                 |             |                  |             |            |               |         |
| INTO "               |               |           |                         |                 |                           |            |                 |             |                  |             |            |               | _       |
| -                    |               |           |                         |                 |                           |            |                 |             |                  |             |            |               |         |
|                      |               |           | t clock in bit to 0 (cl |                 |                           | k source   | for the CPU cl  | lock, follo | w the steps be   | elow.       |            |               |         |
|                      |               |           |                         |                 | oscillation stal          | hilizes    |                 |             |                  |             |            |               |         |
|                      |               |           |                         |                 | selected for t            |            | m clock).       |             |                  |             |            |               |         |
| ,                    |               |           |                         |                 |                           |            | for the system  | n clock).   |                  |             |            |               |         |
|                      | Set the       | e CM07 I  | oit to 0 (m             | ain clock       | , PLL clock or            | 125 kHz    | on-chip oscill  | ator selec  | cted for the sys | stem cloc   | k).        |               |         |
|                      |               |           |                         |                 | ode (CM07 bit             | = 1 (sub-  | clock selected  | d) and CM   | /105 bit = 1 (ma | ain clock   | turned off | i)), registe  | r       |
|                      |               |           | as follows              |                 | <b>•</b> • • •            |            |                 |             |                  |             |            |               |         |
|                      |               |           | ain clock o             |                 | -8 mode)<br>ability HIGH) |            |                 |             |                  |             |            |               |         |
| •                    | CIVITS D      | m = 1 (X) |                         | unve cap        |                           |            |                 |             |                  |             |            |               |         |

Figure 2. Operation Timing Diagram of Wait Mode Based Power Control



#### 5. How to Set Up

The following shows how to set up the registers to accomplish the operation described in 4, "Operation." For details about each register, see the hardware manual of the M16C/64 group.



Figure 3. Procedure for Setting Up the Registers Associated with Wait Mode Based Power Control (1)





Figure 4. Procedure for Setting Up the Registers Associated with Wait Mode Based Power Control (2)



| ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | ansition to wait mode                                                                      | n mode)                                                                                 |                                                     |  |  |
|-----------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|
| (9) Let the main clock stop<br>b7 b0    | o oscillating (transition to low power consumption                                         | i mode).                                                                                |                                                     |  |  |
|                                         | System clock control register 0<br>(CM0)                                                   | (If the CM07 bit = 1 (su                                                                | b-clock selected) and                               |  |  |
| i                                       | CM05 Main clock stop bit<br>1: Turns off                                                   | CM05 bit = 1 (main clo<br>settings are fixed as fo                                      | ck turned off), register<br>llows:                  |  |  |
| b7 b0 0 0 0 0                           | Protect register<br>(PRCR)                                                                 | CM06 bit = 1 (main clock divide-by-8 mode) CM15 bit = 1 (XIN-XOUT drive capability HIGH |                                                     |  |  |
| ٤ ـ                                     | PRC0 CM0, CM1, CM2, PLC0, PCLKR registe<br>0: Disables write                               | er write enable                                                                         |                                                     |  |  |
| (10) Timer B2 starts count              | ing.                                                                                       |                                                                                         |                                                     |  |  |
| b7 b0<br>Count start flag<br>(TBSR)     |                                                                                            |                                                                                         |                                                     |  |  |
| <b>'</b>                                | TB2S Timer B2 count start flag<br>1: Count starts                                          |                                                                                         |                                                     |  |  |
| (11) Set the interrupt enab             | ble flag (I flag) to 1.                                                                    |                                                                                         |                                                     |  |  |
|                                         | (12) WAIT instruction                                                                      | - n                                                                                     |                                                     |  |  |
|                                         | (Insert at least 4 NOP instructions after                                                  |                                                                                         | INT0 interrupt reques                               |  |  |
| Processing after retu                   |                                                                                            |                                                                                         | TB2 interrupt reques                                |  |  |
| wait mode                               | <u>Return from wait r</u><br>(CPU clock turned back                                        |                                                                                         | generated                                           |  |  |
|                                         |                                                                                            |                                                                                         |                                                     |  |  |
| (13) Main clock starts osc              | illating (transition to low-speed mode).                                                   | ht ili a sama at same                                                                   | en fra er ovalt er ala ia a T                       |  |  |
| b7 b0                                   |                                                                                            |                                                                                         | rn from wait mode is a TE<br>WIT = 1), perform step |  |  |
|                                         | Protect register<br>(PRCR)<br>PRC0 CM0, CM1, CM2, PLC0, PCLKR register<br>1: Enables write | (12), "WAIT instructer write enable                                                     | ction," again.                                      |  |  |
| b7 b0                                   | System clock control register 0                                                            |                                                                                         |                                                     |  |  |
|                                         | (ĆM0)                                                                                      |                                                                                         |                                                     |  |  |
| ·                                       | CM05 Main clock stop bit<br>0: Oscillating                                                 |                                                                                         |                                                     |  |  |
|                                         |                                                                                            |                                                                                         |                                                     |  |  |
| (14) Wait until the main cl             | ock oscillation stabilizes.                                                                |                                                                                         |                                                     |  |  |
|                                         |                                                                                            |                                                                                         |                                                     |  |  |
| b7 b0                                   | urce for the CPU clock from a sub-clock to the ma                                          | ain clock (transition to high-s                                                         | peed mode).                                         |  |  |
| 0                                       | System clock control register 0<br>(CM0)                                                   |                                                                                         |                                                     |  |  |
| h7 40                                   | CM07 System clock select bit<br>0: Main clock                                              |                                                                                         |                                                     |  |  |
| ь7 ь0                                   | System clock control register 0                                                            |                                                                                         |                                                     |  |  |
|                                         | (CM0)<br>CM06 Main clock divide ratio select bit<br>0: Not divided                         |                                                                                         |                                                     |  |  |
| ь7 ь0                                   | System clock control register 0                                                            |                                                                                         |                                                     |  |  |
|                                         | (CM0)<br>•CM04 Port XC switch bit                                                          |                                                                                         | bit to 0 causes the sub-                            |  |  |
| b7 b0                                   | 0: Switches Xin-Xout oscillation off                                                       | clock (XCIN) stop                                                                       | oscillating.                                        |  |  |
|                                         | Protect register                                                                           |                                                                                         |                                                     |  |  |
|                                         | (PRCR)<br>PRC0 CM0, CM1, CM2, PLC0, PCLKR registe<br>0: Disables write                     | er write enable                                                                         |                                                     |  |  |
|                                         |                                                                                            | kt page                                                                                 |                                                     |  |  |

Figure 5. Procedure for Setting Up the Registers Associated with Wait Mode Based Power Control (3)





Figure 6. Procedure for Setting Up the Registers Associated with Wait Mode Based Power Control (4)



#### 6. Sample Programming Code

A sample program can be downloaded from the Renesas Technology website. To download, click "Application Notes" in the left-hand side menu of the M16C Family page.

#### 7. Reference Documents

#### Hardware manual

M16C/64 Group Hardware Manual (Get the latest version from the Renesas Technology website.)

#### Technical updates and technical news

(Get the latest information from the Renesas Technology website.)



## Website and Support

## Renesas Technology website

http://www.renesas.com/

#### Inquiries

http://www.renesas.com/inquiry mailto:csc@renesas.com

## **REVISION HISTORY**

| Rev. | Date        | Description |                      |  |  |
|------|-------------|-------------|----------------------|--|--|
|      |             | Page        | Summary              |  |  |
| 1.00 | Mar 23,2009 | -           | First Edition issued |  |  |
|      |             |             |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com )
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
    - (2) surgical implantations

KENESAS

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved.