# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7211 Group

Data Transfer between On-chip RAM Areas with DMAC (Burst Mode)

# Introduction

This application note describes the operation of the DMAC, and is intended for reference to help in the design of user software.

## Target Device

SH7211

#### Contents

| 1. | Introduction                      | 2  |
|----|-----------------------------------|----|
| 2. | Description of Sample Application | 3  |
| 3. | Documents for Reference           | 11 |



## 1. Introduction

## 1.1 Specification

- DMAC channel 0 is used.
- Auto-request mode is used as the interrupt source for activating DMA transfer.
- Cycle-stealing mode is used as the bus mode.

# 1.2 Used Module

Direct memory access controller (DMAC channel 0)

# **1.3** Applicable Conditions

| ٠ | Microcontroller:     | SH7211                              |                                                        |
|---|----------------------|-------------------------------------|--------------------------------------------------------|
| ٠ | Operating Frequency: | Internal clock                      | 160 MHz                                                |
|   |                      | Bus clock                           | 40 MHz                                                 |
|   |                      | Peripheral clock                    | 40 MHz                                                 |
| • | C Compiler:          | SuperH RISC eng<br>from Renesas Tec | ine family C/C++ compiler package Ver.9.01,<br>hnology |

### 2. Description of Sample Application

In this sample application, the direct memory access controller (DMAC) is set to auto request mode to transfer 512-Kbtyte data stored in the on-chip RAM to another address.

# 2.1 Operation of Modules Used

When a DMA transfer request is made, the DMAC starts to transfer data in accordance with the priority order of channels, and continues the transfer operation until the transfer end condition is met. Transfer requests for the DMAC are of three kinds: auto requests, external requests, and on-chip peripheral module requests. The bus mode is selectable as burst mode or cycle-stealing mode.

For details on the DMAC, refer to the section on the direct memory access controller in the SH7211 Group Hardware Manual.

An overview of the DMAC is given in table 1. Examples of DMA transfer in cycle-stealing mode and burst mode are shown in figures 1 and 2, respectively. In addition, a block diagram of the DMAC is shown in figure 3.

| Item                         | Description                                                                 |
|------------------------------|-----------------------------------------------------------------------------|
| Number of channels           | 8 (CH0 to CH7)                                                              |
|                              | Only 4 (CH0 to CH3) can receive external requests.                          |
| Address space                | 4 Gbytes                                                                    |
| Length of transfer data      | Byte, word (2 bytes), longword (4 bytes), and 16 bytes (longword $	imes$ 4) |
| Maximum transfer count       | 16,777,216 (24 bits) transfers                                              |
| Address mode                 | Single address mode and dual address mode                                   |
| Transfer request             | External request, on-chip peripheral module request, and auto request       |
|                              | (SCIF: 8 sources, IIC3: two sources, A/D converter: one source, MTU2:       |
|                              | five sources, CMT: two sources)                                             |
| Bus mode                     | Cycle-stealing mode (normal mode and intermittent mode) and burst           |
|                              | mode                                                                        |
| Priority level               | Channel priority fixed mode and round-robin mode                            |
| Interrupt request            | An interrupt request to the CPU is made when half or all of a transfer      |
|                              | process is completed.                                                       |
| External request detection   | DREQ input low/high level detection, rising/falling edge detection          |
| Transfer request acknowledge | Active levels for DACK and TEND can be set independently                    |
| signal/transfer end signal   |                                                                             |

#### Table 1 Overview of DMAC



In the normal mode of cycle stealing, bus mastership is given to another bus master after each DMA transfer of one transfer unit (byte, word, longword, or 16-byte unit). When a subsequent transfer request occurs, bus mastership is obtained from the other bus master and transfer proceeds for one transfer unit. When that transfer ends, the bus mastership is passed to another bus master. This is repeated until the transfer end condition is satisfied. The cycle-stealing normal mode can be used in transfer across any interval, regardless of the requesting source, source, and destination of the transfer. DREQ Bus mastership returned to CPU once CPU CPU CPU DMAC DMAC CPU DMAC DMAC CPU Bus cycle Read Write Read Write



| releasing th<br>signal is bei<br>been satisfie | de, once the DMAC has obtained bus mastership, it continues to perform transfer without<br>e bus until the transfer end condition is satisfied. In external mode, however, when the DREQ<br>ng level-detected and changes to the non-active level, even if the tranfer end condition has not<br>ed, bus mastership is passed to another bus master on completion of the DMA transfer request<br>e request has already been accepted. |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DREQ                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Bus cycle                                      | X CPU X CPU X DMAC X DMAC X DMAC X DMAC X CPU X CPU X       Read     Write       Read     Write                                                                                                                                                                                                                                                                                                                                      |

Figure 2 DMA Transfer Example in Burst Mode (Dual Address, DREQ Low Level Detection)





Figure 3 Block Diagram of DMAC

# 2.2 Operational Description of Sample Program

The settings of the DMAC for the sample program are listed in table 4. Also, the operation of the sample program is illustrated in figure 4.

#### Table 4Settings of DMAC

| DMA transfer condition  | Auto request mode                                                   |
|-------------------------|---------------------------------------------------------------------|
| Channel                 | CH0                                                                 |
| Length of transfer data | 4 bytes                                                             |
| Maximum transfer count  | 128 transfers (128 $\times$ data length of 4 bytes = 512-byte data) |
| Address mode            | Dual address mode                                                   |
| Bus mode                | Cycle-stealing mode                                                 |
| Priority level          | Channel priority level fixed mode                                   |
| Interrupt request       | Disable an interrupt request to the CPU at the end of a transfer    |



Figure 4 Operation of Sample Program

### 2.3 **Procedure for Setting Modules**

ENESAS

This section describes the procedure for making initial settings when the DMAC is to be used to transfer data between locations within the on-chip RAM. Auto request mode is used for the transfer requests.

By default, the on-chip peripheral modules of this MCU are in module standby mode. Whenever any of these modules is to be used, be sure to take it out of module standby mode before making the initial settings. In this sample application, processing to delete the end of DMA transfer is handled by interrupts.

Flowcharts of the sample program and DMAC initialization are shown in figure 5 and figure 6, respectively. In addition, a flowchart of DMA transfer end interrupt function is shown in figure 7.

For details on registers, refer to the SH7211 Group Hardware Manual.



Figure 5 Flowchart of Sample Program







- [2] Set the DMA transfer source address (SAR\_0) Specify the DMA transfer source address
- [3] Set the DMA transfer destination address (DAR\_0) Specify the DMA transfer destination address
- [4] Specify the DMA transfer count (DMATCR\_0) Set the DMA transfer count to 128
- [5] Set the channel control register (CHCR\_0) Set TC to B'1: transfer data for the count specified in DMATCR Set RLD to B'0: disable the reload function Set RS[3:0] (resource selector) to B'0100: auto request Set DM[1:0] to B'01: increment the destination address Set SM[1:0] to B'00: fix the source address Set TB to B'1: burst mode Set IE to B'1: enable interrupts
- [6] Set the DMA operation register (DMAOR) Read from the AE and MNIF bits and clear them to 0 Clear the address error flag Set the DME bit to 1 after clearing the flags Enable DMA transfer on all the channels

Figure 6 Flowchart of Initializing DMAC







#### 2.4 **Register Settings for Sample Program**

#### 2.4.1 **Clock Pulse Generator (CPG)**

The settings of the clock pulse generator for the sample program are described in table 5.

#### Table 5 Settings of Clock Pulse Generator

| Frequency control       H'FFFE0010       H'1303       CKOEN = "B'1": output clocks         register (FRQCR)       STC[1:0] = "B'00": frequency mult         ratio of PLL circuit × 1       IFC[2:0] = "B'000": internal clock >         PFC[2:0] = "B'011": peripheral clo | < 1 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|

#### 2.4.2 **Standby Control Register**

The settings of the standby control register for the sample program are described in table 6.

#### Table 6 Settings of Standby Control Register

| Register Name                       | Address    | Setting Value | Description                      |
|-------------------------------------|------------|---------------|----------------------------------|
| Standby control register 2 (STBCR2) | H'FFFE0018 | H'00          | MSTP8 = "B'0": the DMAC operates |

#### 2.4.3 Interrupt Controller (INTC)

The settings of the INTC for this sample program are described in table 7

#### Table 7 Settings of Interrupt Controller

| Register Name                             | Address    | Setting Value | Description                          |
|-------------------------------------------|------------|---------------|--------------------------------------|
| Interrupt priority<br>register 06 (IPR06) | H'FFFE0C00 | H'F000        | Sets the DMAC0 interrupt level to 15 |

#### 2.4.4 Direct Memory Access Controller (DMAC)

The settings of DMAC registers for the sample program are described in table 8.

## Table 8 Settings of DMAC Registers

| Register Name                            | Address    | Setting Value | Description                                              |
|------------------------------------------|------------|---------------|----------------------------------------------------------|
| DMA source address<br>register 0 (SAR)   | H'FFFE1000 | H'FFF81000    | Transfer source start address                            |
| DMA destination address register 0 (DAR) | H'FFFE1004 | H'FFF82000    | Transfer destination start address                       |
| DMA transfer count                       | H'FFFE1008 | D'128         | DMA transfer count:                                      |
| register 0 (DMATCR)                      |            |               | 128 transfers                                            |
| DMA channel control                      | H'FFFE100C | H'0000 0000   | Before DMA initialization                                |
| register 0 (CHCR)                        |            |               | DE = "B'0": disables DMA transfer                        |
|                                          |            | H'8000 4434   | DMA initialization                                       |
|                                          |            |               | TC = "B'1": transfers data for the count                 |
|                                          |            |               | specified in DMATCR for each                             |
|                                          |            |               | transfer request                                         |
|                                          |            |               | DM[1:0] = "B'01": increments the destination<br>address  |
|                                          |            |               | SM[1:0] = "B'00": fixes the source address               |
|                                          |            |               | RS[3:0] = "B'0100": auto request                         |
|                                          |            |               | TB = "B'1": burst mode                                   |
|                                          |            |               | TS[1:0] = "B'10": longword (4 bytes) unit                |
|                                          |            |               | IE = "B'1": enables interrupt requests                   |
|                                          |            |               | DE = "B'0": disables DMA transfer                        |
|                                          |            | H'8000 4431   | When enabling DMA transfer                               |
|                                          |            |               | DE = "B'1": enables DMA transfer                         |
|                                          |            | H'8000 4430   | When disabling DMA transfer                              |
|                                          |            |               | DE = "B'0": disables DMA transfer                        |
| DMA operation register<br>(DMAOR)        | H'FFFE1200 | H'0000 0001   | DME = "B'1": enables DMA transfer on all the<br>channels |



#### 3. Documents for Reference

- Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.
- Hardware Manual SH7211 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.21.08 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**CENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.