

# **SH7262/SH7264 Group**

# Connecting the NOR Flash Memory

REJ06B0864-0200 Rev. 2.00 Jul. 23, 2010

# **Summary**

This application note introduces the normal space interface of the SH7262/SH7264 Bus State Controller (BSC), and describes how to connect an NOR flash memory.

### **Target Device**

SH7262/7264 MCU (In this document, SH7262/SH7264 are described as SH7264.)

#### **Contents**

| 1. | Introduction           | 2  |
|----|------------------------|----|
| 2. | Applications           | 3  |
| 3. | Sample Program Listing | 22 |
| 4. | References             | 26 |

#### Introduction 1.

#### 1.1 **Specifications**

- Uses an NOR flash memory of 4 MB (2 Mwords × 16 bits) to connect with the SH7264 MCU in 16-bit bus wide
- Uses the SH7264 Bus State Controller to read and write the data from/to external NOR flash memory

#### 1.2 **Modules Used**

• Bus State Controller

#### 1.3 **Applicable Conditions**

MCU SH7262/SH7264

Internal clock: 144 MHz

**Operating Frequencies** Bus clock: 72 MHz

Peripheral clock: 36 MHz

Integrated Development

Renesas Electronics Corp.

**Environment** High-performance Embedded Workshop Ver.4.07.00 Renesas Electronics SuperH RISC engine Family C Compiler

C/C++ Compiler Package Ver.9.03 Release 00

Default setting in the High-performance Embedded Workshop

(-cpu=sh2afpu -fpu=single -object="\$(CONFIGDIR)\\$(FILELEAF).obj" **Compiler Options** 

-debug-gbr=auto -chgincpath -errorpath -global\_volatile=0 -opt\_range=all

-infinite loop=0 -del vacant loop=0 -struct alloc=1 -nologo)

#### 1.4 **Related Application Notes**

• SH7262/SH7264 Group Example of Initialization

#### 1.5 **About Active-low Pins (Signals)**

The symbol "#" suffixed to the pin (or signal) names indicates that the pins (or signals) are active-low.



# 2. Applications

This application uses the SH7264 MCU Bus State Controller (BSC) to control the externally-connected NOR flash memory.

#### 2.1 Overview

The SH7264 BSC outputs control signals to memory devices and other external devices connected to external address space, which allow the MCU to connect external memory devices such as SRAM, SDRAM and other external devices directly.

Table 1 lists the features of the Bus State Controller. Table 2 lists the features of the normal space interface and burst ROM interface (clock asynchronous).

**Table 1 Bus State Controller Features** 

| Item           | Description                                                                      |  |  |  |  |
|----------------|----------------------------------------------------------------------------------|--|--|--|--|
| Target space   | Supports seven spaces from CS0 to CS6, up to 64 MB per space                     |  |  |  |  |
|                | Following memory spaces can be specified:                                        |  |  |  |  |
|                | Normal space interface                                                           |  |  |  |  |
|                | SRAM interface with byte selection                                               |  |  |  |  |
| Memory options | <ul> <li>Burst ROM (clock synchronous or asynchronous)</li> </ul>                |  |  |  |  |
|                | MPX-I/O                                                                          |  |  |  |  |
|                | SDRAM interface                                                                  |  |  |  |  |
|                | PCMCIA interface                                                                 |  |  |  |  |
| Data bus width | CS0 space: 16-bit, CS1 to CS6 spaces: 8-bit or 16-bit can be specified per space |  |  |  |  |
| Wait control   | Controls to insert wait state cycles per space                                   |  |  |  |  |
|                | Specifies idle cycles independently during the sequential access:                |  |  |  |  |
|                | In read-write in the same space                                                  |  |  |  |  |
| Idle control   | In read-write in different spaces                                                |  |  |  |  |
| idle control   | <ul> <li>In read-read in the same space</li> </ul>                               |  |  |  |  |
|                | <ul> <li>In read-read in different spaces, or</li> </ul>                         |  |  |  |  |
|                | When the first cycle is the write cycle                                          |  |  |  |  |

#### **Table 2 Features of Interfaces**

| Item                                     | Description                                                            |
|------------------------------------------|------------------------------------------------------------------------|
| Normal space interface                   | Supports the interface which can be connected to SRAM directly         |
| Burst ROM (clock asynchronous) interface | Supports the high-speed access to ROM which has the page mode function |

Figure 1 shows the block diagram of the Bus State Controller.



Figure 1 Bus State Controller Block Diagram

### 2.2 Interfacing Example

Table 3 lists the specifications of the NOR flash memory used in this application. Figure 2 shows the connection between the NOR flash memory and the SH7264. Figure 3 shows memory map related to the NOR flash memory.

**Table 3 NOR Flash Memory Specifications** 

| Item                                          | Description                                                          |
|-----------------------------------------------|----------------------------------------------------------------------|
| Part number                                   | S29GL032N90                                                          |
| Density, organization                         | 32 Mbits (2 Mwords × 16 bits): 1                                     |
| Access time Random access: 90 ns (at maximum) |                                                                      |
|                                               | Page read: 25 ns (at maximum)                                        |
| Boot block                                    | Top boot or bottom boot can be identified by the model number of the |
|                                               | memory                                                               |



**Figure 2 NOR Connection Circuit** 



Figure 3 Memory Map associated with the NOR

Notes: 1 Data Bus Width and Boot Mode

On the SH7264 device, CS0 space (area 0) is fixed to 16-bit bus width. The NOR flash memory on CS0 must be connected to operate as 16-bit memory. The NOR flash memory is fixed to 16 bit operation by setting the BYTE# pin to high level.

To boot the SH7264 from NOR flash memory, fix the SH7264 MD\_BOOT0 and MD\_BOOT1 pins to low level (boot mode 0).

In boot mode 0, pins A20 to A1 are all set as address bus, however note that pins A21 to A25 are set as general-purpose I/O ports.

2. Pull up or pull down the control signal pins using the external resistors

Pins A21 to A25 and WE0# are configured as I/O port as default, and will be input by default on power up until the BSC is programmed, so a pull-up or pull-down is recommended to avoid improper operation of the NOR flash memory.

Pull down A21 to A25 to access address 0 in the NOR flash memory at power-on reset. Pins A22 to A25 are not used in this application.

In general, control signals will be undefined during the RESET period before the BSC is initialized, so to get more stable memory operation, pull up pins CS0#, RD#, and WE0# to high level using external resistors. Pull-ups are also recommended on any other CS# and WE# signals used in your design.

### 2.3 Setting Procedure

Figure 4 shows an example to configure the BSC when using CS0 space. For details on registers, refer to Chapter 9 Bus State Controller (BSC) in the SH7262 Group, SH7264 Group Hardware Manual.



Figure 4 Bus State Controller and General-purpose I/O Port Setting Procedure (CS0 Space)

#### 2.3.1 Setting Example When Using Random Access

Random access can be used in CS0 to CS6 spaces. Set bits TYPE [2:0] in the CSn space bus control register (CSnBCR), (n = 0 to 6) to "normal space (B'000)", according to the space to use.

Table 4 and Table 5 list examples to set the BSC when using CS0 space. For details on registers, refer to Chapter 9 Bus State Controller (BSC) and Chapter 32 General-purpose I/O ports in the SH7262 Group, SH7264 Group Hardware Manual.

**Table 4 BSC Setting** 

| Register Name                                 | Address     | Setting     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------|-------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS0 space bus<br>control register<br>(CS0BCR) | H'FFFC 0004 | H'1240 0400 | <ul> <li>IWW [2:0] = "B'001": Idle cycles between Write-Read and Write-Write: 1 idle cycle inserted</li> <li>IWRWD [2:0], IWRWS [2:0] = "B'001": Idle cycles between Read-Write: 1 idle cycle inserted</li> <li>IWRRD [2:0], IWRRS [2:0] = "B'000": Idle cycles between Read-Read: No idle cycles inserted</li> <li>TYPE [2:0] = "B'000": Normal space</li> <li>ENDIAN = "0": Big endian (note)</li> <li>BSZ [1:0] = "B'10": 16-bit wide (note)</li> </ul> |
| CS0 space wait control register (CS0WCR)      | H'FFFC 0028 | H'0000 0B41 | <ul> <li>SW [1:0] = "B'01": Number of delay cycles from address, CS0# assertion to RD#, WE# Assertion: 1.5 cycles</li> <li>WR [3:0] = "B'0110": Number of access wait cycles: 6 cycles</li> <li>WM = "B'1": External wait input is ignored</li> <li>HW [1:0] = "B'01": Number of delay cycles from RD#, WE# negation to address, CS# negation: 1.5 cycles</li> </ul>                                                                                       |

Note: In boot mode 0, data bus is fixed to 16-bit wide, and little endian cannot be set in area 0.

Table 5 General-purpose I/O Ports Setting

| Register Name                     | Address     | Setting | Description                                      |
|-----------------------------------|-------------|---------|--------------------------------------------------|
| Port B control register 5 (PBCR5) | H'FFFE 3824 | H'0011  | • PB21MD [1:0] = "B'01": Specify PB21 pin as A21 |
| Port C control register 0 (PCCR0) | H'FFFE 384E | H'1011  | • PC3MD [1:0] = "B'01": Specify PC3 pin as WE0#  |

#### 2.3.2 Setting Example When Using Page Read

Page read can be used in CS0 and CS4 spaces. Set bits TYPE [2:0] in the CSn space bus control register (CSnBCR), (n = 0, 4) to "burst ROM, clock asynchronous (B'001)", according to the space to use.

Table 6 and Table 7 list examples to set the BSC when using CS0 space. For details on registers, refer to Chapter 9 Bus State Controller (BSC) and Chapter 32 General-purpose I/O ports in the SH7262 Group, SH7264 Group Hardware Manual.

**Table 6 BSC Setting** 

| Register Name                                  | Address     | Setting     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS0 space bus<br>control register<br>(CS0BCR)  | H'FFFC 0004 | H'2480 1400 | <ul> <li>IWW [2:0] = "B'010": Idle cycles between Write-Read/Write-Write: 2 idle cycles inserted</li> <li>IWRWD [2:0], IWRWS [2:0] = "B'010": Idle cycles between Read-Write: 2 idle cycles inserted</li> <li>IWRRD [2:0], IWRRS [2:0] = "B'000": Idle cycles between Read-Read: No idle cycles inserted</li> <li>TYPE [2:0] = "B'001": Burst ROM (clock asynchronous) (1)</li> <li>ENDIAN = "0" Big endian (2)</li> <li>BSZ [1:0] = "B'10": 16-bit wide (2)</li> </ul> |
| CS0 space wait<br>control register<br>(CS0WCR) | H'FFFC 0028 | H'0022 03C0 | <ul> <li>BST [1:0] = "B'10": 4-4 or 2-4-2 burst</li> <li>BW [1:0] = "B'10": Number of burst wait cycles: 2 cycles</li> <li>W [3:0] = "B'0111": Number of access wait cycles: 8 cycles</li> <li>WM = "B'1": External wait input is ignored</li> </ul>                                                                                                                                                                                                                    |

Notes 1. Set bits TYPE [2:0] to burst ROM after setting the CS0WCR.

#### Table 7 General-purpose I/O Ports Setting

| Register Name                     | Address     | Setting | Description                                      |
|-----------------------------------|-------------|---------|--------------------------------------------------|
| Port B control register 5 (PBCR5) | H'FFFE 3824 | H'0011  | • PB21MD [1:0] = "B'01": Specify PB21 pin as A21 |
| Port C control register 0 (PCCR0) | H'FFFE 384E | H'1011  | • PC3MD [1:0] = "B'01": Specify PC3 pin as WE0#  |

<sup>2.</sup> In boot mode 0, the data bus is fixed to 16-bit wide, and little endian cannot be set in area 0.

### 2.4 NOR Flash Memory Timing Setting Example

When connecting a NOR flash memory, set the access speed of NOR flash memory, and wait cycles depending on the AC characteristics to the SH7264. This section describes setting examples when using random access, and page read.

For AC characteristics of the SH7264 and NOR flash memory, refer to the datasheet. In this example, the SH7264 operates at bus clock 72 MHz (tcyc = 13.9 ns).

Th and Tf values in the formulae in the following page use the number of delay cycles which is set either in bits SW [1:0] or HW [1:0] in the CSO space wait control register (CSOWCR) -0.5. Assume that T1 = T2 = tcyc.

#### 2.4.1 Timing Example When Using Random Access

This section describes an example to set the timing when using random access. Set registers to satisfy the following timing. Table 8 lists the setting example.

**Table 8 Wait Setting Example** 

| Item                                                                           | Symbol  | Number of cycles | Related register                        |
|--------------------------------------------------------------------------------|---------|------------------|-----------------------------------------|
| Number of delay cycles from address, CS0# assertion to RD# and WEn# assertion  | Th      | 1                | Bits SW [1:0] in the CS0WCR register    |
| Number of access wait cycles                                                   | Tw      | 6                | Bits WR [3:0] in the CS0WCR register    |
| Number of delay cycles from RD#,<br>WEn# negation to address, CS0#<br>negation | Tf      | 1                | Bits HW [1:0] in the CS0WCR register    |
| Idle cycles between Write-Read and Write-Write                                 | Taw (w) | 1                | Bits IWW [2:0] in the CS0BCR register   |
| Idle cycles for Read-Write in the same space                                   | Taw (r) | 1                | Bits IWRWS [2:0] in the CS0BCR register |

#### Read Timing:

- NOR flash memory tRC (Read cycle time)
   tRC (min.) ≤ (tcyc x Th tAD1\_max) + (T1) + (tcyc x Tw) + (T2) + (tcyc x Tf) + (tAD1\_min): Figure 5
- NOR flash memory tACC (Address to output delay)
   tACC (max.) ≤ (tcyc x Th tAD1 max) + (T1) + (tcyc x Tw) + (T2 tRDS1 min): Figure 5
- NOR flash memory tCE (CE# access time)
   tCE (max.) ≤ (tcyc x Th tCSD1\_max) + (T1) + (tcyc x Tw) + (T2 tRDS1\_min): Figure 5
- NOR flash memory tOE (OE# access time)
   tOE (max.) ≤ (T1 tRSD\_max) + (tcyc x Tw) + (T2 tRDS1\_min): Figure 5
- NOR flash memory tOH (Output hold time from addresses CE# or OE#, whichever occurs first) tOH (min.) ≤ tRDH1 (min.): Figure 5
- NOR flash memory tDF (Output enable to output High Z)
   tDF (max.) ≤ T2 + (tcyc x Tf) + (tcyc x Taw (r)) tRSD\_max: Figure 6

#### Write Timing:

- NOR flash memory tCS (CE# setup time) tCS (min.) ≤ tCS\_min: Figure 7
- NOR flash memory tAH (Address hold time)
   tAH(min) ≤ (T1 tWED1\_max) + (tcyc × Tw) + (T2) + (tcyc × Tf) + (tAD1\_min): Figure 7
- NOR flash memory tWC (Write cycle time)
   tWC (min.) ≤ (tcyc x Th tAD1\_max) + (T1) + (tcyc x Tw) + (T2) + (tcyc x Tf) + (tAD1\_min): Figure 7
- NOR flash memory tAS (Address setup time) tAS (min.) ≤ tAS\_min: Figure 7
- NOR flash memory tWP (Write pulse width)
   tWP (min.) ≤ (T1 tWED1\_max) + (tcyc x Tw) + (tWED1\_min): Figure 7
- NOR flash memory tDS (Data setup time)
   tDS (min.) ≤ (tcyc x Th tWDD1\_max) + (T1) + (tcyc x Tw) + (tWED1\_min): Figure 7
- NOR flash memory tDH (Data hold time)
   tDH (min.) ≤ tWDH4\_min: Figure 7
- NOR flash memory tWPH (Write pulse width high)
   tWPH (min.) ≤ (T2 tWED1\_max) + (tcyc x Tf) + [tcyc x Taw(w)] + (tcyc x Th) + (tWED1\_min):
   Figure 8



Figure 5 Read Timing Example When Using Random Access Read (1)



Figure 6 Read Timing Example When Using Random Access Read (2)



Figure 7 Write Timing Example When Using Random Access Read (1)



Figure 8 Write Timing Example When Using Random Access Read (2)

#### 2.4.2 Timing Example When Using Page Read

This section describes an example to set the timing when using page read. Set registers to satisfy the following timing. Table 9 lists the setting example.

#### **Table 9 Wait Setting Example**

| Item                                             | Symbol | Number of cycles | Related register               |
|--------------------------------------------------|--------|------------------|--------------------------------|
| Number of burst wait cycles                      | Twb    | 2                | Bits BW [1:0] in the CS0WCR    |
| Number of access wait cycles                     | Tw     | 8                | Bits W [3:0] in the CS0WCR     |
| Idle cycles between Write-Read and Write-Write   | Taw(w) | 2                | Bits IWW [2:0] in the CS0BCR   |
| Idle cycles between Read-Write in the same space | Taw(r) | 2                | Bits IWRWS [2:0] in the CS0BCR |

Note: When using page read in CS0 space, CS assertion period cannot be extended. Therefore, Th and Tf values are 0 cycles.

#### **Read Timing:**

- NOR flash memory tRC (Read cycle time)
   tRC (min.) ≤ (T1 tAD1\_max) + (tcyc x Tw) + (tAD2\_min): Figure 9
- NOR flash memory tACC (Address to output delay)
   tACC (max.) ≤ (T1 tAD1\_max) + (tcyc x Tw) + (T2B tRDS3\_min): Figure 9
- NOR flash memory tCE (Chip enable to output delay)
   tCE (max.) ≤ (T1 tCSD1\_max) + (tcyc x Tw) + (T2B tRDS3\_min): Figure 9
- NOR flash memory tOE (Output enable to output delay)
   tOE (max.) ≤ (T1 tRSD\_max) + (tcyc x Tw) + (T2B tRDS3\_min): Figure 9
- NOR flash memory tPACC (Page access time)
   tPACC (max.) ≤ (T2B tAD2\_max) + (tcyc x Twb) + (T2B tRDS3\_min): Figure 9
- NOR flash memory tOH (Output hold time from addresses, CE# or OE#, whichever occurs first) tOH (min.) ≤ tRDH3 (min.): Figure 9
- NOR flash memory tDF (Output enable to output High Z)
   tDF (max.) ≤ T2 + [tcyc x Taw (r)] tRSD max: Figure 10

#### Write Timing:

- NOR flash memory tCS (CE# setup time) tCS (min) ≤ tCS\_min: Figure 11
- NOR flash memory tAH (Address hold time)
   tAH (min.) ≤ (T1 tWED1\_max) + (tcyc x Tw) + (T2) + (tAD1\_min): Figure 11
- NOR flash memory tWC (Write cycle time)
   tWC (min.) ≤ (T1 tAD1\_max) + (tcyc x Tw) + (T2) + (tAD1\_min): Figure 11
- NOR flash memory tAS (Address setup time) tAS (min.) ≤ tAS\_min: Figure 11
- NOR flash memory tWP (Write pulse width)
   tWP (min.) ≤ (T1 tWED1\_max) + (tcyc x Tw) + (tWED1\_min): Figure 11
- NOR flash memory tDS (Data setup time)
   tDS (min.) ≤ (T1 tEDD1\_max) + (tcyc x Tw) + (tWED1\_min): Figure 11
- NOR flash memory tDH (Data hold time)
   tDH (min.) ≤ tWDH4\_min: Figure 11
- NOR flash memory tWPH (Write pulse width high)
   tWPH (min.) ≤ (T2 tWED1\_max) + [tcyc x Taw (w)] + (tWED1\_min): Figure 12



Figure 9 Read Timing Example When Using Page Read (1)



Figure 10 Read Timing Example When Using Page Read (2)



Figure 11 Write Timing Example When Using Page Read (1)



Figure 12 Write Timing Example When Using Page Read (2)

# 3. Sample Program Listing

# 3.1 Supplement to the Sample Program

As the capacity of the SH7264 large-capacity internal RAM varies as 1 MB or 640 KB, depending on the MCU type, the section alignment and register setting must be partly altered. To support both MCU types, this application note provides two types of sample programs (workspaces) for 1-MB RAM and 640-KB RAM.

As the MCU with 640-KB RAM must be write-enabled before writing data in the data-retention RAM, the System control register 5 (SYSCR5) is set to write-enable the RAM in the sample program for 640-KB RAM.

Review your product and use the appropriate workspace.

### 3.2 Sample Program Listing "bsc\_cs0.c" (1/3)

```
1
2
           DISCLAIMER
3
          This software is supplied by Renesas Electronics Corp. and is only
4
5
          intended for use with Renesas products. No other uses are authorized.
6
7
          This software is owned by Renesas Electronics Corp. and is protected under
8
          all applicable laws, including copyright laws.
9
           THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
10
11
          REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
12
          INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
13
          PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
14
          DISCLAIMED.
15
16
          TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
17
          ELECTRONICS CORP. NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
          FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
18
19
          FOR ANY REASON RELATED TO THIS SOFTWARE, EVEN IF RENESAS OR ITS
          AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
20
21
22
          Renesas reserves the right, without notice, to make changes to this
23
          software and to discontinue the availability of this software.
24
          By using this software, you agree to the additional terms and
25
          conditions found by accessing the following link:
26
          http://www.renesas.com/disclaimer
27
       *************************
28
       * (C) 2008(2010) Renesas Electronics Corporation. All rights reserved.
       *""FILE COMMENT""******** Technical reference data *****************************
29
30
          System Name : SH7264 Sample Program
31
          File Name : bsc_cs0.c
          Abstract : SH7264 Initial Settings
32
33
          Version : 1.03.00
34
          Device
                    : SH7262/SH7264
35
          Tool-Chain : High-performance Embedded Workshop (Ver. 4.07.00).
36
                       : C/C++ compiler package for the SuperH RISC engine family
37
                                                 (Ver.9.03 Release00).
          OS
38
                     : None
39
          H/W Platform: M3A-HS64G50(CPU board)
40
          Description :
       **************************
41
42
          History
                     : Dec.11,2008 Ver.1.00.00
43
                     : Jun.29,2009 Ver.1.01.00 Changed FILE FORMAT
44
                      : Mar.30,2010 Ver.1.02.00 Changed PAGEMODE setting
45
                      : Apr.15,2010 Ver.1.03.00 Changed the company name
       46
47
       #include "iodefine.h"
48
49
```

## 3.3 Sample Program Listing "hwsetup.c" (2/3)

```
50
    /* CS0 PAGEMODE setting */
    //#define PAGEMODE
52
    /* ==== Prototype Declaration ==== */
53
54
    void io_init_bsc_cs0(void);
55
56
    #pragma section ResetPRG
    57
58
59
     * Outline
               : CSO setting
60
     *-----
61
     * Include
                : iodefine.h
     * Declaration : void io_init_bsc_cs0(void);
63
     *-----
64
65
     * Description : Pin function controller (PFC) and bus state controller (BSC)
66
                  : are set, and the access timing to the Flash Memory of CSO space
67
                  : is set.
68
                  : The PFC setting is set by bit manipulation not to change the PFC
69
                  : set value which is set by other process.
70
     * Argument
71
                : void
72
73
     * Return Value : void
74
     *-----
75
                 : None
     76
77
    void io_init_bsc_cs0(void)
78
79
      /* ==== PFC settings ==== */
80
      PORT.PBCR5.BIT.PB21MD = 1u; /* Set A21 */
81
      PORT.PCCR0.BIT.PC3MD = 1u;/* Set WE0# */
82
83
    #ifdef PAGEMODE
84
85
      /* ==== CSOWCR settings ==== */
86
87
      BSC.CSOWCR.BROM_ASY.LONG = 0x002203C0ul;
88
                            /* Number of Burst: 4-4 or 2-4-2
                            /* Number of Burst Wait Cycles: 2 cycles */
89
90
                            /* Number of Access Wait Cycles: 8 cycles */
91
92
93
94
      /* ==== CS0BCR settings ==== */
      BSC.CSOBCR.LONG = 0x24801400ul;
95
96
                            /* Idle Cycles between Write-read Cycles */
97
                            /* and Write-write Cycles: 2 idle cycles
98
                            /* Idle Cycles between Read-write Cycls
99
                                                : 2 idle cycles */
100
                            /* Type:Burst ROM (ASY)
101
                            /* Data Bus Size: 16-bit
```

## 3.4 Sample Program Listing "hwsetup.c" (3/4)

```
102
103
     #else /* PAGEMODE */
104
105
106
107
      /* ==== CS0WCR settings ==== */
108 BSC.CSOWCR.NORMAL.LONG = 0x00000b41ul;
109
                                /* Number of Delay Cycles from Address, */
                                110
111
                                /* : 1.5 cycles
112
                                /* Number of Access Wait Cycles: 6 cycles
                                /* Delay Cycles from RD,WEn# negation to */
113
114
                                /* Address, CSn# negation: 1.5 cycles
115
116
      /* ==== CS0BCR settings ==== */
117
118
      BSC.CS0BCR.LONG = 0x12400400ul;
119
                                /* Idle Cycles between Write-read Cycles */
120
                                /* and Write-write Cycles : 1 idle cycle */
121
                                /* and read-write Cycles : 1 idle cycle */
                                /* Type: Normal space
122
                                /* Data Bus Size: 16-bit
123
124
125
     #endif /* PAGEMODE */
126 }
127
128 /* End of File */
129
```

#### 4. References

• Software Manual

SH-2A/SH2A-FPU Software Manual Rev. 3.00

The latest version of the software manual can be downloaded from the Renesas Electronics website.

• Hardware Manual

SH7262 Group, SH7264 Group Hardware Manual Rev. 2.00

The latest version of the hardware manual can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.

# **Revision Record**

# Description

| Rev. | Date      | Page | Summary                 |
|------|-----------|------|-------------------------|
| 1.00 | Mar.05.09 | _    | First edition issued    |
| 2.00 | Jul.23.10 | All  | Page read setting added |
|      |           |      | Format changed          |

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life
- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited
1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada

1 Nicholson Hoad, Newmarket, Ontario L3 +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-565-109, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2., Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan, R.O.C. Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.

Unit 906, Block B, Menara Ámcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2010 Renesas Electronics Corporation, All rights reserved