

## APPLICATION NOTE: AN-407

## 1+1 HITLESS PROTECTION SWITCHING WITHOUT RELAYS FOR SHORT HAUL T1/E1/J1 USING IDT82V2081, IDT82V2082, IDT82V2084 AND IDT82V2088

Version - May 2003



## **Table Of Contents**

| 1. | Introduction                                                       | . 4 |
|----|--------------------------------------------------------------------|-----|
|    | IDT82V2081/2/4/8 1+1 Relay-less Hitless Protection Switching       |     |
|    | 2.1. What is T1/E1/J1 1+1 Relay-less Hitless Protection Switching? |     |
|    | 2.2. IDT82V2081/2/4/8 Universal Line Interface Units               | . 5 |
|    | 2.3. Receive Line Schematic                                        | . 6 |
|    | 2.3.1. Internal or External Line Impedance?                        |     |
|    | 2.4. Transmit Line Interface Schematic                             | . 7 |
|    | 2.4.1. Internal or External Line Impedance?                        |     |
| 3. | Hot-switch and Hot-swap Principle                                  | . 8 |
|    | 3.1. What is Hot-switch?                                           | . 8 |
|    | 3.2. What is Hot-swap?                                             |     |
| 4. | General Design Guidelines                                          |     |
|    | Test Result                                                        |     |
|    | 5.1. Summary of IDT82V2088 HPS Test Result                         | . 9 |
|    | 5.2. T1/E1 Transmit Pulse Masks                                    |     |
|    | 5.3. Receive Return Loss                                           | 11  |
|    | 5.4. Transmitter Return Loss                                       | 11  |
|    | 5.5. Test Setup                                                    |     |
| 6. | Conclusion                                                         |     |



## **List of Illustrations**

#### **List Of Figures**

| Figure 1.  | System Application Diagram                                          | 4  |
|------------|---------------------------------------------------------------------|----|
| Figure 2.  | Receive Line Interface Schematic                                    |    |
| Figure 3.  | Transmit Line Interface Schematic                                   | 7  |
| Figure 4a. | T1 Pulse Mask - Primary Card Transmits, Secondary Card in Stand by  | 9  |
| Figure 4b. | T1 Pulse Mask - Primary Card Transmits, Secondary Card Powered Down | 9  |
| Figure 5a. | E1 Pulse Mask - Primary Card Transmits, Secondary Card Standby      | 10 |
| Figure 5b. | E1 Pulse Mask - Primary Card Transmits, Secondary Card Powered Down | 10 |
| Figure 6.  | Test Setup #1 (Power Failure Test Setup)                            | 12 |
| Figure 7.  | Test Setup #2 (Power Supply Short Test Setup)                       | 13 |
| Figure 8.  | Test Setup #3 (Hot-Switch Test Setup)                               | 14 |
|            |                                                                     |    |

#### **List of Tables**

| Table 1 — RX Components                                         | 6    |
|-----------------------------------------------------------------|------|
| Table 2 — Transmit Circuit Components                           | 7    |
| Table 3 — HPS Performance Test Result                           |      |
| Table 4 — E1/120 $\Omega$ (Impedance = Internal Mode, Rr = 120) | . 11 |
| Table 5 F1/1200 Impedance - Internal Mode Cn - 560nF            | 11   |

#### 1+1 HITLESS PROTECTION SWITCHING WITHOUT RELAYS FOR SHORT HAUL T1/E1/J1 USING IDT82V2081, IDT82V2082, IDT82V2084 AND IDT82V2088

## APPLICATION NOTE AN-407

#### 1. INTRODUCTION

In today's telecommunication systems, ensuring no traffic loss is becoming increasingly important. More and more, people are relying on internet to conduct financial transactions, make telephone calls and perform video conferencing. Loss of data could have a devastating effect including losing or delaying of a critical financial transaction, hearing annoying flickering noises on the telephone lines, or viewing lousy video clips.

To combat these problems, redundancy protection must be built into the systems carrying this traffic. Although there are many types of redundancy protection schemes, linear 1+1 hardware protection implementation with IDT82V2081/2/4/8 universal line interface units (ULIU) is the subject of this application note. As will be shown in this document, the ULIU enables system design to achieve high reliability, low switching latency and ease of service.

The forgoing sections will discuss the implementation of T1/E1/J11+1 relay-less hitless protection switching (HPS) implementation using the ULIU series from IDT. Section 2 will discuss how the ULIU is used in such applications begins by explaining the concept of 1+1 relay-less hitless protection. Then it describes implementation of redundancy protection using IDT82V2081/2/4/8. After describing the receive line interface design, it will detail the transmit side. For both the transmit and receive line interface, internal and external line impedance matching will be discussed in detail. Section 3 will briefly touch on the principle of hot-switch and hot-swap. Section 4 provides some general design guidelines. Following the discussion of test results using the IDT82V2088 evaluation board in section 5 is the conclusion of the report described in section 6.



6428 drw01

Figure 1. System Application Diagram



## 2. IDT82V2081/2/4/8 1+1 RELAY-LESS HITLESS PROTECTION SWITCHING

### 2.1. WHAT IS T1/E1/J1 1+1 RELAY-LESS HITLESS PROTECTION SWITCHING?

T1/E1/J1 1+1 relay-less hitless protection switch or relay-less HPS is a means to provide 100% linear redundancy for T1/E1/J1. In the T1/E1/J1 1+1 redundancy scheme, there are two identical cards: a primary and secondary or protection card. The primary card is the active and secondary card is always in hot standby, and are shared with the same line interface. If the primary card fails, the traffic is switched to the secondary card.

In the older generation of T1/E1/J1 line cards, the primary and secondary cards share the same line by use of multiple mechanical relays. When the primary card fails, the switching from the primary to the secondary card relies on mechanical relays. Mechanical relays are not only costly but have a lot of drawback as well. First, the relays require drivers to switch them. This implies bigger bill of materials and results higher system cost as well as potentially more reliability issues from the relays and drivers. Secondly, the relays are big and take up a lot of room on PCB. Depending on the types of relay, each could take up to an area of 10mm². This is almost the size of the IDT82V2088 (octal ULIU) in BGA package. As traffic volume grew, more channels or line cards are required to handle heavier traffic load, the mechanical relays result in bigger and more costly boxes. Finally, mechanical relays have higher switching latency. Depending on the relays, it could take up to tens of milliseconds to switch the relays. During this time, there are enough bits error to jeopardize mission critical traffic.

In the relay-less hitless protection switching T1/E1/J1 line cards, switching traffic from the primary to backup card is accomplished by the monolithic T1/E1/J1 line interface unit. Relays are eliminated from the system resulting in fewer components, higher reliability, better performing and cost effective system. IDT82V2081/2/4/8 is the latest T1/E1/J1 silicon from IDT to enable low latency relay-less redundancy applications.

#### 2.2. IDT82V2081/2/4/8 UNIVERSAL LINE INTERFACE UNITS

IDT82V2081/2/4/8T1/E1/J1 universal line interface unit products consist of IDT82V2081 (single channel), IDT82V2082 (dual), IDT82V2084 (quad), and IDT82V2088 (octal). In addition to extensive functionality, they also have fast high-impedance output line drivers, arbitrary waveform generator at the transmit output, and internal/external line impedance matching capability. The transmit high impedance driver enables 1+1 redundancy applications without extra mechanical relays and still achieve excellent analog performance. Likewise, the receiver input has high-impedance and enables parallel connection with the backup receiver input without effecting the receive traffic.

Figure 1 illustrates the implementation of IDT82V2081/2/4/8 in 1+1 relay-less hitless protection switching. It shows a typical multi-service chassis populated with T1/E1/J1 line cards. There are 2xN line cards, control card, backplane connector and I/O cards as detailed in following:

- ullet 1st to Nth active cards These are T1/E1/J1 primary cards populated with multiple IDT82V2088.
- 1st to Nth protection cards These are T1/E1/J1 secondary cards populated with multiple IDT82V2088 and are in hot standby. Each line card has a backup line card and connects to the same traces to the backplane.
- I/O cards These cards consist of transformer and metallic line protection devices, plugged into the backplane and are shared among the primary and secondary cards.
- Control card If one of the active cards failed, the control card detects it, high-impedances the active card and turns on the backup card. The IDT82V2088 has fast high-impedance output driver to ensure hitless switching during hot-switch.
- Other Plugging Cards These cards represent other functional cards specified by the multi-service chassis.



#### 2.3. RECEIVE LINE SCHEMATIC

Figure 2 describes the receive line interface circuit for the IDT82V2088 in a 1+1 HPS implementation. The example shown in this figure consists of the primary, secondary and interface card all connecting to the same backplane. Only one transformer required to be shared between the working and redundant card. The recommended AC coupling capacitors are either  $0.22\mu F$  or  $0.47\mu F$ . The termination resistor, Rr is recommended in Table 1. The  $470\Omega$  resistors are recommended for DC current isolation. Furthermore, to meet some of the surge requirements of GR1089, a primary protection circuits with a transient voltage suppressor and secondary surge protection provided by the diodes is recommended. Table 1 provides the component values and manufacturers tested by IDT to meet the above requirements.

#### 2.3.1. INTERNAL OR EXTERNAL LINE IMPEDANCE?

IDT82V2081/2/4/8 provides internal and external line impedance matching capability. The device integrates active components to match T1/E1/J1 and high impedance by programming R\_TERM[2:0] bits. In HPS, it is recommended to use the external impedance mode of the device, where the receive input impedance is  $\sim\!20 k\Omega$ . The high input impedance insures no signal degradation in hot-switch or hot-swap. With the external impedance mode, a single  $120\Omega$  resistor is sufficient to satisfy 100, 110 and  $120\Omega$  requirements for T1/E1/J1 twisted pairs applications; for coax application, the recommended termination resistor is  $75\Omega$  Although the internal impedance is an option for the receive input, it is not recommended for HPS. The internal impedance could potentially alter the input signal and result in bit error.

**TABLE 1—RX COMPONENTS** 

| COMPONENTS     | VALUES                                               |                  |  |  |  |  |  |
|----------------|------------------------------------------------------|------------------|--|--|--|--|--|
| R              | 470 Ω                                                | 470 Ω            |  |  |  |  |  |
| С              | 0.22μF or 0.47μF                                     | 0.22μF or 0.47μF |  |  |  |  |  |
| SD             | TECCOR P0640SC                                       |                  |  |  |  |  |  |
| D1, D2, D3, D4 | International Rectifier, IR10BQ040                   |                  |  |  |  |  |  |
| T1             | 1:1 turnratio. 0553-0013-AC (Belfuse), T1108 (Pulse) |                  |  |  |  |  |  |
|                | T1/E1/J1 Coax                                        |                  |  |  |  |  |  |
| Rr             | $120\Omega$ 75                                       |                  |  |  |  |  |  |



Figure 2. Receive Line Interface Schematic

## 2.4. TRANSMIT LINE INTERFACE SCHEMATIC

# Figure 3 delineates the transmit line interface circuit for IDT82V2088 in 1+1 HPS implementation. Primary, secondary and interface cards are connected to the same backplane. Only a single 1:2 turn ratio transformer and a single Cp capacitor, is shared between the working and protect cards. The Cp value effects the pulse shape and return loss. The value can be adjusted to match different load conditions. The DC decoupling caps with a value of $0.47\mu F$ are recommended to prevent DC bias differences between cards. Table 2 provides the list of component values and manufacturers tested by IDT for above requirements.

#### 2.4.1 INTERNAL OR EXTERNAL LINE IMPEDANCE?

Internal line impedance matching is recommended as it requires fewest components. With the internal impedance matching, the primary card is programmed to active or normal mode, while secondary card is programmed to high impedance mode.

**TABLE 2—TRANSMIT CIRCUIT COMPONENTS** 

| COMPONENTS     | VALUES                                                |  |  |  |  |
|----------------|-------------------------------------------------------|--|--|--|--|
| С              | 0.47 μF                                               |  |  |  |  |
| Ср             | 560pF, 50v (Adjustable from 0-560pF)                  |  |  |  |  |
| SD             | TECCOR P0640SC                                        |  |  |  |  |
| T1             | 1:2 turn ratio. 0553-0013-HC (Belfuse), T1108 (Pulse) |  |  |  |  |
| D1, D2, D3, D4 | International Rectifier, IR10BQ040                    |  |  |  |  |



Figure 3. Transmit Line Interface Schematic

## 3. HOT-SWITCH AND HOT-SWAP PRINCIPLE

#### 3.1. WHAT IS HOT-SWITCH?

Hot-switch refers to the switching from an active card to a backup card or vice versa. The critical parameter in switching is the latency. GR253 and ITU-T G.783 required the total latency of less than 60ms. IDT82V2081/2/4/8 incurs a latency no more than  $10\mu s$  during hot-switch. This gives the ULIU over 100 times the required margin for system implementation.

The IDT82V2081/2/4/8 provides both hardware and software modes for hot-switch: In hardware mode, switching the THZ high and low will put the device into high-impedance and active mode, respectively. In software mode, writing a 1 and 0 to the THZ bit in the TCF1 register will put the output driver to high-impedance and active mode respectively. Lab tests show that there is less than 1 bit of error for every 20 hot-switch using the THZ pin.

#### 3.2 WHAT IS HOT-SWAP?

Hot-swap refers to the plugging and unplugging of line cards in a powered backplane. When a card fails, a new replacement card is installed. The failed card must be removed and a new card plugged in while the system is still running. IDT82V2081/2/4/8 provides high transmit and receive impedance to enable hot-swapping where still maintaining excellent transmit output pulse templates and producing no bit error. It should be noted that to insure good system performance, the pins plugged into the backplane should be staggered as follows:

- Ground pins are first to make contact (longer pin)
- VCC pins are next to make contact
- TTIP/RING, RTIP/RING and I/O pins are last to make contact

#### 4. GENERAL DESIGN GUIDELINES

- Surge immunity protection should be placed close to the connector, where the source of disturbance is.
- Power supply decoupling caps should be placed as close to the power and ground pins of the chip as possible.
- Simple inductor or beads and capacitors filter is recommended for power supply switching noise isolation.
- Route digital signals away from the analog signal to avoid them from crossing each other.
- Avoid power and ground planes near high voltage area as noise from high voltage area may couple noise to the power/ground planes.
   Recommend to void power and ground planes underneath the RJ48 or BNC connectors
- EMI filtering should currently be sufficient. However, if additional EMI requirement has to be met, common mode choke may be added near the connectors.
- Avoid long trace length as they may reduce the transmit output amplitude. For T1/E1/J1 type of signal, less than 30cm is recommended.

#### **TABLE 3—HPS PERFORMANCE TEST RESULT**

| # | TEST                            | RESULT                             | DESCRIPTION                                                                                                                                                                 |
|---|---------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | T1/E1 Power failure test        | 0 bit error/ 48 hours              | 2^23-1 PRBS, ESF for T1 2^23-1 PRBS, PCM32CRC for E1 Primary card transmits live traffic Secondary powered on/off Duration = 48 hr Test configuration: Test setup #1        |
| 2 | T1/E1 Hot-switch Stress<br>Test | < 1 error for every 20<br>switches | 2^23-1PRBS, ESF for T1 2^23-1 PRBS, PCM32CRC for E1 Switch data between primary and secondary card Duration = 8 hr Test configuration: Test setup #2                        |
| 3 | T1/E1 power supply              | 0 bit error/ 8 hours               | 2^23-1 PRBS, ESF for T1 2^23-1 PRBS, PCM32CRC for E1 Primary card transmit live traffic Secondary card's VCC tied to GND Duration = 48 hr Test configuration: Test setup #3 |

#### 5. TEST RESULT

RENESAS

#### 5.1 SUMMARY OF IDT82V2088 HPS TEST RESULT

Table 3 summarizes the test result conducted by IDTT elecom Laboratory. The 1+1 Relay-less HPS was tested using modified IDT82V2088 octal ULIU evaluation board. In addition to bit error rate, pulse templates, and return loss tests, additional tests to mimic hot-switch and hot-swap conditions are also performed.

#### 5.2 T1/E1 TRANSMIT PULSE MASKS

Figure 4a – 5b showed the captured T1 and E1 pulse masks meeting T1.102 and G.703 templates. Although only 0ft waveforms are shown, the IDT82V2081/2/4/8 passed all pulse templates LBO. User can verify the other LBO by setting bits PULSE[3:0] of register TCF1



Figure 4a. T1 Pulse Mask - Primary Card Transmit Secondary Card in Stand By



Figure 4b. T1 Pulse Mask - Primary Card Transmits, Secondary Card Powered Down



Figure 5a. E1 Pulse Mask - Primary Card Transmits, Secondary Card Standby



Figure 5b. E1 Pulse Mask - Primary Card Transmits, Secondary Card Powered Down

#### 5.3 RECEIVE RETURN LOSS

#### TABLE 4 — E1/120 $\Omega$ (IMPEDANCE - INTERNAL MODE, Rr = 120)

| FREQUENCY<br>(KHZ)      | 51      | 90      | 102     | 1000    | 1024    | 2000    | 2048    | 2500    | 3000    |
|-------------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| RL (DB)<br>dual board   | -27.098 | -28.256 | -28-657 | -27.134 | -24-607 | -24.324 | -24.613 | -28-741 | -29.596 |
| RL (dB)<br>single board | -27-192 | -28-749 | -28-61  | -27-532 | -27.634 | -27-233 | -27.471 | -37.215 | -40.202 |

#### 5.4 TRANSMITTER RETURN LOSS

#### TABLE 5 — E1/120 $\Omega$ , IMPEDANCE=INTERNAL MODE, Cp = 560pF

| FREQUENCY<br>(KHZ) | 51      | 90      | 102     | 1000    | 1024    | 2000    | 2048    | 2500    | 3000    |
|--------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| DEVICE A           | -15.494 | -19.736 | -20.338 | -22.269 | -22.383 | -18.591 | -18.336 | -16.728 | -15.164 |
| DEVICE B           | -15.983 | -20.678 | -21.766 | -25.593 | -25.64  | -20.541 | -20.076 | -18.187 | -16.279 |

#### 5.5.1 TEST SETUP

 $\label{lem:figure} Figure \, 6-7 \, shows \, the \, test \, setups \, of \, different \, HPS \, tests \, conducted \, by \, IDT \, \\ Telecom \, Laboratory$ 



Figure 6. Test Setup #1 (Power Failure Test Setup)



Figure 7. Test Setup #2 (Power Supply Short Test Setup)



Figure 8. Test Setup #3 (Hot-Switch Test Setup)

#### 6. CONCLUSION

IDT82V2081/2/4/8 T1/E1/J1 universal line interface units are highly integrated LIU that enables 1+1 relay-less hitless protection. As shown by IDT

laboratory test result, the integrated features maintains outstanding signal integrity in HPS application and provides excellent design margin to achieve high system availability, reliability and service ability.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.