#### Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. ## 32 # SH7780 ## Hardware Manual Renesas 32-Bit RISC Microcomputer SuperH<sup>™</sup> RISC Engine Family SH7780 Series R8A77800A #### Keep safety first in your circuit designs! Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. #### **General Precautions on Handling of Product** #### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. #### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. #### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. #### 4. Prohibition of Access to Undefined or Reserved Addresses Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these addresses. Do not access these registers; the system's operation is not guaranteed if they are accessed. #### 5. Reading from/Writing Reserved Bit of Each Register Note: Treat the reserved bit of register used in each module as follows except in cases where the specifications for values which are read from or written to the bit are provided in the description. The bit is always read as 0. The write value should be 0 or one, which has been read immediately before writing. Writing the value, which has been read immediately before writing has the advantage of preventing the bit from being affected on its extended function when the function is assigned. Rev.1.00 Dec. 13, 2005 Page iv of I ### Configuration of This Manual This manual comprises the following items: - 1. General Precautions on Handling of Product - 2. Configuration of This Manual - 3. Preface - 4. Contents - 5. Overview - 6. Description of Functional Modules - CPU and System-Control Modules - On-Chip Modules The configuration of the functional description of each module differs according to the module. However, the generic style includes the following items: - i) Feature - ii) Input/Output Pin - iii) Register Description - iv) Operation - v) Usage Note When designing an application system that includes this LSI, take notes into account. Each section includes notes in relation to the descriptions given, and usage notes are given, as required, as the final part of each section. - 7. Electrical Characteristics - 8. Appendix - 9. Main Revisions and Additions in this Edition (only for revised versions) The list of revisions is a summary of points that have been revised or added to earlier versions. This does not include all of the revised contents. For details, see the actual locations in this manual. 10. Index #### **Preface** This LSI is a RISC (Reduced Instruction Set Computer) microcomputer which includes a Renesas Technology-original RISC CPU as its core, and the peripheral functions required to configure a system. Target Users: This manual was written for users who will be using this LSI in the design of application systems. Users of this manual are expected to understand the fundamentals of electrical circuits, logical circuits, and microcomputers. Objective: This manual was written to explain the hardware functions and electrical characteristics of this LSI to the above users. Notes on reading this manual: • In order to understand the overall functions of the chip Read the manual according to the contents. This manual can be roughly categorized into parts on the CPU, system control functions, peripheral functions and electrical characteristics. Rules: Bit order: The MSB is on the left and the LSB is on the right. Number notation: Binary is B'xxxx, hexadecimal is H'xxxx, decimal is xxxx. Signal notation: An overbar is added to a low-active signal: $\overline{xxxx}$ #### **Abbreviations** ALU Arithmetic Logic Unit ASID Address Space Identifier BGA Ball Grid Array CMT Compare Match Timer (Timer/Counter) CPG Clock Pulse Generator CPU Central Processing Unit DDR Double Data Rate DDRIF DDR-SDRAM Interface DMA Direct Memory Access DMAC Direct Memory Access Controller FIFO First-In First-Out FLCTL NAND Flash Memory Controller FPU Floating-point Unit HAC Audio Codec HSPI Serial Protocol Interface H-UDI User Debugging Interface INTC Interrupt Controller JTAG Joint Test Action Group LBSC Local Bus State Controller LRAM L Memory LRU Least Recently Used LSB Least Significant Bit MMCIF Multimedia Card Interface MMU Memory Management Unit MSB Most Significant Bit PC Program Counter PCI Peripheral Component Interconnect PCIC PCI (local bus) Controller RISC Reduced Instruction Set Computer RTC Realtime Clock SCIF Serial Communication Interface with FIFO SIOF Serial Interface with FIFO SSI Serial Sound Interface TAP Test Access Port TLB Translation Lookaside Buffer TMU Timer Unit UART Universal Asynchronous Receiver/Transmitter UBC User Break Controller WDT Watchdog Timer ## Contents | Section 1 Overview | 1 | |----------------------------------------|-----| | 1.1 SH7780 Features | . 1 | | 1.2 Block Diagram | 9 | | 1.3 Pin Arrangement | 10 | | 1.4 Pin Functions | 11 | | 1.5 Memory Address Map | 27 | | 1.6 SuperHyway Bus | 30 | | 1.7 SuperHyway Memory (SuperHyway RAM) | 31 | | Section 2 Programming Model | 33 | | 2.1 Data Formats | | | 2.2 Register Descriptions | | | 2.2.1 Privileged Mode and Banks | | | 2.2.2 General Registers | | | 2.2.3 Floating-Point Registers | | | 2.2.4 Control Registers | | | 2.2.5 System Registers | | | 2.3 Memory-Mapped Registers | | | 2.4 Data Formats in Registers | 47 | | 2.5 Data Formats in Memory | 48 | | 2.6 Processing States | 49 | | 2.7 Usage Note | 50 | | 2.7.1 Notes on self-modified codes | 50 | | Section 3 Instruction Set | 51 | | 3.1 Execution Environment | 51 | | 3.2 Addressing Modes | 53 | | 3.3 Instruction Set | 57 | | Section 4 Pipelining | 73 | | 4.1 Pipelines | | | 4.2 Parallel-Executability | | | 4.3 Issue Rates and Execution Cycles | | | Section 5 Exception Handling | 97 | | 5.1 Summary of Exception Handling | | | 5.2 | Regist | er Descriptions | 97 | |------|--------------|----------------------------------------------------------------|-----| | | 5.2.1 | TRAPA Exception Register (TRA) | 98 | | | 5.2.2 | Exception Event Register (EXPEVT) | 99 | | | 5.2.3 | Interrupt Event Register (INTEVT) | 100 | | 5.3 | Excep | tion Handling Functions | 101 | | | 5.3.1 | Exception Handling Flow | 101 | | | 5.3.2 | Exception Handling Vector Addresses | 101 | | 5.4 | Excep | tion Types and Priorities | 102 | | 5.5 | Excep | tion Flow | 104 | | | 5.5.1 | Exception Flow | 104 | | | 5.5.2 | Exception Source Acceptance | 106 | | | 5.5.3 | Exception Requests and BL Bit | 107 | | | 5.5.4 | Return from Exception Handling | 107 | | 5.6 | Descri | ption of Exceptions | 108 | | | 5.6.1 | Resets | 108 | | | 5.6.2 | General Exceptions | 110 | | | 5.6.3 | Interrupts | 124 | | | 5.6.4 | Priority Order with Multiple Exceptions | 125 | | 5.7 | Usage | Notes | 127 | | | | | | | Sect | | Floating-Point Unit (FPU) | | | 6.1 | Featur | es | 129 | | 6.2 | Data Formats | | | | | 6.2.1 | Floating-Point Format | 130 | | | 6.2.2 | Non-Numbers (NaN) | 133 | | | 6.2.3 | Denormalized Numbers | 134 | | 6.3 | Regist | er Descriptions | 135 | | | 6.3.1 | Floating-Point Registers | 135 | | | 6.3.2 | Floating-Point Status/Control Register (FPSCR) | 137 | | | 6.3.3 | Floating-Point Communication Register (FPUL) | 140 | | 6.4 | Round | ling | 141 | | 6.5 | Floatii | ng-Point Exceptions | 142 | | | 6.5.1 | General FPU Disable Exceptions and Slot FPU Disable Exceptions | 142 | | | 6.5.2 | FPU Exception Sources | 142 | | | 6.5.3 | FPU Exception Handling | 142 | | 6.6 | Graph | ics Support Functions | 144 | | | 6.6.1 | Geometric Operation Instructions | | | | 662 | Pair Single-Precision Data Transfer | | | Sect | ion 7 | Memory Management Unit (MMU) | 147 | |------|--------|-------------------------------------------------------|-----| | 7.1 | | iew of MMU | | | | 7.1.1 | Address Spaces | | | 7.2 | Regist | ter Descriptions | | | | 7.2.1 | Page Table Entry High Register (PTEH) | | | | 7.2.2 | Page Table Entry Low Register (PTEL) | | | | 7.2.3 | Translation Table Base Register (TTB) | | | | 7.2.4 | TLB Exception Address Register (TEA) | 159 | | | 7.2.5 | MMU Control Register (MMUCR) | 160 | | | 7.2.6 | Physical Address Space Control Register (PASCR) | 164 | | | 7.2.7 | Instruction Re-Fetch Inhibit Control Register (IRMCR) | 165 | | 7.3 | TLB F | Functions | 167 | | | 7.3.1 | Unified TLB (UTLB) Configuration | 167 | | | 7.3.2 | Instruction TLB (ITLB) Configuration | 170 | | | 7.3.3 | Address Translation Method | | | 7.4 | MMU | Functions | 173 | | | 7.4.1 | MMU Hardware Management | 173 | | | 7.4.2 | MMU Software Management | 173 | | | 7.4.3 | MMU Instruction (LDTLB) | | | | 7.4.4 | Hardware ITLB Miss Handling | 175 | | | 7.4.5 | Avoiding Synonym Problems | | | 7.5 | MMU | Exceptions | | | | 7.5.1 | Instruction TLB Multiple Hit Exception | 177 | | | 7.5.2 | Instruction TLB Miss Exception | 178 | | | 7.5.3 | Instruction TLB Protection Violation Exception | | | | 7.5.4 | Data TLB Multiple Hit Exception | | | | 7.5.5 | Data TLB Miss Exception | | | | 7.5.6 | Data TLB Protection Violation Exception | | | | 7.5.7 | Initial Page Write Exception | 182 | | 7.6 | Memo | ory-Mapped TLB Configuration | 183 | | | 7.6.1 | ITLB Address Array | 184 | | | 7.6.2 | ITLB Data Array | | | | 7.6.3 | UTLB Address Array | 186 | | | 7.6.4 | UTLB Data Array | 187 | | 7.7 | 32-Bit | Address Extended Mode | | | | 7.7.1 | Overview of 32-Bit Address Extended Mode | 189 | | | 7.7.2 | Transition to 32-Bit Address Extended Mode | | | | 7.7.3 | Privileged Space Mapping Buffer (PMB) Configuration | | | | 7.7.4 | PMB Function | | | | 7.7.5 | Memory-Mapped PMB Configuration | 192 | |------|--------|---------------------------------------------|------------| | | 7.7.6 | Notes on Using 32-Bit Address Extended Mode | 194 | | | | | | | Sect | ion 8 | Caches | 197 | | 8.1 | Featu | res | 197 | | 8.2 | Regis | ster Descriptions | 200 | | | 8.2.1 | Cache Control Register (CCR) | 201 | | | 8.2.2 | Queue Address Control Register 0 (QACR0) | 203 | | | 8.2.3 | Queue Address Control Register 1 (QACR1) | 204 | | | 8.2.4 | On-Chip Memory Control Register (RAMCR) | 205 | | 8.3 | Opera | and Cache Operation | 207 | | | 8.3.1 | Read Operation | | | | 8.3.2 | Prefetch Operation | 208 | | | 8.3.3 | Write Operation | | | | 8.3.4 | Write-Back Buffer | 211 | | | 8.3.5 | Write-Through Buffer | 211 | | | 8.3.6 | OC Two-Way Mode | | | 8.4 | Instru | action Cache Operation | | | | 8.4.1 | Read Operation | | | | 8.4.2 | Prefetch Operation | | | | 8.4.3 | IC Two-Way Mode | | | 8.5 | Cache | e Operation Instruction | | | | 8.5.1 | Coherency between Cache and External Memory | | | | 8.5.2 | Prefetch Operation | | | 8.6 | Mem | ory-Mapped Cache Configuration | | | | 8.6.1 | IC Address Array | | | | 8.6.2 | IC Data Array | | | | 8.6.3 | OC Address Array | | | | 8.6.4 | OC Data Array | | | 8.7 | Store | Queues | | | | 8.7.1 | SQ Configuration | | | | 8.7.2 | Writing to SQ | | | | 8.7.3 | Transfer to External Memory | | | | 8.7.4 | Determination of SQ Access Exception | | | | 8.7.5 | Reading from SQ | | | 8.8 | | s on Using 32-Bit Address Extended Mode | | | Cast | .i O | I Maman | 227 | | | | L Memory | | | 9.1 | | res | 227<br>228 | | 92 | Regis | eter Descriptions | 728 | | | 9.2.1 | On-Chip Memory Control Register (RAMCR) | 229 | |------|-------------------|--------------------------------------------------------------------|-----| | | 9.2.2 | L Memory Transfer Source Address Register 0 (LSA0) | | | | 9.2.3 | L Memory Transfer Source Address Register 1 (LSA1) | | | | 9.2.4 | L Memory Transfer Destination Address Register 0 (LDA0) | | | | 9.2.5 | L Memory Transfer Destination Address Register 1 (LDA1) | 236 | | 9.3 | Operat | ion | 238 | | | 9.3.1 | Access from the CPU and FPU | 238 | | | 9.3.2 | Access from the SuperHyway Bus Master Module | 238 | | | 9.3.3 | Block Transfer | 238 | | 9.4 | L Men | nory Protective Functions | 240 | | 9.5 | Usage | Notes | 241 | | | 9.5.1 | Page Conflict | 241 | | | 9.5.2 | L Memory Coherency | 241 | | | 9.5.3 | Sleep Mode | 241 | | 9.6 | Note of | n Using 32-Bit Address Extended Mode | 241 | | Sect | ion 10 | Interrupt Controller (INTC) | 243 | | 10.1 | | es | | | | 10.1.1 | Interrupt Method | 245 | | | 10.1.2 | Interrupt Types in INTC | 246 | | 10.2 | Input/Output Pins | | | | 10.3 | Registe | er Descriptions | 251 | | | 10.3.1 | Interrupt Control Register 0 (ICR0) | 255 | | | 10.3.2 | Interrupt Control Register 1 (ICR1) | 258 | | | 10.3.3 | Interrupt Priority Register (INTPRI) | 259 | | | 10.3.4 | Interrupt Source Register (INTREQ) | 260 | | | 10.3.5 | Interrupt Mask Registers (INTMSK0 to INTMSK2) | 261 | | | 10.3.6 | Interrupt Mask Clear Registers (INTMSKCLR0 to INTMSKCLR2) | 266 | | | 10.3.7 | NMI Flag Control Register (NMIFCR) | 271 | | | 10.3.8 | User Interrupt Mask Level Register (USERIMASK) | 273 | | | 10.3.9 | On-chip Module Interrupt Priority Registers (INT2PRI0 to INT2PRI7) | 276 | | | 10.3.10 | Interrupt Source Register (INT2A0: Not affected by Mask States) | 277 | | | 10.3.11 | Interrupt Source Register (INT2A1: Affected by Mask States) | 280 | | | 10.3.12 | 2 Interrupt Mask Register (INT2MSKR) | 282 | | | 10.3.13 | 3 Interrupt Mask Clear Register (INT2MSKCR) | 285 | | | 10.3.14 | 4 On-chip Module Interrupt Source Registers (INT2B0 to INT2B7) | 287 | | | 10.3.15 | 5 GPIO Interrupt Set Register (INT2GPIC) | 294 | | 10.4 | Interru | pt Sources | 296 | | | 10.4.1 | NMI Interrupt | 296 | | | 10.4.2 | IRQ Interrupts | 296 | | | 10.4.3 | IRL Interrupts | 297 | |-------|---------|-----------------------------------------------------------|-----| | | 10.4.4 | On-chip Module Interrupts | 299 | | | 10.4.5 | Interrupt Priority Levels of On-chip Module Interrupts | 300 | | | 10.4.6 | Interrupt Exception Handling and Priority | 301 | | 10.5 | Operati | ion | 308 | | | 10.5.1 | Interrupt Sequence | 308 | | | 10.5.2 | Multiple Interrupts | 310 | | | 10.5.3 | Interrupt Masking by MAI Bit | 310 | | 10.6 | Interru | pt Response Time | 311 | | 10.7 | Usage 1 | Notes | 312 | | | 10.7.1 | To Clear Interrupt Request When Holding Function Selected | 312 | | | 10.7.2 | Notes on Setting IRQ/IRL[7:0] Pin Function | 313 | | | 10.7.3 | To clear IRQ and IRL interrupt requests | 313 | | | | | | | Secti | ion 11 | Local Bus State Controller (LBSC) | 315 | | 11.1 | Feature | es | 315 | | 11.2 | Input/C | Output Pins | 318 | | 11.3 | Area O | verview | 320 | | | 11.3.1 | Space Divisions | 320 | | | 11.3.2 | Memory Bus Width | 324 | | | 11.3.3 | Data Alignment | 325 | | | 11.3.4 | PCMCIA Support | 325 | | 11.4 | Registe | er Descriptions | 329 | | | 11.4.1 | Memory Address Map Select Register (MMSELR) | 331 | | | 11.4.2 | Bus Control Register (BCR) | 333 | | | 11.4.3 | CSn Bus Control Register (CSnBCR) | 336 | | | 11.4.4 | CSn Wait Control Register (CSnWCR) | 342 | | | 11.4.5 | CSn PCMCIA Control Register (CSnPCR) | 347 | | 11.5 | Operati | ion | 352 | | | 11.5.1 | Endian/Access Size and Data Alignment | 352 | | | 11.5.2 | Areas | 357 | | | 11.5.3 | | | | | 11.5.4 | Burst ROM (Clock Asynchronous) Interface | 370 | | | 11.5.5 | PCMCIA Interface | 372 | | | 11.5.6 | MPX Interface | 383 | | | 11.5.7 | Byte Control SRAM Interface | 389 | | | | Wait Cycles between Accesses | | | | 11.5.9 | Bus Arbitration | 395 | | | 11.5.10 | Bus Release and Acquire Sequence | 397 | | | 11 5 11 | Cooperation between Master and Slave | 300 | | Secti | on 12 | DDR-SDRAM Interface (DDRIF) | 401 | |-------|-------------|-----------------------------------------------------------------------|-----| | 12.1 | Feature | S | 401 | | 12.2 | Input/C | Output Pins | 403 | | 12.3 | Addres | s Space, Bus Width, and Data Alignment | 404 | | | 12.3.1 | Address Space of the DDRIF | 404 | | | 12.3.2 | Memory Data Bus Width | 405 | | | 12.3.3 | Data Alignment | 406 | | 12.4 | Registe | er Descriptions | 410 | | | 12.4.1 | Memory Interface Mode Register (MIM) | 412 | | | 12.4.2 | SDRAM Control Register (SCR) | 416 | | | 12.4.3 | SDRAM Timing Register (STR) | 418 | | | 12.4.4 | SDRAM Row Attribute Register (SDR) | 421 | | | 12.4.5 | SDRAM Mode Register (SDMR) | 422 | | | 12.4.6 | DDR-SDRAM Back-up Register (DBK) | 424 | | 12.5 | Operati | on | 425 | | | 12.5.1 | DDR-SDRAM Access | 425 | | | 12.5.2 | DDR-SDRAM Initialization Sequence | 425 | | | 12.5.3 | Supported SDRAM Commands | 426 | | | 12.5.4 | SDRAM Access Mode | 427 | | | 12.5.5 | Power-Down Modes | 427 | | | 12.5.6 | Address Multiplexing | 429 | | 12.6 | DDR-S | DRAM Basic Timing | 430 | | 12.7 | Usage Notes | | 440 | | | 12.7.1 | Operating Frequency | 440 | | | 12.7.2 | Stopping Clock | 440 | | | 12.7.3 | Using SCR to Issue REFA Command (Outside the Initialization Sequence) | | | | 12.7.4 | Timing of Connected SDRAM | 440 | | | 12.7.5 | Setting Auto-Refresh Interval | 441 | | Secti | on 13 | PCI Controller (PCIC) | 443 | | 13.1 | | PS | | | 13.2 | Input/C | Output Pins | 446 | | 13.3 | Registe | er Descriptions | 449 | | | 13.3.1 | PCIC Enable Control Register (PCIECR) | 455 | | | | Configuration Registers | | | | | Local Register | | | 13.4 | | ion | | | | | Supported PCI Commands | | | | | PCIC Initialization | | | | | Master Access | | | | 13.4.4 | Target Access | 532 | |------|---------|---------------------------------------------------------------------|-----| | | 13.4.5 | Host Bus Bridge Mode | 541 | | | 13.4.6 | Normal mode | 544 | | | 13.4.7 | Power Management | 544 | | | 13.4.8 | PCI Local Bus Basic Interface | 545 | | Sect | ion 14 | Direct Memory Access Controller (DMAC) | 557 | | 14.1 | | 28 | | | 14.2 | Input/C | Output Pins | 559 | | 14.3 | Registe | er Descriptions | 561 | | | 14.3.1 | DMA Source Address Registers 0 to 11 (SAR0 to SAR11) | 567 | | | 14.3.2 | DMA Source Address Registers B0 to B3, B6 to B9 | | | | | (SARB0 to SARB3, SARB6 to SARB9) | 568 | | | 14.3.3 | DMA Destination Address Registers 0 to 11 (DAR0 to DAR11) | 568 | | | 14.3.4 | DMA Destination Address Registers B0 to B3, B6 to B9 | | | | | (DARB0 to DARB3, DARB6 to DARB9) | 569 | | | 14.3.5 | DMA Transfer Count Registers 0 to 11 (TCR0 to TCR11) | 570 | | | 14.3.6 | DMA Transfer Count Registers B0 to B3, B6 to B9 | | | | | (TCRB0 to TCRB3, TCRB6 to TCRB9) | 571 | | | 14.3.7 | DMA Channel Control Registers 0 to 11 (CHCR0 to CHCR11) | 572 | | | 14.3.8 | DMA Operation Register 0, 1 (DMAOR0 and DMAOR1) | 581 | | | 14.3.9 | DMA Extended Resource Selectors (DMARS0 to DMARS2) | 584 | | 14.4 | Operat | ion | 588 | | | 14.4.1 | DMA Transfer Requests | 588 | | | 14.4.2 | Channel Priority | 592 | | | 14.4.3 | DMA Transfer Types | 595 | | | 14.4.4 | DMA Transfer Flow | 602 | | | 14.4.5 | Repeat Mode Transfer | 604 | | | 14.4.6 | Reload Mode Transfer | 605 | | | 14.4.7 | DREQ Pin Sampling Timing | 606 | | 14.5 | Usage | Notes | 608 | | | 14.5.1 | Module Stop | 608 | | | 14.5.2 | Address Error | 608 | | | 14.5.3 | Notes on Burst Mode Transfer | 608 | | | 14.5.4 | DACK output division | 609 | | | 14.5.5 | Clear DMINT Interrupt | 609 | | | 14.5.6 | CS Output Settings and Transfer Size Larger than External Bus Width | 609 | | | | DACK Assertion and DREQ Sampling | | | Secti | ion 15 | Clock Pulse Generator (CPG) | 613 | |-------|-----------|-------------------------------------------------|-----| | 15.1 | Feature | 25 | 613 | | 15.2 | Input/C | Output Pins | 616 | | 15.3 | Clock ( | Operating Modes | 617 | | 15.4 | Registe | er Descriptions | 618 | | | 15.4.1 | Frequency Control Register (FRQCR) | 619 | | | 15.4.2 | PLL Control Register (PLLCR) | 621 | | 15.5 | Notes of | on Board Design | 622 | | Secti | ion 16 | Watchdog Timer and Reset | 625 | | 16.1 | | es | | | 16.2 | | Output Pins | | | 16.3 | Registe | er Descriptions | 628 | | | _ | Watchdog Timer Stop Time Register (WDTST) | | | | | Watchdog Timer Control/Status Register (WDTCSR) | | | | | Watchdog timer Base Stop Time Register (WDTBST) | | | | | Watchdog Timer Counter (WDTCNT) | | | | | Watchdog Timer Base Counter (WDTBCNT) | | | 16.4 | Operation | | | | | 16.4.1 | Reset request | 633 | | | 16.4.2 | Using watchdog timer mode | 634 | | | | Using Interval timer mode | | | | 16.4.4 | Time for WDT Overflow | 635 | | | 16.4.5 | Clearing WDT Counter | 636 | | 16.5 | | Pin Change Timing during Reset | | | | | Power-On Reset by PRESET | | | | | Power-On Reset by Watchdog Timer Overflow | | | | | Manual Reset by Watchdog Timer Overflow | | | Secti | ion 17 | Power-Down Mode | 643 | | 17.1 | | es | | | | | Types of Power-Down Modes | | | 17.2 | | Output Pins | | | 17.3 | | er Descriptions | | | | _ | Standby Control Register (MSTPCR) | | | 17.4 | | Mode | | | | | Transition to Sleep mode | | | | | Cancellation of Sleen Mode | | | 17.5 | Modul | e Standby State | 649 | |------|---------|----------------------------------------------------------------|-----| | | 17.5.1 | Transition to Module Standby Mode | 649 | | | 17.5.2 | Cancellation of Module Standby Mode and Resume | 649 | | 17.6 | DDR-S | SDRAM Power Supply Backup | 650 | | | 17.6.1 | Self-Refresh and Initialization | 650 | | | 17.6.2 | DDR-SDRAM Backup Sequence when Turning Off System Power Supply | 651 | | 17.7 | RTC P | ower Supply Backup | 653 | | | 17.7.1 | Transition to RTC Power Supply Backup | 653 | | | 17.7.2 | Cancellation of RTC Power Supply Backup | 653 | | 17.8 | Mode ' | Fransitions | 655 | | 17.9 | STATU | JS Pin Change Timing | 656 | | | 17.9.1 | In Reset | 656 | | | 17.9.2 | In Sleep | 656 | | Sect | ion 18 | Timer Unit (TMU) | 657 | | 18.1 | Feature | PS | 657 | | 18.2 | Input/C | Output Pins | 659 | | 18.3 | Registe | er Descriptions | 660 | | | 18.3.1 | Timer Output Control Register (TOCR) | 662 | | | 18.3.2 | Timer Start Register (TSTR0, TSTR1) | 663 | | | 18.3.3 | Timer Constant Register (TCORn) (n = 0 to 5) | 665 | | | 18.3.4 | Timer Counter (TCNTn) (n = 0 to 5) | 665 | | | 18.3.5 | Timer Control Registers (TCRn) (n = 0 to 5) | 666 | | | 18.3.6 | Input Capture Register 2 (TCPR2) | 668 | | 18.4 | Operat | ion | 669 | | | 18.4.1 | Counter Operation | 669 | | | 18.4.2 | Input Capture Function | 673 | | 18.5 | Interru | pts | 674 | | 18.6 | Usage | Notes | 675 | | | 18.6.1 | Register Writes | 675 | | | 18.6.2 | Reading from TCNT | 675 | | | 18.6.3 | Reset RTC Frequency Divider Circuit | 675 | | | 18.6.4 | External Clock Frequency | 675 | | Sect | ion 19 | Compare Match Timer (CMT) | 677 | | 19.1 | Feature | es | 677 | | 19.2 | Input/C | Output Pins | 679 | | 19.3 | Registe | er Descriptions | 679 | | | 19.3.1 | Configuration Register (CMTCFG) | 681 | | | 19.3.2 | Free-Running Timer (CMTFRT) | 684 | | | 19.3.3 | Control Register (CMTCTL) | 684 | |-------|---------|------------------------------------------------------------|-----| | | 19.3.4 | Interrupt Status Register (CMTIRQS) | 688 | | | 19.3.5 | Channels 0 to 3 Time Registers (CMTCH0T to CMTCH3T) | 689 | | | 19.3.6 | Channels 0 to 1 Stop Time Registers (CMTCH0ST to CMTCH1ST) | 689 | | | 19.3.7 | Channels 0 to 3 Counters (CMTCH0C to CMTCH3C) | 690 | | 19.4 | Operati | on | 691 | | | 19.4.1 | Edge Detection | 691 | | | 19.4.2 | 32-Bit Timer: Input Capture | 692 | | | 19.4.3 | 32-Bit Timer: Output Compare | 693 | | | 19.4.4 | 16-Bit Timer: Input Capture | 697 | | | 19.4.5 | 16-Bit Timer: Output Compare | 699 | | | 19.4.6 | Counter: Up-counter | 701 | | | 19.4.7 | Counter: Updown-counter | 703 | | | 19.4.8 | Counter: Rotary Switch Operation of Updown-counter | 705 | | | 19.4.9 | Interrupts | 706 | | | | | | | Secti | on 20 | Realtime Clock (RTC) | 707 | | 20.1 | Feature | S | 707 | | | 20.1.1 | Block Diagram | 708 | | 20.2 | Input/C | Output Pins | 709 | | 20.3 | Registe | er Descriptions | 710 | | | 20.3.1 | 64 Hz Counter (R64CNT) | 712 | | | 20.3.2 | Second Counter (RSECCNT) | 712 | | | 20.3.3 | Minute Counter (RMINCNT) | 713 | | | 20.3.4 | Hour Counter (RHRCNT) | 713 | | | 20.3.5 | Day-of-Week Counter (RWKCNT) | 714 | | | 20.3.6 | Day Counter (RDAYCNT) | 715 | | | 20.3.7 | Month Counter (RMONCNT) | 716 | | | 20.3.8 | Year Counter (RYRCNT) | 716 | | | 20.3.9 | Second Alarm Register (RSECAR) | 717 | | | 20.3.10 | Minute Alarm Register (RMINAR) | 717 | | | 20.3.11 | Hour Alarm Register (RHRAR) | 718 | | | 20.3.12 | 2 Day-of-Week Alarm Register (RWKAR) | 718 | | | 20.3.13 | Day Alarm Register (RDAYAR) | 719 | | | 20.3.14 | Month Alarm Register (RMONAR) | 720 | | | 20.3.15 | Year-Alarm Register (RYRAR) | 720 | | | 20.3.16 | RTC Control Register 1 (RCR1) | 721 | | | 20.3.17 | RTC Control Register 2 (RCR2) | 723 | | | 20 3 18 | RTC Control Register (RCR3) | 726 | | 20.4 | Operat | ion | 727 | |------|---------|-------------------------------------------------|-----| | | 20.4.1 | Time Setting Procedures | 727 | | | 20.4.2 | Time Reading Procedures | 728 | | | 20.4.3 | Alarm Function | 729 | | 20.5 | Interru | pts | 730 | | 20.6 | Usage | Notes | 730 | | | 20.6.1 | Register Initialization | 730 | | | 20.6.2 | Crystal Oscillator Circuit | 730 | | | 20.6.3 | Interrupt source and request generating order | 732 | | Sect | ion 21 | Serial Communication Interface with FIFO (SCIF) | 733 | | 21.1 | Feature | es | 733 | | 21.2 | Input/C | Output Pins | 739 | | 21.3 | Registe | er Descriptions | 740 | | | 21.3.1 | Receive Shift Register (SCRSR) | 742 | | | 21.3.2 | Receive FIFO Data Register (SCFRDR) | 742 | | | 21.3.3 | Transmit Shift Register (SCTSR) | 743 | | | 21.3.4 | Transmit FIFO Data Register (SCFTDR) | 743 | | | 21.3.5 | Serial Mode Register (SCSMR) | 744 | | | 21.3.6 | Serial Control Register (SCSCR) | 747 | | | 21.3.7 | Serial Status Register n (SCFSR) | 751 | | | 21.3.8 | Bit Rate Register n (SCBRR) | 758 | | | 21.3.9 | FIFO Control Register n (SCFCR) | 759 | | | 21.3.10 | Transmit FIFO Data Count Register n (SCTFDR) | 762 | | | 21.3.11 | 1 Receive FIFO Data Count Register n (SCRFDR) | 763 | | | 21.3.12 | 2 Serial Port Register n (SCSPTR) | 764 | | | 21.3.13 | 3 Line Status Register n (SCLSR) | 767 | | | | 4 Serial Error Register n (SCRER) | | | 21.4 | Operat | ion | 769 | | | | Overview | | | | 21.4.2 | Operation in Asynchronous Mode | 772 | | | | Operation in Clocked Synchronous Mode | | | 21.5 | | nterrupt Sources and the DMAC | | | 21.6 | Usage | Notes | 794 | | Sect | ion 22 | Serial I/O with FIFO (SIOF) | 797 | | 22.1 | Feature | es | 797 | | 22.2 | Input/C | Output Pins | 799 | | 22.3 | Registe | er Descriptions | 800 | | | _ | Mode Register (SIMDR) | | | | 22.3.2 | Clock Select Register (SISCR) | 804 | |----------|---------|-----------------------------------------|------| | | 22.3.3 | Control Register (SICTR) | 806 | | | 22.3.4 | Transmit Data Register (SITDR) | 809 | | | 22.3.5 | Receive Data Register (SIRDR) | 810 | | | 22.3.6 | Transmit Control Data Register (SITCR) | 811 | | | 22.3.7 | Receive Control Data Register (SIRCR) | 812 | | | 22.3.8 | Status Register (SISTR) | 813 | | | 22.3.9 | Interrupt Enable Register (SIIER) | 819 | | | 22.3.10 | FIFO Control Register (SIFCTR) | 821 | | | 22.3.11 | Transmit Data Assign Register (SITDAR) | 823 | | | 22.3.12 | Receive Data Assign Register (SIRDAR) | 824 | | | 22.3.13 | Control Data Assign Register (SICDAR) | 825 | | 22.4 | Operati | on | 827 | | | 22.4.1 | Serial Clocks | 827 | | | 22.4.2 | Serial Timing | 829 | | | 22.4.3 | Transfer Data Format | 830 | | | 22.4.4 | Register Allocation of Transfer Data | 832 | | | 22.4.5 | Control Data Interface | 834 | | | 22.4.6 | FIFO | 836 | | | 22.4.7 | Transmit and Receive Procedures | 838 | | | 22.4.8 | Interrupts | 843 | | | 22.4.9 | Transmit and Receive Timing | 845 | | <b>a</b> | . 22 | | 0.40 | | | ion 23 | ~ · · · · · · · · · · · · · · · · · · · | | | 23.1 | | S | | | 23.2 | _ | Output Pins | | | 23.3 | _ | er Descriptions | | | | | Control Register (SPCR) | | | | | Status Register (SPSR) | | | | | System Control Register (SPSCR) | | | | | Transmit Buffer Register (SPTBR) | | | 22.4 | | Receive Buffer Register (SPRBR) | | | 23.4 | - | on | | | | 23.4.1 | | | | | | Operation Overview with DMA | | | | | Operation with FIFO Mode Enabled | | | | 23.4.4 | 8 .8 | | | | | HSPI Software Reset | | | | | Clock Polarity and Transmit Control | | | | 23 17 | Transmit and Receive Routines | 864 | | Sect | ion 24 | Multimedia Card Interface (MMCIF) | 865 | |------|---------|----------------------------------------------------------|-----| | 24.1 | Feature | es | 865 | | 24.2 | Input/C | Output Pins | 866 | | 24.3 | Registe | er Descriptions | 867 | | | 24.3.1 | Command Registers 0 to 5 (CMDR0 to CMDR5) | 871 | | | | Command Start Register (CMDSTRT) | | | | 24.3.3 | Operation Control Register (OPCR) | 873 | | | 24.3.4 | Card Status Register (CSTR) | 875 | | | 24.3.5 | Interrupt Control Registers 0 to 2 (INTCR0 to INTCR2) | 877 | | | 24.3.6 | Interrupt Status Registers 0 to 2 (INTSTR0 to INTSTR2) | 880 | | | 24.3.7 | Transfer Clock Control Register (CLKON) | 885 | | | 24.3.8 | Command Timeout Control Register (CTOCR) | 886 | | | | Transfer Byte Number Count Register (TBCR) | | | | | ) Mode Register (MODER) | | | | | 1 Command Type Register (CMDTYR) | | | | | 2 Response Type Register (RSPTYR) | | | | | 3 Transfer Block Number Counter (TBNCR) | | | | | 4 Response Registers 0 to 16, D (RSPR0 to RSPR16, RSPRD) | | | | | 5 Data Timeout Register (DTOUTR) | | | | | 5 Data Register (DR) | | | | | 7 FIFO Pointer Clear Register (FIFOCLR) | | | | | B DMA Control Register (DMACR) | | | 24.4 | | ion | | | | | Operations in MMC Mode | | | 24.5 | | F Interrupt Sources | | | 24.6 | _ | ions when Using DMA | | | | | Operation in Read Sequence | | | | | Operation in Write Sequence | | | 24.7 | Registe | er Accesses with Little Endian Specification | 953 | | Sect | ion 25 | Audio Codec Interface (HAC) | 955 | | 25.1 | Feature | es | 955 | | 25.2 | _ | Output Pins | | | 25.3 | _ | er Descriptions | | | | | Control and Status Register (HACCR) | | | | | Command/Status Address Register (HACCSAR) | | | | | Command/Status Data Register (HACCSDR) | | | | | PCM Left Channel Register (HACPCML) | | | | | PCM Right Channel Register (HACPCMR) | | | | 25.3.6 | TX Interrupt Enable Register (HACTIER) | 966 | | | 25.3.7 | TX Status Register (HACTSR) | 967 | |------|---------|-------------------------------------------------------------------|------| | | 25.3.8 | RX Interrupt Enable Register (HACRIER) | 969 | | | 25.3.9 | RX Status Register (HACRSR) | 970 | | | 25.3.10 | HAC Control Register (HACACR) | 971 | | 25.4 | AC 97 | Frame Slot Structure | 973 | | 25.5 | Operati | ion | 974 | | | 25.5.1 | Receiver | 974 | | | 25.5.2 | Transmitter | 975 | | | 25.5.3 | DMA | 975 | | | 25.5.4 | Interrupts | 975 | | | 25.5.5 | Initialization Sequence | 976 | | | 25.5.6 | Notes | 981 | | | 25.5.7 | Reference | 981 | | Sect | ion 26 | Serial Sound Interface (SSI) Module | 983 | | 26.1 | | 28 | | | 26.2 | | Output Pins | | | 26.3 | - | er Descriptions | | | | 26.3.1 | Control Register (SSICR) | 986 | | | | Status Register (SSISR) | | | | 26.3.3 | Transmit Data Register (SSITDR) | 997 | | | | Receive Data Register (SSIRDR) | | | 26.4 | Operat | ion | 998 | | | 26.4.1 | Bus Format | 998 | | | 26.4.2 | Non-Compressed Modes | 999 | | | 26.4.3 | Compressed Modes | 1008 | | | 26.4.4 | Operation Modes | 1011 | | | 26.4.5 | Transmit Operation | 1012 | | | 26.4.6 | Receive Operation | 1015 | | | 26.4.7 | Serial Clock Control | 1018 | | 26.5 | Usage | Note | 1019 | | | 26.5.1 | Restrictions when an Overflow Occurs during Receive DMA Operation | 1019 | | Sect | ion 27 | NAND Flash Memory Controller (FLCTL) | 1021 | | 27.1 | | es | | | 27.2 | Input/C | Output Pins | 1024 | | 27.3 | | er Descriptions | | | | _ | Common Control Register (FLCMNCR) | | | | | Command Control Register (FLCMDCR) | | | | | Command Code Register (FLCMCDR) | | | | 27.3.4 | Address Register (FLADR) | 1030 | |------|---------|------------------------------------------------|------| | | 27.3.5 | Data Counter Register (FLDTCNTR) | 1032 | | | 27.3.6 | Data Register (FLDATAR) | 1033 | | | 27.3.7 | Interrupt DMA Control Register (FLINTDMACR) | 1034 | | | 27.3.8 | Ready Busy Timeout Setting Register (FLBSYTMR) | 1039 | | | 27.3.9 | Ready Busy Timeout Counter (FLBSYCNT) | 1040 | | | 27.3.10 | Data FIFO Register (FLDTFIFO) | 1041 | | | 27.3.11 | Control Code FIFO Register (FLECFIFO) | 1042 | | | 27.3.12 | 2 Transfer Control Register (FLTRCR) | 1043 | | 27.4 | Operat | ion | 1044 | | | 27.4.1 | Operating Modes | 1044 | | | 27.4.2 | Command Access Mode | 1044 | | | 27.4.3 | Sector Access Mode | 1046 | | | 27.4.4 | ECC Error Correction | 1048 | | | 27.4.5 | Status Read | 1049 | | 27.5 | Examp | le of Register Setting | 1050 | | 27.6 | Interru | pt Sources | 1053 | | 27.7 | DMA 7 | Transfer Specifications | 1053 | | Sect | ion 28 | General Purpose I/O (GPIO) | 1055 | | 28.1 | | es | | | 28.2 | Registe | er Descriptions | 1060 | | | 28.2.1 | Port A Control Register (PACR) | 1063 | | | 28.2.2 | Port B Control Register (PBCR) | 1064 | | | 28.2.3 | Port C Control Register (PCCR) | 1066 | | | | Port D Control Register (PDCR) | | | | 28.2.5 | Port E Control Register (PECR) | 1069 | | | 28.2.6 | Port F Control Register (PFCR) | 1070 | | | 28.2.7 | Port G Control Register (PGCR) | 1072 | | | 28.2.8 | Port H Control Register (PHCR) | 1074 | | | 28.2.9 | Port J Control Register (PJCR) | 1075 | | | 28.2.10 | Port K Control Register (PKCR) | 1077 | | | 28.2.11 | Port L Control Register (PLCR) | 1079 | | | 28.2.12 | 2 Port M Control Register (PMCR) | 1080 | | | 28.2.13 | B Port A Data Register (PADR) | 1081 | | | 28.2.14 | 4 Port B Data Register (PBDR) | 1081 | | | 28.2.15 | 5 Port C Data Register (PCDR) | 1082 | | | 28.2.16 | 5 Port D Data Register (PDDR) | 1082 | | | | 7 Port E Data Register (PEDR) | | | | 20 2 10 | R Port F Data Register (PFDR) | 1004 | | | 28.2.19 | Port G Data Register (PGDR) | 1084 | |------|---------|----------------------------------------------------------------|------| | | 28.2.20 | Port H Data Register (PHDR) | 1085 | | | 28.2.21 | Port J Data Register (PJDR) | 1085 | | | | Port K Data Register (PKDR) | | | | 28.2.23 | B Port L Data Register (PLDR) | 1086 | | | 28.2.24 | Port M Data Register (PMDR) | 1087 | | | 28.2.25 | 5 Port E Pull-Up Control Register (PEPUPR) | 1087 | | | 28.2.26 | 5 Port H Pull-Up Control Register (PHPUPR) | 1088 | | | 28.2.27 | Port J Pull-Up Control Register (PJPUPR) | 1089 | | | 28.2.28 | Port K Pull-Up Control Register (PKPUPR) | 1090 | | | 28.2.29 | Port M Pull-Up Control Register (PMPUPR) | 1091 | | | 28.2.30 | Input-Pin Pull-Up Control Register 1 (PPUPR1) | 1092 | | | 28.2.31 | Input-Pin Pull-Up Control Register 2 (PPUPR2) | 1093 | | | 28.2.32 | 2 On-chip Module Select Register (OMSELR) | 1094 | | 28.3 | Usage | Example | 1097 | | | 28.3.1 | Port Output Function | 1097 | | | 28.3.2 | Port Input function | 1098 | | | 28.3.3 | On-chip Module Function | 1099 | | Sect | ion 29 | User Break Controller (UBC) | 1101 | | 29.1 | | es | | | 29.2 | Registe | er Descriptions | 1103 | | | 29.2.1 | Match Condition Setting Registers 0 and 1 (CBR0 and CBR1) | 1105 | | | 29.2.2 | Match Operation Setting Registers 0 and 1 (CRR0 and CRR1) | 1111 | | | 29.2.3 | Match Address Setting Registers 0 and 1 (CAR0 and CAR1) | 1113 | | | 29.2.4 | Match Address Mask Setting Registers 0 and 1 (CAMR0 and CAMR1) | 1114 | | | 29.2.5 | Match Data Setting Register 1 (CDR1) | 1115 | | | 29.2.6 | Match Data Mask Setting Register 1 (CDMR1) | 1116 | | | 29.2.7 | Execution Count Break Register 1 (CETR1) | 1117 | | | 29.2.8 | Channel Match Flag Register (CCMFR) | 1118 | | | 29.2.9 | Break Control Register (CBCR) | 1119 | | 29.3 | Operat | ion Description | 1120 | | | 29.3.1 | Definition of Words Related to Accesses | 1120 | | | 29.3.2 | User Break Operation Sequence | 1121 | | | 29.3.3 | Instruction Fetch Cycle Break | 1122 | | | 29.3.4 | Operand Access Cycle Break | 1123 | | | 29.3.5 | Sequential Break | 1124 | | | 29.3.6 | Program Counter Value to be Saved | 1126 | | 29.4 | User B | reak Debugging Support Function | 1127 | | 29.5 | User B | reak Examples | 1128 | | 29.6 | Usage I | Notes | . 1132 | |-------|---------|-----------------------------------------|--------| | Secti | on 30 | User Debugging Interface (H-UDI) | 1135 | | 30.1 | Feature | S | . 1135 | | 30.2 | Input/C | Output Pins | . 1137 | | 30.3 | Bounda | ary Scan TAP Controllers | | | | (IDCO | DE, EXTEST, SAMPLE/PRELOAD, and BYPASS) | . 1138 | | 30.4 | Registe | r Descriptions | . 1140 | | | 30.4.1 | Instruction Register (SDIR) | . 1141 | | | 30.4.2 | Interrupt Source Register (SDINT) | . 1142 | | | 30.4.3 | Bypass Register (SDBPR) | . 1142 | | | 30.4.4 | Boundary Scan Register (SDBSR) | . 1143 | | 30.5 | Operati | on | . 1152 | | | 30.5.1 | TAP Control | . 1152 | | | 30.5.2 | H-UDI Reset | . 1153 | | | 30.5.3 | H-UDI Interrupt | . 1153 | | 30.6 | Usage l | Notes | . 1154 | | Secti | on 31 | Electrical Characteristics | 1155 | | 31.1 | | te Maximum Ratings | | | 31.2 | | aracteristics | | | 31.3 | AC Cha | aracteristics | . 1159 | | | 31.3.1 | Clock and Control Signal Timing | . 1160 | | | 31.3.2 | Control Signal Timing | . 1163 | | | | Bus Timing | | | | 31.3.4 | DDRIF Signal Timing | . 1182 | | | | INTC Module Signal Timing | | | | | PCIC Module Signal Timing | | | | | DMAC Module Signal Timing | | | | 31.3.8 | TMU Module Signal Timing | . 1191 | | | 31.3.9 | CMT Module Signal Timing | . 1192 | | | 31.3.10 | SCIF Module Signal Timing | . 1193 | | | 31.3.11 | SIOF Module Signal Timing | . 1195 | | | 31.3.12 | HSPI Module Signal Timing | . 1199 | | | 31.3.13 | MMCIF Module Signal Timing | . 1201 | | | 31.3.14 | HAC Interface Module Signal Timing | . 1203 | | | 31.3.15 | SSI Interface Module Signal Timing | . 1205 | | | 31.3.16 | FLCTL Module Signal Timing | . 1207 | | | 31.3.17 | GPIO Signal Timing | . 1211 | | | 31.3.18 | H-UDI Module Signal Timing | . 1212 | | | | | | | 31.4 | AC Characteristic Test Conditions | 1214 | |------|------------------------------------------------|-------| | 31.5 | Change in Delay Time Based on Load Capacitance | 1215 | | App | endix | 1217 | | A. | CPU Operation Mode Register (CPUOPM) | 1217 | | B. | Instruction Prefetching and Its Side Effects | 1219 | | C. | Speculative Execution for Subroutine Return | 1220 | | D. | Register Address Map | 1221 | | E. | Package Dimensions | | | F. | Mode Pin Settings | 1256 | | G. | Pin Functions | | | | G.1 Pin States | 1258 | | | G.2 Handling of Unused Pins | 1267 | | H. | Turning On and Off Power Supply | | | I. | Version Registers (PVR, PRR) | 1276 | | J. | Part Number List | | | | | 4.000 | ## Figures | Section 1 | Overview | | |------------|----------------------------------------------------------|-----| | Figure 1.1 | SH7780 Block Diagram | 9 | | Figure 1.2 | SH7780 Pin Arrangement. | 10 | | Figure 1.3 | Physical Address Space of SH7780 | 28 | | Figure 1.4 | Relationship between AREASEL Bits and Memory Address Map | 29 | | | Programming Model | | | - | Data Formats | | | Figure 2.2 | CPU Register Configuration in Each Processing Mode | 36 | | Figure 2.3 | General Registers | 37 | | Figure 2.4 | Floating-Point Registers | 39 | | Figure 2.5 | Relationship between SZ bit and Endian | 45 | | Figure 2.6 | Formats of Byte Data and Word Data in Register | 47 | | Figure 2.7 | Data Formats in Memory | 48 | | Figure 2.8 | Processing State Transitions | 49 | | | Pipelining | | | - | Basic Pipelines | | | Figure 4.2 | Instruction Execution Patterns (1) | 75 | | Figure 4.2 | Instruction Execution Patterns (2) | 76 | | Figure 4.2 | Instruction Execution Patterns (3) | 77 | | - | Instruction Execution Patterns (4) | | | | Instruction Execution Patterns (5) | | | - | Instruction Execution Patterns (6) | | | | Instruction Execution Patterns (7) | | | Figure 4.2 | Instruction Execution Patterns (8) | 82 | | Figure 4.2 | Instruction Execution Patterns (9) | 83 | | | Exception Handling | | | - | Instruction Execution and Exception Handling | | | Figure 5.2 | Example of General Exception Acceptance Order | 106 | | | Floating-Point Unit (FPU) | | | - | Format of Single-Precision Floating-Point Number | | | - | Format of Double-Precision Floating-Point Number | | | - | Single-Precision NaN Bit Pattern | | | | Floating-Point Registers | | | Figure 6.5 | Relation between SZ Bit and Endian | 139 | | Section 7 | Memory Management Unit (MMU) | | |-------------|-------------------------------------------------------|-----| | Figure 7.1 | Role of MMU | 149 | | Figure 7.2 | Virtual Address Space (AT in MMUCR = 0) | 150 | | Figure 7.3 | Virtual Address Space (AT in MMUCR = 1) | 151 | | Figure 7.4 | P4 Area | 153 | | Figure 7.5 | Physical Address Space | 154 | | Figure 7.6 | UTLB Configuration | 167 | | Figure 7.7 | Relationship between Page Size and Address Format | 169 | | Figure 7.8 | ITLB Configuration. | 170 | | Figure 7.9 | Flowchart of Memory Access Using UTLB | 171 | | Figure 7.10 | Flowchart of Memory Access Using ITLB | 172 | | Figure 7.11 | Operation of LDTLB Instruction | 175 | | Figure 7.12 | Memory-Mapped ITLB Address Array | 184 | | Figure 7.13 | Memory-Mapped ITLB Data Array | 185 | | Figure 7.14 | Memory-Mapped UTLB Address Array | 187 | | Figure 7.15 | Memory-Mapped UTLB Data Array | 188 | | Figure 7.16 | Physical Address Space (32-Bit Address Extended Mode) | 188 | | Figure 7.17 | PMB Configuration | 190 | | Figure 7.18 | Memory-Mapped PMB Address Array | 193 | | Figure 7.19 | Memory-Mapped PMB Data Array | 193 | | Section 8 | Caches | | | Figure 8.1 | Configuration of Operand Cache (OC) | 198 | | Figure 8.2 | Configuration of Instruction Cache (IC) | 199 | | Figure 8.3 | Configuration of Write-Back Buffer | 211 | | Figure 8.4 | Configuration of Write-Through Buffer | 211 | | Figure 8.5 | Memory-Mapped IC Address Array | 218 | | Figure 8.6 | Memory-Mapped IC Data Array | 219 | | Figure 8.7 | Memory-Mapped OC Address Array | 221 | | Figure 8.8 | Memory-Mapped OC Data Array | 222 | | Figure 8.9 | Store Queue Configuration | 223 | | Section 10 | Interrupt Controller (INTC) | | | Figure 10.1 | Block Diagram of INTC | 244 | | Figure 10.2 | Example of IRL Interrupt Connection | 297 | | Figure 10.3 | On-chip Module Interrupt Priority | 301 | | Figure 10.4 | Interrupt Operation Flowchart | 309 | | Figure 10.5 | Example of Interrupt Handling Routine | 312 | | Section 11 | Local Bus State Controller (LBSC) | | | Figure 11 1 | LBSC Block Diagram | 317 | | Figure 11.2 | Correspondence between Virtual Address Space and External Memory | | |--------------|---------------------------------------------------------------------------|-----| | | Space of LBSC | | | - | External Memory Space Allocation (29-bit address mode) | | | - | Basic Timing of SRAM Interface | | | Figure 11.5 | Example of 32-Bit Data-Width SRAM Connection | 363 | | Figure 11.6 | Example of 16-Bit Data-Width SRAM Connection | 364 | | Figure 11.7 | Example of 8-Bit Data-Width SRAM Connection | 365 | | Figure 11.8 | SRAM Interface Wait Timing (Software Wait Only) | 366 | | Figure 11.9 | SRAM Interface Wait Timing | | | | (Wait Cycle Insertion by RDY Signal, RDY Signal is synchronous input) | 367 | | Figure 11.10 | SRAM Interface Wait Timing (Read-Strobe Negate Timing Setting) | 369 | | Figure 11.11 | Burst ROM Basic Timing | 371 | | Figure 11.12 | Burst ROM Wait Timing | 371 | | Figure 11.13 | Burst ROM Wait Timing | 372 | | Figure 11.14 | CExx and DACK Output of ATA Complement Mode in DMA Transfer | 374 | | Figure 11.15 | Example of PCMCIA Interface | 377 | | Figure 11.16 | Basic Timing for PCMCIA Memory Card Interface | 378 | | Figure 11.17 | Wait Timing for PCMCIA Memory Card Interface | 379 | | Figure 11.18 | Basic Timing for PCMCIA I/O Card Interface | 380 | | Figure 11.19 | Wait Timing for PCMCIA I/O Card Interface | 381 | | Figure 11.20 | Dynamic Bus Sizing Timing for PCMCIA I/O Card Interface | 382 | | Figure 11.21 | Example of 32-Bit Data Width MPX Connection | 384 | | Figure 11.22 | MPX Interface Timing 1 (Single Read Cycle, IW = 0, No External Wait) | 384 | | Figure 11.23 | MPX Interface Timing 2 (Single Read, IW = 0, One External Wait Inserted) | 385 | | Figure 11.24 | MPX Interface Timing 3 (Single Write Cycle, IW = 0, No External Wait) | 385 | | Figure 11.25 | MPX Interface Timing 4 | | | | (Single Write Cycle, IW = 1, One External Wait Inserted) | 386 | | Figure 11.26 | MPX Interface Timing 5 | | | | (Burst Read Cycle, IW = 0, No External Wait, 32-Byte Data Transfer) | 386 | | Figure 11.27 | MPX Interface Timing 6 | | | | (Burst Read Cycle, IW = 0, External Wait Control, 32-Byte Data Transfer) | 387 | | Figure 11.28 | MPX Interface Timing 7 | | | | (Burst Write Cycle, IW = 0, No External Wait, 32-Byte Data Transfer) | 387 | | Figure 11.29 | MPX Interface Timing 8 | | | | (Burst Write Cycle, IW = 1, External Wait Control, 32-Byte Data Transfer) | 388 | | Figure 11.30 | Example of 32-Bit Data-Width Byte-Control SRAM | 389 | | Figure 11.31 | Byte-Control SRAM Basic Read Cycle (No Wait) | 390 | | Figure 11.32 | Byte-Control SRAM Basic Read Cycle (One Internal Wait Cycle) | 391 | | Figure 11.33 | Byte-Control SRAM Basic Read Cycle | | | | (One Internal Wait + One External Wait) | 392 | | Figure 11.34 | Wait Cycles between Access Cycles | . 394 | |--------------|----------------------------------------------------------------------------|-------| | Figure 11.35 | Arbitration Sequence | . 396 | | Figure 11.36 | Example of the Bus Release Restraint by the DMAC CHCR LCKN bit | . 398 | | | DDR-SDRAM Interface (DDRIF) | | | _ | DDRIF Block Diagram | | | - | Physical Address Space of This LSI | | | | Data Alignment in DDR-SDRAM and DDRIF | . 409 | | Figure 12.4 | Relationship between Write Values in SDMR and | | | | Output Signals to Memory Pins | . 423 | | Figure 12.5 | DDRIF Basic Timing | | | | (1-/2-/4-/8-Byte Single Burst Read without Auto Precharge) | . 430 | | Figure 12.6 | DDRIF Basic Timing | | | | (1-/2-/4-/8-Byte Single Burst Write without Auto Precharge) | . 431 | | Figure 12.7 | DDRIF Basic Timing (1-/2-/4-/8-Byte Single Burst Read with Auto Precharge) | . 432 | | Figure 12.8 | DDRIF Basic Timing | | | | (1-/2-/4-/8-Byte Single Burst Write with Auto Precharge) | . 433 | | Figure 12.9 | DDRIF Basic Timing (4 Burst Read: 32-byte without Auto Precharge) | . 434 | | Figure 12.10 | DDRIF Basic Timing (4 Burst Write: 32-byte without Auto Precharge) | . 435 | | Figure 12.11 | DDRIF Basic Timing (from Precharging All Banks to Bank Activation) | . 436 | | Figure 12.12 | DDRIF Basic Timing (Mode Register Setting) | .437 | | Figure 12.13 | DDRIF Basic Timing (Enter Auto-Refresh/Exit to Bank Activation) | . 438 | | Figure 12.14 | DDRIF Basic Timing (Enter Self-Refresh/Exit to Command Issuing) | . 439 | | | PCI Controller (PCIC) | | | Figure 13.1 | PCIC Block Diagram | . 445 | | - | SuperHyway Bus to PCI Local Bus Access | . 525 | | Figure 13.3 | SuperHyway Bus to PCI Local Bus Address Translation | | | | (PCI Memory Space 0) | . 526 | | Figure 13.4 | | | | | (PCI Memory Space 1) | . 527 | | Figure 13.5 | | | | | (PCI Memory Space 2) | . 527 | | Figure 13.6 | SuperHyway Bus to PCI Local Bus Address Translation (PCI I/O) | . 528 | | Figure 13.7 | Endian Conversion from SuperHyway Bus to PCI Local bus | | | | (Non-Byte Swapping: TBS = 0) | . 530 | | Figure 13.8 | Endian Conversion from SuperHyway Bus to PCI Local bus | | | | (Byte Swapping: TBS = 1) | . 531 | | Figure 13.9 | PCI local bus to SuperHyway bus Memory Map | . 532 | | Figure 13.10 | PCI Local Bus to SuperHyway Bus Address Translation | | | | (Local Address Space 0/1) | . 534 | | Figure 13.11 | PCI Local Bus to SuperHyway Bus Address Translation (PCIC I/O Space) | 535 | |--------------|-------------------------------------------------------------------------|-----| | Figure 13.12 | Endian Conversion from PCI Local Bus to SuperHyway bus | | | | (Non-Byte Swapping: TBS = 0) | 537 | | Figure 13.13 | Endian Conversion from PCI Local Bus to SuperHyway bus | | | | (Non-Byte Swapping: TBS = 1) | 538 | | Figure 13.14 | Cache Flush/Purge Execution Flow for PCI local Bus to SuperHyway Bus | 540 | | Figure 13.15 | Address Generation for Type 0 Configuration Access | 542 | | Figure 13.16 | PCI Local Bus Power Down State Transition | 545 | | Figure 13.17 | Master Write Cycle in Host Bus Bridge Mode (Single) | 546 | | Figure 13.18 | Master Read Cycle in Host Bus Bridge Mode (Single) | 547 | | Figure 13.19 | Master Write Cycle in Normal Mode (Burst) | 548 | | Figure 13.20 | Master Read Cycle in Normal Mode (Burst) | 549 | | Figure 13.21 | Target Read Cycle in Normal Mode (Single) | 551 | | Figure 13.22 | Target Write Cycle in Normal Mode (Single) | 552 | | Figure 13.23 | Target Memory Read Cycle in Host Bus Bridge Mode (Burst) | 553 | | Figure 13.24 | Target Memory Write Cycle in Host Bus Bridge Mode (Burst) | 554 | | Figure 13.25 | Master Write Cycle in Host Bus Bridge Mode (Burst, with stepping) | 555 | | Figure 13.26 | Target Memory Read Cycle in Host Bus Bridge Mode (Burst, with stepping) | 556 | | Section 14 | Direct Memory Access Controller (DMAC) | | | Figure 14.1 | Block Diagram of DMAC | 558 | | Figure 14.2 | Round-Robin Mode (example of channel 0 to 5) | 593 | | Figure 14.3 | Changes in Channel Priority in Round-Robin Mode | | | | (example of channel 0 to 5) | 594 | | Figure 14.4 | Data Flow of Dual Address Mode | 595 | | Figure 14.5 | Example of DMA Transfer Timing in Dual Address Mode | | | | (Source: Ordinary Memory, Destination: Ordinary Memory) | 596 | | Figure 14.6 | DMA Transfer Timing Example in Cycle-Steal Normal Mode 1 | | | | (DREQ Low Level Detection) | 597 | | Figure 14.7 | DMA Transfer Timing Example in Cycle-Steal Normal Mode 2 | | | | (DREQ Low Level Detection) | 598 | | Figure 14.8 | Example of DMA Transfer Timing in Cycle Steal Intermittent Mode | | | | (DREQ Low Level Detection) | 598 | | Figure 14.9 | DMA Transfer Timing Example in Burst Mode (DREQ Low Level Detection) | 599 | | | Bus State when Multiple Channels are Operating | | | Figure 14.11 | DMA Transfer Flowchart | 603 | | Figure 14.12 | Reload Mode Transfer | 605 | | Figure 14.13 | Example of DREQ Input Detection in Cycle Steal Mode Edge Detection | 606 | | Figure 14.14 | Example of DREQ Input Detection in Cycle Steal Mode Level Detection | 606 | | Figure 14.15 | Example of DREQ Input Detection in Burst Mode Edge Detection | 607 | | Figure 14.16 | Example of DREQ Input Detection in Burst Mode Level Detection | 607 | | Section 15 | Clock Pulse Generator (CFG) | | |-------------------------|-------------------------------------------------------------------|-----| | Figure 15.1 | Block Diagram of CPG | 614 | | Figure 15.2 | Points for Attention when Using Crystal Resonator | 622 | | Figure 15.3 | Points for Attention when Using PLL and DLL Circuit | 623 | | Section 16 | Watchdog Timer and Reset | | | Figure 16.1 | Block Diagram of WDT | 626 | | Figure 16.2 | WDT Counting Up Operation | 635 | | Figure 16.3 | STATUS Output during Power-on | 637 | | Figure 16.4 | STATUS Output by Reset input during Normal Operation | 637 | | Figure 16.5 | STATUS Output by Reset input during Sleep Mode | 638 | | Figure 16.6 Figure 16.7 | STATUS Output by Watchdog timer overflow Power-On Reset | (20 | | | during Normal Operation | 639 | | | during Sleep Mode | 639 | | Figure 16.8 | STATUS Output by Watchdog timer overflow Manual Reset | | | | during Normal Operation | 640 | | Figure 16.9 | STATUS Output by Watchdog timer overflow Manual Reset | | | | during Sleep Mode | 641 | | Section 17 | Power-Down Mode | | | Figure 17.1 | DDR-SDRAM Interface Operation when | | | | Turning System Power Supply On/Off | | | Figure 17.2 | Sequence for Turning Off System Power Supply in Self-Refresh Mode | | | Figure 17.3 | Sequence for Turning System Power Supply On/Off | | | Figure 17.4 | Mode Transition Diagram | | | Figure 17.5 | Status Pins Output from Sleep to Interrupt | 656 | | Section 18 | Timer Unit (TMU) | | | Figure 18.1 | Block Diagram of TMU | | | Figure 18.2 | Example of Count Operation Setting Procedure | | | Figure 18.3 | TCNT Auto-Reload Operation | | | Figure 18.4 | Count Timing when Operating on Internal Clock | | | Figure 18.5 | Count Timing when Operating on External Clock | | | Figure 18.6 | Count Timing when Operating on on-chip RTC output Clock | 672 | | Figure 18.7 | Operation Timing when Using Input Capture Function | 673 | | Section 19 | Timer/Counter (CMT) | | | Figure 19.1 | Block Diagram of CMT | | | Figure 19.2 | Edge Detection (example of rising edge) | | | Figure 19.3 | 32-Bit Timer Mode: Input Capture (channel 1 and channel 0) | 692 | | Figure 194 | 32-bit Timer mode: Input Capture Operation Timing | 692 | | Figure 19.5 | CMT_CTRn Assert Timing (channel 0 and 1) | 694 | |--------------|------------------------------------------------------------------|-----| | Figure 19.6 | 32-Bit Timer Mode: Output Compare (channel 1 and channel 0) | 694 | | Figure 19.7 | 32-bit Timer Mode: Output Compare Operation Timing | | | | (Example of High output in Active and Not Active by CMTCHnST) | 695 | | Figure 19.8 | 32-bit Timer Mode: Output Compare Operation Timing | | | | (Example of High output in Active and Not Active by CMTFRT) | 695 | | Figure 19.9 | 16-Bit Timer Mode: Input Capture (channel 1 and channel 0) | 697 | | Figure 19.10 | 16-Bit Timer Mode: Input Capture Operation Timing | 698 | | Figure 19.11 | 16-Bit Timer Mode: Output Compare | | | | (CMT_CTR pins are available for channel 1 and channel 0) | 699 | | Figure 19.12 | 16-Bit Timer Mode: Output Compare Operation Timing | 700 | | Figure 19.13 | Up-Counter Mode (channel 1 and channel 0) | 701 | | Figure 19.14 | Up-counter Mode Operation Timing | 701 | | Figure 19.15 | Updown-Counter Mode (only channel 0) | 703 | | Figure 19.16 | Updown-Counter Mode: Countdown Operation Timing (only channel 0) | 703 | | Figure 19.17 | Rotary Switch Operation Count-Up Timing | 705 | | Figure 19.18 | Rotary Switch Operation Count-Down Timing | 705 | | Section 20 | Realtime Clock (RTC) | | | Figure 20.1 | Block Diagram of RTC | 708 | | Figure 20.2 | Examples of Time Setting Procedures. | 727 | | Figure 20.3 | Examples of Time Reading Procedures. | 728 | | Figure 20.4 | Example of Use of Alarm Function. | 729 | | Figure 20.5 | Example of Crystal Oscillator Circuit Connection | 731 | | Figure 20.6 | Interrupt Request Signal Generation Timing of Complex Sources | 732 | | Section 21 | Serial Communication Interface with FIFO (SCIF) | | | Figure 21.1 | Block Diagram of SCIF | 735 | | Figure 21.2 | SCIFO_RTS Pin (Only in Channel 0) | 736 | | Figure 21.3 | SCIFO_CTS Pin (Only in Channel 0) | 736 | | Figure 21.4 | SCIFn_SCK Pin (n = 0, 1) | 737 | | Figure 21.5 | SCIFn_TXD Pin (n = 0, 1) | 737 | | Figure 21.6 | SCIFn_RXD Pin (n = 0, 1) | 738 | | Figure 21.7 | Data Format in Asynchronous Communication | | | | (Example with 8-Bit Data, Parity, and Two Stop Bits) | | | Figure 21.8 | Sample SCIF Initialization Flowchart | | | Figure 21.9 | Sample Serial Transmission Flowchart | 776 | | Figure 21.10 | 1 | | | | (Example with 8-Bit Data, Parity, One Stop Bit) | | | Figure 21.11 | | | | Figure 21.12 | Sample Serial Reception Flowchart (1) | 779 | | Figure 21.12 Sample Serial Reception Flowchart (2) | 780 | |----------------------------------------------------------------------------------|------| | Figure 21.13 Sample SCIF Receive Operation | | | (Example with 8-Bit Data, Parity, One Stop Bit) | | | Figure 21.14 Sample Operation Using Modem Control (SCIFO_RTS) (Only in Channel 0 | )782 | | Figure 21.15 Data Format in Clocked Synchronous Communication | 783 | | Figure 21.16 Sample SCIF Initialization Flowchart | 785 | | Figure 21.17 Sample Serial Transmission Flowchart | 786 | | Figure 21.18 Sample SCIF Transmission Operation in Clocked Synchronous Mode | 787 | | Figure 21.19 Sample Serial Reception Flowchart (1) | | | Figure 21.19 Sample Serial Reception Flowchart (2) | 789 | | Figure 21.20 Sample SCIF Reception Operation in Clocked Synchronous Mode | 790 | | Figure 21.21 Sample Simultaneous Serial Transmission and Reception Flowchart | 791 | | Figure 21.22 Receive Data Sampling Timing in Asynchronous Mode | 795 | | Figure 21.23 Example of Synchronization Clock Transfer by DMAC | 796 | | Section 22 Serial I/O with FIFO (SIOF) | | | Figure 22.1 Block Diagram of SIOF | 798 | | Figure 22.2 Serial Clock Supply | 827 | | Figure 22.3 Serial Data Synchronization Timing | 829 | | Figure 22.4 SIOF Transmit/Receive Timing | 830 | | Figure 22.5 Transmit/Receive Data Bit Alignment | 832 | | Figure 22.6 Control Data Bit Alignment | 833 | | Figure 22.7 Control Data Interface (Slot Position) | 834 | | Figure 22.8 Control Data Interface (Secondary FS) | | | Figure 22.9 Example of Transmit Operation in Master Mode | 838 | | Figure 22.10 Example of Receive Operation in Master Mode | 839 | | Figure 22.11 Example of Transmit Operation in Slave Mode | 840 | | Figure 22.12 Example of Receive Operation in Slave Mode | 841 | | Figure 22.13 Transmit and Receive Timing (8-Bit Monaural Data (1)) | | | Figure 22.14 Transmit and Receive Timing (8-Bit Monaural Data (2)) | 845 | | Figure 22.15 Transmit and Receive Timing (16-Bit Monaural Data) | 846 | | Figure 22.16 Transmit and Receive Timing (16-Bit Stereo Data (1)) | 846 | | Figure 22.17 Transmit and Receive Timing (16-Bit Stereo Data (2)) | 847 | | Figure 22.18 Transmit and Receive Timing (16-Bit Stereo Data (3)) | 847 | | Figure 22.19 Transmit and Receive Timing (16-Bit Stereo Data (4)) | 848 | | Figure 22.20 Transmit and Receive Timing (16-Bit Stereo Data) | 848 | | Section 23 Serial Protocol Interface (HSPI) | | | Figure 23.1 Block Diagram of HSPI | | | Figure 23.2 Operational Flowchart | | | Figure 23.3 Timing Conditions when FBS = 0. | 863 | | Figure 23.4 | Timing Conditions when FBS = 1 | 864 | |--------------|----------------------------------------------------------------|-----| | Section 24 | Multimedia Card Interface (MMCIF) | | | Figure 24.1 | Block Diagram of MMCIF | 866 | | Figure 24.2 | DR Access Example | 899 | | Figure 24.3 | Example of Command Sequence for Commands | | | | Not Requiring Command Response | 903 | | Figure 24.4 | Example of Operational Flow for Commands | | | | Not Requiring Command Response | 904 | | Figure 24.5 | Example of Command Sequence for Commands without Data Transfer | | | | (No Data Busy State) | 905 | | Figure 24.6 | Example of Command Sequence for Commands without Data Transfer | | | | (with Data Busy State) | 906 | | Figure 24.7 | Example of Operational Flow for Commands without Data Transfer | 907 | | Figure 24.8 | Example of Command Sequence for Commands with Read Data | | | | (Block Size ≤ FIFO Size) | 909 | | Figure 24.9 | Example of Command Sequence for Commands with Read Data | | | | (Block Size > FIFO Size) | 910 | | Figure 24.10 | Example of Command Sequence for Commands with Read Data | | | | (Multiple Block Transfer) | 911 | | Figure 24.1 | Example of Command Sequence for Commands with Read Data | | | | (Stream Transfer) | 912 | | Figure 24.12 | 2 Example of Operational Flow for Commands with Read Data | | | | (Single Block Transfer) | 913 | | Figure 24.13 | B Example of Operational Flow for Commands with Read Data (1) | | | | (Open-ended Multiple Block Transfer) | 914 | | Figure 24.13 | B Example of Operational Flow for Commands with Read Data (2) | | | | (Open-ended Multiple Block Transfer) | 915 | | Figure 24.13 | B Example of Operational Flow for Commands with Read Data (3) | | | | (Pre-defined Multiple Block Transfer) | 916 | | Figure 24.13 | B Example of Operational Flow for Commands with Read Data (4) | | | | (Pre-defined Multiple Block Transfer) | 917 | | Figure 24.14 | Example of Operational Flow for Commands with Read Data | | | | (Stream Transfer) | 918 | | Figure 24.15 | 5 Example of Command Sequence for Commands with Write Data | | | | (Block Size ≤ FIFO Size) | 921 | | Figure 24.16 | 6 Example of Command Sequence for Commands with Write Data | | | | (Block Size > FIFO Size) | 922 | | Figure 24.17 | 7 Example of Command Sequence for Commands with Write Data | | | | (Multiple Block Transfer) | 923 | | Figure 24.18 | Example of Command Sequence for Commands with Write Data | | |--------------|--------------------------------------------------------------------------|-----| | | (Stream Transfer) | 924 | | Figure 24.19 | Example of Operational Flow for Commands with Write Data | | | | (Single Block Transfer) | 925 | | Figure 24.20 | Example of Operational Flow for Commands with Write Data (1) | | | | (Open-ended Multiple Block Transfer) | 926 | | Figure 24.20 | Example of Operational Flow for Commands with Write Data (2) | | | | (Open-ended Multiple Block Transfer) | 927 | | Figure 24.20 | Example of Operational Flow for Commands with Write Data (3) | | | | (Pre-defined Multiple Block Transfer) | 928 | | Figure 24.20 | Example of Operational Flow for Commands with Write Data (4) | | | | (Pre-defined Multiple Block Transfer) | 929 | | Figure 24.21 | Example of Operational Flow for Commands with Write Data | | | | (Stream Transfer) | | | Figure 24.22 | Example of Read Sequence Flow (Single Block Transfer) | | | Figure 24.23 | Example of Read Sequence Flow (1) (Open-ended Multiple Block Transfer) | | | Figure 24.23 | Example of Read Sequence Flow (2) (Open-ended Multiple Block Transfer) | 936 | | Figure 24.23 | Example of Read Sequence Flow (3) (Pre-defined Multiple Block Transfer) | 937 | | Figure 24.23 | Example of Read Sequence Flow (4) (Pre-defined Multiple Block Transfer) | 938 | | Figure 24.24 | Example of Operational Flow for Stream Read Transfer | 939 | | Figure 24.25 | Example of Operational Flow for Auto-mode | | | | Pre-defined Multiple Block Read Transfer (1) | 940 | | Figure 24.25 | Example of Operational Flow for Auto-mode | | | | Pre-defined Multiple Block Read Transfer (2) | | | Figure 24.26 | Example of Write Sequence Flow (1) (Single Block Transfer) | | | Figure 24.26 | Example of Write Sequence Flow (2) (Single Block Transfer) | | | Figure 24.27 | Example of Write Sequence Flow (1) (Open-ended Multiple Block Transfer) | | | Figure 24.27 | Example of Write Sequence Flow (2) (Open-ended Multiple Block Transfer) | | | Figure 24.27 | Example of Write Sequence Flow (3) (Pre-defined Multiple Block Transfer) | | | Figure 24.27 | Example of Write Sequence Flow (4) (Pre-defined Multiple Block Transfer) | | | Figure 24.28 | Example of Operational Flow for Stream Write Transfer | 950 | | Figure 24.29 | Example of Operational Flow for Auto-mode | | | | Pre-defined Multiple Block Write Transfer (1) | 951 | | Figure 24.29 | Example of Operational Flow for Auto-mode | | | | Pre-defined Multiple Block Write Transfer (2) | 952 | | | Audio Codec Interface (HAC) | 0.5 | | _ | Block Diagram | | | • | AC97 Frame Slot Structure | | | _ | Initialization Sequence | | | Figure 25.4 | Sample Flowchart for Off-Chip Codec Register Write | 977 | | Figure 25.5 | Sample Flowchart for Off-Chip Codec Register Read (1) | 978 | |--------------|-----------------------------------------------------------------------|------| | Figure 25.6 | Sample Flowchart for Off-Chip Codec Register Read (2) | 979 | | Figure 25.7 | Sample Flowchart for Off-Chip Codec Register Read (3) | 980 | | Section 26 | Serial Sound Interface (SSI) Module | | | Figure 26.1 | Block Diagram of SSI Module | | | Figure 26.2 | Philips Format (with no Padding) | 1000 | | Figure 26.3 | Philips Format (with Padding) | | | Figure 26.4 | Sony Format (with Serial Data First, Followed by Padding Bits) | 1001 | | Figure 26.5 | Matsushita Format (with Padding Bits First, Followed by Serial Data) | | | Figure 26.6 | Multi-channel Format (4 Channels, No Padding) | 1003 | | Figure 26.7 | Multi-channel Format (6 Channels with High Padding) | 1003 | | Figure 26.8 | Multi-channel Format (8 Channels, with Padding Bits First, | | | | Followed by Serial Data, with Padding) | 1004 | | Figure 26.9 | Basic Sample Format | | | | (Transmit Mode with Example System/Data Word Length) | 1005 | | Figure 26.10 | Inverted Clock | 1005 | | Figure 26.11 | Inverted Word Select | 1006 | | Figure 26.12 | Inverted Padding Polarity | 1006 | | Figure 26.13 | Padding Bits First, Followed by Serial Data, with Delay | 1006 | | Figure 26.14 | Padding Bits First, Followed by Serial Data, without Delay | 1007 | | Figure 26.15 | Serial Data First, Followed by Padding Bits, without Delay | 1007 | | Figure 26.16 | Parallel Right Aligned with Delay | 1007 | | Figure 26.17 | Mute Enabled | 1008 | | Figure 26.18 | Compressed Data Format, Slave Transmitter, Burst Mode Disabled | 1009 | | Figure 26.19 | Compressed Data Format, Slave Transmitter, and Burst Mode Enabled | 1009 | | Figure 26.20 | Transition Diagram between Operation Modes | 1011 | | Figure 26.21 | Transmission Using DMA Controller | 1013 | | Figure 26.22 | Transmission using Interrupt Data Flow Control | 1014 | | Figure 26.23 | Reception using DMA Controller | 1016 | | Figure 26.24 | Reception using Interrupt Data Flow Control | 1017 | | Section 27 | NAND Flash Memory Controller (FLCTL) | | | Figure 27.1 | FLCTL Block Diagram | 1023 | | Figure 27.2 | Read Operation Timing for NAND-Type Flash Memory (1) | 1044 | | Figure 27.3 | Programming Operation Timing for NAND-Type Flash Memory (1) | 1045 | | Figure 27.4 | Programming Operation Timing for NAND-Type Flash Memory (2) | 1045 | | Figure 27.5 | Relationship between DMA Transfer and Sector (Data and Control Code), | | | | and Memory and DMA Transfer | 1046 | | Figure 27.6 | Relationship between Sector Number and Address Expansion of | | | | NAND-Type Flash Memory | 1047 | | Figure 27.7 | Sector Access when Unusable Sector Exists in Continuous Sectors | 1048 | |--------------|-------------------------------------------------------------------|------| | Figure 27.8 | NAND Flash Command Access (Block Erase) | 1050 | | Figure 27.9 | NAND Flash Sector Access (Flash Write) Using DMA | 1051 | | Figure 27.10 | NAND Flash Command Access (Flash Read) | 1052 | | Section 28 | General Purpose I/O (GPIO) | | | Figure 28.1 | Port Data Output Timing (Example of Port A) | 1097 | | Figure 28.2 | Port Data input Timing (Example of Port A) | 1098 | | Section 29 | User Break Controller (UBC) | | | Figure 29.1 | Block Diagram of UBC | 1102 | | Figure 29.2 | Flowchart of User Break Debugging Support Function | 1127 | | Section 30 | User Debugging Interface (H-UDI) | | | Figure 30.1 | H-UDI Block Diagram | 1136 | | Figure 30.2 | Sequence for Switching from Boundary-Scan TAP Controller to H-UDI | 1139 | | Figure 30.3 | TAP Controller State Transitions | 1152 | | Figure 30.4 | H-UDI Reset. | 1153 | | Section 31 | <b>Electrical Characteristics</b> | | | Figure 31.1 | EXTAL Clock Input Timing | 1161 | | Figure 31.2 | CLKOUT Clock Output Timing (1) | 1161 | | Figure 31.3 | CLKOUT Clock Output Timing (2) | 1161 | | Figure 31.4 | Power-On Oscillation Settling Time | 1162 | | Figure 31.5 | MODE pins Setup/Hold Timing | 1162 | | Figure 31.6 | PLL Synchronization Settling Time | 1163 | | Figure 31.7 | Control Signal Timing. | 1163 | | Figure 31.8 | SRAM Bus Cycle: Basic Bus Cycle (No Wait) | 1165 | | Figure 31.9 | SRAM Bus Cycle: Basic Bus Cycle (One Internal Wait) | 1166 | | Figure 31.10 | SRAM Bus Cycle: Basic Bus Cycle | | | | (One Internal Wait + One External Wait) | 1167 | | Figure 31.11 | SRAM Bus Cycle: Basic Bus Cycle (No Wait, No Address Setup/ | | | | Hold Time Insertion, RDS = 1, RDH = 0, WTS = 1, WTH = 1) | 1168 | | Figure 31.12 | Parst ROM Bus Cycle (No Wait) | 1169 | | Figure 31.13 | Burst ROM Bus Cycle (1st Data: One Internal Wait + | | | | One External Wait; 2nd/3rd/4th Data: One Internal Wait) | 1170 | | Figure 31.14 | Burst ROM Bus Cycle (No Wait, No Address Setup/ | | | | Hold Time Insertion, RDS = 1, RDH = 0) | 1171 | | Figure 31.15 | Burst ROM Bus Cycle (One Internal Wait + One External Wait) | | | Figure 31.16 | 6 PCMCIA Memory Bus Cycle | 1173 | | Figure 31.17 | PCMCIA I/O Bus Cycle | 1174 | | | | | | Figure 31.18 | PCMCIA I/O Bus Cycle (TEDx = 1, THEx = 1, | | |--------------|-------------------------------------------------------------------|------| | | IW/PCIW = 1, One Internal Wait, Dynamic Bus Sizing) | 1175 | | Figure 31.19 | MPX Basic Bus Cycle: Read | 1176 | | Figure 31.20 | MPX Basic Bus Cycle: Write | 1177 | | Figure 31.21 | MPX Bus Cycle: Burst Read | 1178 | | Figure 31.22 | MPX Bus Cycle: Burst Write | 1179 | | Figure 31.23 | Byte Control SRAM Bus Cycle | 1180 | | Figure 31.24 | Byte Control SRAM Bus Cycle: Basic Read Cycle | | | | (No Wait, No Address Setup/Hold Time Insertion, RDS = 1, RDH = 0) | 1181 | | Figure 31.25 | MCLK Output Timing | 1183 | | Figure 31.26 | Read Timing of DDR-SDRAM (2 Burst Read) | 1184 | | Figure 31.27 | Write Timing of DDR-SDRAM (2 Burst Write) | 1185 | | Figure 31.28 | NMI Input Timing | 1186 | | Figure 31.29 | IRQ/IRL, GPIO Interrupt Input and IRQOUT Output Timing | 1187 | | Figure 31.30 | PCI Clock Input Timing | 1189 | | Figure 31.31 | Output Signal Timing | 1189 | | Figure 31.32 | Input Signal Timing | 1189 | | Figure 31.33 | DREQ and DRAK Timing | 1190 | | Figure 31.34 | TCLK Input Timing | 1191 | | Figure 31.35 | CMT Timing (1) | 1192 | | Figure 31.36 | CMT Timing (2) | 1192 | | Figure 31.37 | SCIFn_SCK Input Clock Timing (n = 0, 1) | 1193 | | Figure 31.38 | SCIF Channel n I/O Synchronous Mode Clock Timing (n = 0, 1) | 1194 | | Figure 31.39 | SIOF_MCLK Input Timing | 1195 | | Figure 31.40 | SIOF Transmission/Reception Timing (Master Mode 1, Fall Sampling) | 1196 | | Figure 31.41 | SIOF Transmission/Reception Timing (Master Mode 1, Rise Sampling) | 1196 | | Figure 31.42 | SIOF Transmission/Reception Timing (Master Mode 2, Fall Sampling) | 1197 | | Figure 31.43 | SIOF Transmission/Reception Timing (Master Mode 2, Rise Sampling) | 1197 | | Figure 31.44 | SIOF Transmission/Reception Timing (Slave Mode 1, Slave Mode 2) | 1198 | | Figure 31.45 | HSPI Data Output/Input Timing | 1200 | | Figure 31.46 | MMCIF Transmit Timing. | 1201 | | Figure 31.47 | MMCIF Receive Timing | 1202 | | Figure 31.48 | HAC Cold Reset Timing | 1203 | | Figure 31.49 | HAC SYNC Output Timing | 1203 | | Figure 31.50 | HAC Clock Input Timing | 1203 | | Figure 31.51 | HAC Interface Module Signal Timing | 1204 | | Figure 31.52 | SSI Clock Input/Output Timing | 1205 | | Figure 31.53 | SSI Transmit Timing (1) | 1205 | | Figure 31.54 | SSI Transmit Timing (2) | 1206 | | Figure 31.55 | SSI Receive Timing (1) | 1206 | | Figure 31.56 | SSI Receive Timing (2) | 1206 | |--------------|------------------------------------------------|------| | Figure 31.57 | Command Issue Timing of NAND-type Flash Memory | 1208 | | Figure 31.58 | Address Issue Timing of NAND-type Flash Memory | 1209 | | Figure 31.59 | Data Read Timing of NAND-type Flash Memory | 1209 | | Figure 31.60 | Data Write Timing of NAND-type Flash Memory | 1210 | | Figure 31.61 | Status Read Timing of NAND-type Flash Memory | 1210 | | Figure 31.62 | GPIO Timing. | 1211 | | Figure 31.63 | TCK Input Timing | 1212 | | Figure 31.64 | PRESET Hold Timing | 1213 | | Figure 31.65 | H-UDI Data Transfer Timing | 1213 | | Figure 31.66 | ASEBRK Pin Break Timing | 1213 | | Figure 31.67 | Output Load Circuit | 1214 | | Figure 31.68 | Load Capacitance-Delay Time | 1215 | | Appendix | | | | Figure B.1 | nstruction Prefetch. | 1219 | | Figure E.1 P | ackage Dimensions (449-Pin BGA) | 1255 | | Figure H.1 S | Sequence of Turning On and Off Power Supply | 1275 | # Tables | Section 1 | Overview | | |------------|-----------------------------------------------------|-----| | Table 1.1 | SH7780 Features | 2 | | Table 1.2 | Pin Functions | 11 | | Section 2 | Programming Model | | | Table 2.1 | Initial Register Values | 35 | | Table 2.2 | Bit Allocation for FPU Exception Handling | 45 | | Section 3 | Instruction Set | | | Table 3.1 | Execution Order of Delayed Branch Instructions | 51 | | Table 3.2 | Addressing Modes and Effective Addresses | 53 | | Table 3.3 | Notation Used in Instruction List | 57 | | Table 3.4 | Fixed-Point Transfer Instructions | 59 | | Table 3.5 | Arithmetic Operation Instructions | 61 | | Table 3.6 | Logic Operation Instructions | 63 | | Table 3.7 | Shift Instructions | 64 | | Table 3.8 | Branch Instructions | 65 | | Table 3.9 | System Control Instructions. | 66 | | Table 3.10 | Floating-Point Single-Precision Instructions | 69 | | Table 3.11 | Floating-Point Double-Precision Instructions | 70 | | Table 3.12 | Floating-Point Control Instructions | 70 | | Table 3.13 | Floating-Point Graphics Acceleration Instructions | 71 | | Section 4 | Pipelining | | | Table 4.1 | Representations of Instruction Execution Patterns | 74 | | Table 4.2 | Instruction Groups | 84 | | Table 4.3 | Combination of Preceding and Following Instructions | | | Table 4.4 | Issue Rates and Execution Cycles | 88 | | Section 5 | Exception Handling | | | Table 5.1 | Register Configuration | 97 | | Table 5.2 | States of Register in Each Operating Mode | 97 | | Table 5.3 | Exceptions | 102 | | Section 6 | Floating-Point Unit (FPU) | | | Table 6.1 | Floating-Point Number Formats and Parameters | 131 | | Table 6.2 | Floating-Point Ranges | 132 | | Table 6.3 | Bit Allocation for FPU Exception Handling | 140 | RENESAS | Section / IVI | temory Management Unit (MMO) | | |---------------|----------------------------------------------------------------------|-----| | Table 7.1 | Register Configuration | | | Table 7.2 | Register States in Each Processing State | 156 | | Section 8 C | aches | | | Table 8.1 | Cache Features | 197 | | Table 8.2 | Store Queue Features | 197 | | Table 8.3 | Register Configuration | | | Table 8.4 | Register States in Each Processing State | 200 | | Section 9 L | Memory | | | Table 9.1 | L Memory Addresses | 227 | | Table 9.2 | Register Configuration | 228 | | Table 9.3 | Register Status in Each Processing State | 228 | | Table 9.4 | Protective Function Exceptions to Access L Memory | 240 | | Section 10 | nterrupt Controller (INTC) | | | Table 10.1 | Interrupt Types | 246 | | Table 10.2 | INTC Pin Configuration | 250 | | Table 10.3 | INTC Register Configuration | 251 | | Table 10.4 | Register States in Each Operating Mode | 253 | | Table 10.5 | Interrupt Request Sources and INT2PRI0 to INT2PRI7 | 276 | | Table 10.6 | Correspondence between Bits in INT2A0 and Sources | 277 | | Table 10.7 | Correspondence between Bits in INT2A1 and Sources | 280 | | Table 10.8 | Correspondence between Bits in INT2MSKR and Interrupt Masking | 283 | | Table 10.9 | Correspondence between Bits in INT2MSKCR and Interrupt Mask Clearing | 285 | | Table 10.10 | Correspondence between Interrupt Input Pins and Bits in INT2GPIC | 295 | | Table 10.11 | IRL[3:0], IRL[7:4] Pins and Interrupt Levels | 298 | | Table 10.12 | Interrupt Exception Handling and Priority | 302 | | Table 10.13 | Interrupt Response Time | 311 | | Table 10.14 | Switching Sequence of IRQ/IRL[7:0] Pin Function | 313 | | Section 11 | Local Bus State Controller (LBSC) | | | Table 11.1 | Pin Configuration | 318 | | Table 11.2 | LBSC External Memory Space Map | 322 | | Table 11.3 | Correspondence Between External Pins (MODE4 and MODE3) | 324 | | Table 11.4 | Correspondence Between External Pin (MODE5) and Endian | 325 | | Table 11.5 | PCMCIA Interface Features | 325 | | Table 11.6 | PCMCIA Support Interface | 326 | | Table 11.7 | Register Configuration | 329 | | Table 11.8 | Register State in Each Processing Mode | 330 | | Table 11.9 | 32-Bit External Device/Big-Endian Access and Data Alignment | 353 | | Table 11.10 | 16-Bit External Device/Big-Endian Access and Data Alignment | 353 | |-------------|---------------------------------------------------------------------|-----| | Table 11.11 | 8-Bit External Device/Big-Endian Access and Data Alignment | 354 | | Table 11.12 | 32-Bit External Device/Little-Endian Access and Data Alignment | 355 | | Table 11.13 | 16-Bit External Device/Little-Endian Access and Data Alignment | 355 | | Table 11.14 | 8-Bit External Device/Little-Endian Access and Data Alignment | 356 | | Table 11.15 | Relationship between Address and CE When Using PCMCIA Interface | 375 | | Table 11.16 | Relationship between D31 to D29 and Access Size in Address Phase | 383 | | Section 12 | DDR-SDRAM Interface (DDRIF) | | | Table 12.1 | Pin Configuration | 403 | | Table 12.2 | Access and Data Alignment in Little Endian Mode | 406 | | Table 12.3 | Access and Data Alignment in Big Endian Mode | 408 | | Table 12.4 | Register Configuration | 410 | | Table 12.5 | Register States in Each Operating Mode | 411 | | Table 12.6 | SDRAM Commands Issuable by DDRIF | 426 | | Table 12.7 | Relationship between SPLIT Bits and Address Multiplexing | 429 | | Section 13 | PCI Controller (PCIC) | | | Table 13.1 | Input/Output Pins | 446 | | Table 13.2 | List of PCIC Registers | 449 | | Table 13.3 | Register States in Each Operating Mode | 452 | | Table 13.4 | Supported Bus Commands | 522 | | Table 13.5 | PCIC Address Map | 524 | | Table 13.6 | Interrupt Priority | 543 | | Section 14 | Direct Memory Access Controller (DMAC) | | | Table 14.1 | Pin Configuration | 559 | | Table 14.2 | Register Configuration of DMAC | 561 | | Table 14.3 | Register States in Each Processing Mode | 564 | | Table 14.4 | Transfer Request Sources | 587 | | Table 14.5 | Selecting External Request Detection with DL, DS Bits | 589 | | Table 14.6 | Selecting External Request Detection with DO Bit | 589 | | Table 14.7 | Peripheral Module Request Modes | 591 | | Table 14.8 | DMA Transfer Matrix in Auto-Request Mode (all channels) | 599 | | Table 14.9 | DMA Transfer Matrix in External Request Mode (only channels 0 to 3) | | | Table 14.10 | DMA Transfer Matrix in Peripheral module Request Mode | 601 | | Table 14.11 | Register Settings for SRAM, Burst ROM, Byte Control SRAM Interface | 611 | | Table 14.12 | Register Settings for PCMCIA Interface | 612 | | Table 14.13 | Register Settings for MPX Interface (Read Access) | 612 | | Table 14.14 | Register Settings for MPX Interface (Write Access) | 612 | | Section 15 | Clock Pulse Generator (CPG) | | |-------------|-----------------------------------------------------------|-----| | Table 15.1 | CPG Pin Configuration | 616 | | Table 15.2 | Clock Operating Modes | 617 | | Table 15.3 | Register configuration | 618 | | Table 15.4 | Register States of CPG in Each Processing Mode | 618 | | Section 16 | Watchdog Timer and Reset | | | Table 16.1 | Pin Configuration | 627 | | Table 16.2 | Register Configuration. | | | Table 16.3 | Register States in Each Processing Mode | 628 | | Section 17 | Power-Down Mode | | | Table 17.1 | Power-Down Modes | 644 | | Table 17.2 | Pin Configuration | 645 | | Table 17.3 | Register configuration | | | Table 17.4 | Register States in Each Processing Mode | | | Table 17.5 | Pin Configuration | 653 | | Section 18 | Timer Unit (TMU) | | | Table 18.1 | Pin Configuration | 659 | | Table 18.2 | Register Configuration. | | | Table 18.3 | Register States in Each Processing Mode | | | Table 18.4 | TMU Interrupt Sources | 674 | | Section 19 | Timer/Counter (CMT) | | | Table 19.1 | Pin Configuration | | | Table 19.2 | Register Configuration. | 679 | | Table 19.3 | Register States of CMT in Each Processing Mode | | | Table 19.4 | 32-bit Timer Mode: Example of Input Capture Setting | | | Table 19.5 | 32-bit Timer Mode: Example of Output Compare Setting | | | Table 19.6 | 16-bit Timer Mode: Example of Input Capture Setting | | | Table 19.7 | 16-bit Timer Mode: Example of Output Compare Setting | | | Table 19.8 | Setting Example of Up-counter Mode | | | Table 19.9 | Setting Example of Updown-counter Mode | | | Table 19.10 | S | | | Table 19.11 | CMT Interrupt Setting | 706 | | Section 20 | Realtime Clock (RTC) | | | Table 20.1 | RTC Pins | | | Table 20.2 | RTC Registers | | | Table 20.3 | Register States of RTC in Each Processing Mode | | | Table 20.4 | Crystal Oscillator Circuit Constants (Recommended Values) | 730 | | Section 21 | Serial Communication Interface with FIFO (SCIF) | | |-------------------|--------------------------------------------------------------|-----| | Table 21.1 | Pin Configuration | 739 | | Table 21.2 | Register Configuration | 740 | | Table 21.3 | Register States of SCIF in Each Processing Mode | 741 | | Table 21.4 | SCSMR Settings | | | Table 21.5 | SCSMR Settings for Serial Transfer Format Selection | 770 | | Table 21.6 | SCSMR and SCSCR Settings for SCIF Clock Source Selection | 771 | | Table 21.7 | Serial Transfer Formats (Asynchronous Mode) | 773 | | Table 21.8 | SCIF Interrupt Sources | 793 | | Section 22 | Serial I/O with FIFO (SIOF) | | | Table 22.1 | Pin Configuration | | | Table 22.2 | Register Configuration of SIOF | 800 | | Table 22.3 | Register States of SIOF in Each Processing Mode | | | Table 22.4 | Operation in Each Transfer Mode | 804 | | Table 22.5 | SIOF Serial Clock Frequency | 828 | | Table 22.6 | Serial Transfer Modes | 830 | | Table 22.7 | Frame Length | 831 | | Table 22.8 | Audio Mode Specification for Transmit Data | 833 | | Table 22.9 | Audio Mode Specification for Receive Data | 833 | | Table 22.10 | Setting Number of Channels in Control Data | 834 | | Table 22.11 | Conditions to Issue Transmit Request | 836 | | Table 22.12 | | | | Table 22.13 | Transmit and Receive Reset. | 842 | | Table 22.14 | SIOF Interrupt Sources | 843 | | Section 23 | Serial Protocol Interface (HSPI) | | | Table 23.1 | Pin Configuration | 851 | | Table 23.2 | Register Configuration | 851 | | Table 23.3 | Register States of HSPI in Each Processing Mode | 851 | | <b>Section 24</b> | Multimedia Card Interface (MMCIF) | | | Table 24.1 | Pin Configuration | 866 | | Table 24.2 | Register Configuration | | | Table 24.3 | Register States of HSPI in Each Processing Mode | 869 | | Table 24.4 | CMDR Configuration | 871 | | Table 24.5 | Correspondence between Commands and Settings of CMDTYR | | | | and RSPTYR | 892 | | Table 24.6 | Correspondence between Command Response Byte Number and RSPR | 895 | | Table 24.7 | MMCIF Interrupt Sources | 931 | | Section 25 | Audio Codec Interface (HAC) | | |-------------------|----------------------------------------------------------------|------| | Table 25.1 | Pin Configuration. | 956 | | Table 25.2 | Register Configuration | | | Table 25.3 | Register States of HAC in Each Processing Mode | 957 | | Table 25.4 | AC97 Transmit Frame Structure | 973 | | Table 25.5 | AC97 Receive Frame Structure | 974 | | <b>Section 26</b> | Serial Sound Interface (SSI) Module | | | Table 26.1 | Pin Configuration. | | | Table 26.2 | Register Configuration. | | | Table 26.3 | Register States of SSI in Each Processing Mode | 985 | | Table 26.4 | Bus Formats of SSI Module | | | Table 26.5 | Number of Padding Bits for Each Valid Configuration | 1002 | | Section 27 | NAND Flash Memory Controller (FLCTL) | | | Table 27.1 | Pin Configuration. | | | Table 27.2 | Register Configuration of FLCTL | | | Table 27.3 | Register States of FLCTL in Each Processing Mode | 1025 | | Table 27.4 | Status Read of NAND-Type Flash Memory | 1049 | | Table 27.5 | FLCTL Interrupt Requests | 1053 | | Table 27.6 | DMA Transfer Specifications | 1053 | | Section 28 | General Purpose I/O (GPIO) | | | Table 28.1 | Multiplexed Pins Controlled by Port Control Registers | | | Table 28.2 | Register Configuration | | | Table 28.3 | Register States of GPIO in Each Processing Mode | 1062 | | Section 29 | User Break Controller (UBC) | | | Table 29.1 | Register Configuration | | | Table 29.2 | Register Status in Each Processing State | | | Table 29.3 | Settings for Match Data Setting Register | | | Table 29.4 | Relation between Operand Sizes and Address Bits to be Compared | 1123 | | Section 30 | User Debugging Interface (H-UDI) | | | Table 30.1 | Pin Configuration | | | Table 30.2 | Commands Supported by Boundary-Scan TAP Controller | | | Table 30.3 | Register Configuration (1) | 1140 | | Table 30.4 | Register Configuration (2) | 1140 | | Table 30.5 | Register Status in Each Processing State | 1140 | | Table 30.6 | SDBSR Configuration | 1143 | | Section 31 | Electrical Characteristics | | | Table 31.1 | Absolute Maximum Ratings | 1155 | | Table 31.2 | DC Characteristics ( $T_a = -20 \text{ to } 75^{\circ}\text{C} / -40 \text{ to } 85^{\circ}\text{C}$ ) | 1156 | |-------------|--------------------------------------------------------------------------------------------------------|------| | Table 31.3 | Permissible Output Currents | | | Table 31.4 | Clock Timing | 1159 | | Table 31.5 | Clock and Control Signal Timing | 1160 | | Table 31.6 | Control Signal Timing | 1163 | | Table 31.7 | Bus Timing | 1164 | | Table 31.8 | DDRIF Signal Timing | 1182 | | Table 31.9 | INTC Module Signal Timing | 1186 | | Table 31.10 | PCIC Signal Timing (in PCIREQ/PCIGNT Non-Port Mode) (1) | 1188 | | Table 31.11 | DMAC Module Signal Timing | 1190 | | Table 31.12 | TMU Module Signal Timing | 1191 | | Table 31.13 | CMT Module Signal Timing | 1192 | | Table 31.14 | SCIF Module Signal Timing | 1193 | | Table 31.15 | SIOF Module Signal Timing | 1195 | | Table 31.16 | HSPI Module Signal Timing | 1199 | | Table 31.17 | MMCIF Module Signal Timing | 1201 | | Table 31.18 | HAC Interface Module Signal Timing | 1203 | | Table 31.19 | SSI Interface Module Signal Timing | 1205 | | Table 31.20 | FLCTL Module Signal Timing | 1207 | | Table 31.21 | GPIO Signal Timing | 1211 | | Table 31.22 | H-UDI Module Signal Timing | | | Appendix | | | | Table F.1 | Clock Operating Modes with External Pin Combination | | | Table F.2 | Area 0 Memory Map and Bus Width | 1256 | | Table F.3 | Endian | 1256 | | Table F.4 | PCI Mode | 1257 | | Table F.5 | Clock Input | 1257 | | Table F.6 | Mode Control | 1257 | | Table G.1 | Pin states in Reset, Power-Down State, and Bus-Released State | 1258 | | Table G.2 | Treatment of Unused Pins | 1267 | | Table I.1 | Register Configuration. | | | Table J.1 | SH7780 Product Lineup | 1277 | ## Section 1 Overview #### 1.1 SH7780 Features The SH7780 is an integrated system-on-a-chip microprocessor that is designed as a high performance, embedded, stand-alone Host Processor aimed at the multimedia, infotainment and consumer networking market. The SH7780 features a DDR-SDRAM interface that can be coupled to the DDR320\* or 266 SDRAM. Also, because of its built-in functions, such as a PCI bus controller, a DMA controller, timers, and serial communications functions with an audio interface, as required for multimedia, network, and OA equipment, use of the SH7780 enables a high performance and high integrated system. The SH7780 contains the new generation SH-4A 32-bit RISC (reduced instruction set computer) microprocessor core which runs at 400 MHz (720 MIPS, 2.8 GFLOPS). The SH-4A is upwardly compatible with the SH-1, SH-2, SH-3, and SH-4 microcomputers at the instruction set level. This microprocessor core integrates a cache memory and the MMU. Note: "DDR320" indicates the DDR-SDRAM bus interface which operates at a frequency of 160 MHz in this manual. The features of the SH7780 are summarized in table 1.1. #### Table 1.1 SH7780 Features | Table 1.1 | SII/700 Peacures | |-----------|-------------------------------------------------------------------------------------------------------| | Item | Features | | LSI | Operating frequency: 400 MHz | | | <ul> <li>Performance: 720MIPS, 2.8 GFLOPS</li> </ul> | | | <ul> <li>Voltage: 1.25 V (internal), 2.5 V (DDR-SDRAM interface), 3.3 V (I/O)</li> </ul> | | | <ul> <li>Superscalar architecture: Parallel execution of two instructions</li> </ul> | | | <ul> <li>Packages: 449-pin BGA (Size: 21 × 21 mm, pin pitch: 0.8 mm)</li> </ul> | | | <ul> <li>Local bus interface (External bus):</li> </ul> | | | <ul> <li>Separate 26-bit address and 32-bit data buses</li> </ul> | | | <ul> <li>External bus frequency: 100 MHz</li> </ul> | | | <ul> <li>DDR-SDRAM bus interface (External bus):</li> </ul> | | | <ul> <li>Separate 14-bit address and 32-bit data buses</li> </ul> | | | <ul><li>External bus frequency: 133 M or 160 MHz (DDR266/320)</li></ul> | | | <ul> <li>PCI bus interface (External bus):</li> </ul> | | | <ul> <li>32-bit address/data multiplexing</li> </ul> | | | <ul> <li>External bus frequency: 33M or 66 MHz</li> </ul> | | CPU | Renesas Technology original architecture | | | 32-bit internal data bus | | | General-register files: | | | <ul> <li>Sixteen 32-bit general registers (eight 32-bit shadow registers)</li> </ul> | | | <ul> <li>Seven 32-bit control registers</li> </ul> | | | <ul> <li>Four 32-bit system registers</li> </ul> | | | <ul> <li>RISC-type instruction set (upward compatible with the SH-1, SH-2, SH-3</li> </ul> | | | and SH-4 microcomputers) | | | <ul> <li>Instruction length: 16-bit fixed length for improved code efficiency</li> </ul> | | | <ul> <li>Load/store architecture</li> </ul> | | | <ul> <li>Delayed branch instructions</li> </ul> | | | <ul> <li>Instructions executed with conditions</li> </ul> | | | <ul> <li>Instruction set based on the C language</li> </ul> | | | <ul> <li>Super scalar which executes two instructions simultaneously including<br/>the FPU</li> </ul> | | | <ul> <li>Instruction execution time: Two instructions per cycle (max)</li> </ul> | | | Virtual address space: 4 Gbytes | | | Space identifier ASID: 8 bits, 256 virtual address spaces | | | On-chip multiplier | | | Seven-stage pipeline | | | | | | _ | |------|-----------------------------------------------------------------------------------------------------------------------------| | Item | Features | | FPU | On-chip floating-point coprocessor | | | <ul> <li>Supports single-precision (32 bits) and double-precision (64 bits)</li> </ul> | | | <ul> <li>Supports IEEE754-compliant data types and exceptions</li> </ul> | | | <ul> <li>Two rounding modes: Round to Nearest and Round to Zero</li> </ul> | | | <ul> <li>Handling of denormalized numbers: Truncation to zero or interrupt<br/>generation for IEEE754 compliance</li> </ul> | | | <ul> <li>Floating-point registers: 32 bits × 16 words × 2 banks</li> </ul> | | | (single-precision $\times$ 16 words or double-precision $\times$ 8 words) $\times$ 2 banks | | | <ul> <li>32-bit CPU-FPU floating-point communication register (FPUL)</li> </ul> | | | <ul> <li>Supports FMAC (multiply-and-accumulate) instruction</li> </ul> | | | <ul> <li>Supports FDIV (divide) and FSQRT (square root) instructions</li> </ul> | | | <ul> <li>Supports FLDI0/FLDI1 (load constant 0/1) instructions</li> </ul> | | | Instruction execution times | | | <ul> <li>Latency (FADD/FSUB): 3 cycles (single-precision), 5 cycles (double-precision)</li> </ul> | | | <ul> <li>Latency (FMAC/ FMUL): 5 cycles (single-precision), 7 cycles (double-precision)</li> </ul> | | | <ul> <li>Pitch (FADD/FSUB): 1 cycle (single-precision/double-precision)</li> </ul> | | | <ul> <li>— Pitch (FMAC/FMUL): 1 cycle (single-precision), 3 cycles (double-precision)</li> </ul> | | | Note: FMAC is supported for single-precision only. | | | • 3-D graphics instructions (single-precision only): | | | <ul> <li>4-dimensional vector conversion and matrix operations (FTRV): 4<br/>cycles (pitch), 8 cycles (latency)</li> </ul> | | | <ul> <li>4-dimensional vector (FIPR) inner product: 1 cycle (pitch), 5 cycles<br/>(latency)</li> </ul> | Ten-stage pipeline | Item | Features | |--------------------------|-----------------------------------------------------------------------------------------------| | Memory | 4 Gbytes of physical address space, 256 address space identifiers | | management<br>unit (MMU) | (address space identifier ASID: 8 bits) | | unit (iviivio) | Supports single virtual memory mode and multiple virtual memory mode | | | Supports multiple page sizes: 1 Kbyte, 4 Kbytes, 64 Kbytes, or 1 Mbyte | | | 4-entry full associative TLB for instructions | | | 64-entry full associative TLB for instructions and operands | | | Supports software selection of replacement method and random-counter replacement algorithms | | | Contents of TLB are directly accessible through address mapping | | Cache memory | Instruction cache (IC) | | • | 32-Kbyte 4-way set associative | | | 32-byte block length | | | Operand cache (OC) | | | <ul> <li>32-Kbyte 4-way set associative</li> </ul> | | | — 32-byte block length | | | <ul> <li>Selectable write method (copy-back or write-through)</li> </ul> | | | • Storage queue (32 bytes × 2 entries) | | L memory | Three independent read/write ports | | | <ul> <li>Instruction fetch access by the CPU</li> </ul> | | | <ul> <li>8-/16-/32-/64-bit operand access by the CPU</li> </ul> | | | <ul> <li>8-/16-/32-/64-bit and 16-/32-byte access by the SuperHyway bus<br/>master</li> </ul> | | | 16-Kbyte capacity | | | Supports memory protective functions during CPU accesses | | SuperHyway | 8-/16-/32-/64-bit and 16-/32-byte access from the SuperHyway bus | | memory | master | | | 32-Kbyte capacity | | Item | Features | |----------------------|-------------------------------------------------------------------------------------------------------------------| | Interrupt controller | Nine independent external interrupts: NMI and IRQ7 to IRQ0 | | (INTC) | NMI: Fall/rise selectable | | | <ul> <li>IRQ: Fall/rise/high level/low level selectable</li> </ul> | | | <ul> <li>15-level signed external interrupts: IRL3 to IRL0, or IRL7 to IRL4</li> </ul> | | | On-chip module interrupts: Priority level can be set for each module | | | The following modules can issue on-chip module interrupts: | | | TMU, RTC, SCIF, WDT, H-UDI, DMAC, CMT, HAC, PCIC, SIOF, HSPI, | | User break | MMCIF, SSI, FLCTL, and GPIO | | controller (UBC) | <ul> <li>Supports debugging by means of user break interrupts</li> <li>Two break channels</li> </ul> | | , | | | | <ul> <li>Address, data value, access type, and data size are available as break<br/>condition settings</li> </ul> | | | Supports sequential break functions | | Local bus state | Supports external memory access | | controller (LBSC) | External memory space divided into seven areas, each of up to 64 | | | Mbytes, with the following parameters settable for each area: | | | — Bus size (8, 16, or 32 bits) | | | <ul> <li>Number of wait cycles (hardware wait function also supported)</li> </ul> | | | — SRAM or burst ROM | | | <ul> <li>Supports PCMCIA interface (only in little endian mode)</li> </ul> | | | Big endian or little endian mode can be set | | DDR-SDRAM | The data bus width of the DDRIF is 32 bits | | interface (DDRIF) | Supports DDR-SDRAM self-refreshing | | | Supports the DDR320 or DDR266 SDRAM | | | Efficient data transfer is possible using the SuperHyway bus(Internal | | | bus) | | | Supports a 4-bank DDR-SDRAM | | | Supports a burst length of 2 | | | Connectable memory size: 256-Mbit, 512-Mbit, 1-Gbit, and 2-Gbit | | PCI bus controller (PCIC) PCI bus controller (subset of revision 2.2) 32-bit bus 33 MHz/66 MHz support PCI master/target support PCI host function support Built-in bus arbiter Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space Direct memory access controller (DMAC) PCI host function support Built-in bus arbiter Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space 12-channel physical address DMA controller 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) Bus modes: Cycle-steal or burst mode | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | — 33 MHz/66 MHz support PCI master/target support PCI host function support Built-in bus arbiter Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space 12-channel physical address DMA controller 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | PCI master/target support PCI host function support Built-in bus arbiter Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space Direct memory access controller (DMAC) 12-channel physical address DMA controller 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | <ul> <li>PCI host function support <ul> <li>Built-in bus arbiter</li> </ul> </li> <li>Interrupt requests can be sent to CPU</li> <li>Up to 512-Mbyte memory can be connected for PCI memory space</li> </ul> <li>Direct memory access controller (DMAC) <ul> <li>12-channel physical address DMA controller</li> <li>4-channel supports external requests (channel 0 to 3)</li> <li>Address space: 4 Gbytes on architecture</li> <li>Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes</li> <li>Address modes:</li></ul></li> | | — Built-in bus arbiter Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space 12-channel physical address DMA controller (DMAC) 12-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | Interrupt requests can be sent to CPU Up to 512-Mbyte memory can be connected for PCI memory space 12-channel physical address DMA controller 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | Direct memory access controller (DMAC) 12-channel physical address DMA controller 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | Direct memory access controller (DMAC) • 12-channel physical address DMA controller • 4-channel supports external requests (channel 0 to 3) • Address space: 4 Gbytes on architecture • Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes • Address modes: — 2-bus-cycle dual address mode • Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests • Choice of DACK or DRAK (four external pins) | | 4-channel supports external requests (channel 0 to 3) Address space: 4 Gbytes on architecture Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes Address modes: — 2-bus-cycle dual address mode Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests Choice of DACK or DRAK (four external pins) | | <ul> <li>4-channel supports external requests (channel 0 to 3)</li> <li>Address space: 4 Gbytes on architecture</li> <li>Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes</li> <li>Address modes: <ul> <li>2-bus-cycle dual address mode</li> </ul> </li> <li>Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests</li> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | <ul> <li>Address space: 4 Gbytes on architecture</li> <li>Transfer data size: 8, 16, or 32 bits; 16, or 32 bytes</li> <li>Address modes: — 2-bus-cycle dual address mode</li> <li>Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests</li> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | <ul> <li>Address modes: <ul> <li>2-bus-cycle dual address mode</li> </ul> </li> <li>Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests</li> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | <ul> <li>2-bus-cycle dual address mode</li> <li>Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests</li> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | <ul> <li>Transfer requests: External (channel 0 to 3), peripheral module (channel 0 to 5), or auto-requests</li> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | <ul><li>0 to 5), or auto-requests</li><li>Choice of DACK or DRAK (four external pins)</li></ul> | | <ul> <li>Choice of DACK or DRAK (four external pins)</li> </ul> | | | | Bus modes: Cycle-steal or burst mode | | · | | Clock pulse • Main clock: 12 times XTAL clock generator (CPG) • Clock modes: | | • Clock modes. | | <ul> <li>— CPU frequency: 1/1 time main clock</li> </ul> | | <ul> <li>Local bus frequency: 1/4, 1/6, 1/8, or 1/12 times main clock</li> </ul> | | <ul> <li>— DDR-SDRAM frequency: 2/5 or 1/3 times main clock</li> </ul> | | (Supports DDR320 or DDR266 SDRAM devices) | | <ul> <li>— Peripheral frequency: 1/8 or 1/12 times main clock</li> </ul> | | Power-down modes: | | — Sleep mode | | Module standby mode | | Watchdog timer • Single-channel watchdog timer | | (WDT) (watchdog timer mode or interval timer mode can be selectable) | | Selectable reset function: Power-on reset or manual reset | | Item | Features | |-------------------------|--------------------------------------------------------------------------------------------------------------------| | Timer unit (TMU) | 6-channel auto-reload 32-bit timer | | | Input-capture function (only channel 2) | | | Choice of seven types counter input clocks (external and peripheral | | | clocks) | | Compare Match | 4-channel auto-reload 32-bit timers | | Timer (CMT) | Choice of 16 or 32 bits | | | Choice of 1-shot or free-running operation | | | Choice of an interrupt source or DMA transfer request from compare | | _ | match or overflow | | Realtime clock | On-chip clock and calendar functions | | (RTC) | <ul> <li>Built-in 32 kHz crystal oscillator with maximum 1/256 second resolution<br/>(cycle interrupts)</li> </ul> | | | RTC power supply back-up function | | Serial | Two full-duplex communications channels | | communication interface | On-chip 64-byte FIFOs for all channels | | (SCIF) | Choice of asynchronous mode or synchronous mode | | | Can select any bit rate generated by on-chip baud-rate generator | | | On-chip modem control function (SCIF0_RTS and SCIF0_CTS) for | | | channel 0 | | Serial I/O with FIFO | Internal 64-byte transmit/receive FIFOs | | (SIOF) | <ul> <li>Supports 8-/16-bit data and 16-bit stereo audio input/output</li> </ul> | | | Sampling rate clock input selectable from Pck and external pin | | | Maximum sampling rate: 48-kHz | | | Internal prescaler for Pck | | Serial protocol | • 1 channel | | interface (HSPI) | Master/slave mode | | | Selectable bit rate generated by on-chip baud-rate generator | | Multimedia card | Complies with the multimedia card system specification version 3.1 | | interface (MMCIF) | Supports MMC mode | | | Interface with MCCLK output for transfer clock output, MCCMD I/O for | | | command output/response input, MCDAT I/O (data I/O) | | | Four interrupt sources | | Item | Features | |---------------------------|----------------------------------------------------------------------------------------------------------| | Audio codec | Digital interface for audio codec | | interface (HAC) | Supports transfer for slot 1 to slot 4 | | | Choice of 16- or 20-bit DMA transfer | | | <ul> <li>Supports various sampling rates by adjusting slot data</li> </ul> | | | Generates interrupt: data ready, data request, overflow, and underrun | | Serial sound | 1-channel bi-directional transfer | | interface (SSI) | Support compressed-data and non-compressed-data transfer | | | <ul> <li>The compressed mode is used for continuous bit stream transfer</li> </ul> | | | <ul> <li>The non-compressed mode supports all serial audio streams divided<br/>into channels.</li> </ul> | | | The SSI module is configured as any of a transmitter or receiver. The | | | serial bus format can be used in the compressed and non-compressed | | | mode. | | NAND flash | Interface connectable to a NAND-type flash memory | | memory controller (FLCTL) | <ul> <li>Read or write in sector units (512 + 16 bytes)</li> </ul> | | controller (1 2012) | Read or write in byte units | | | Supports up to 512-Mbit of flash memory | | General purpose | <ul> <li>83 general purpose I/O ports (75 for I/Os and 8 for outputs)</li> </ul> | | I/O (GPIO) | GPIO interrupts are supported | | Debug interface | H-UDI (User Debugging Interface) | | | AUD (Advanced User Debugger) | ## 1.2 Block Diagram Figure 1.1 SH7780 Block Diagram #### 1.3 **Pin Arrangement** | 2 | | | | | | | | | | | | | | | | | | | | | | | | | | |----------------------------|---------------------------------------------|---------------------------------------|-----------------------------|----------------------------|----------|-------|------------|----------|----------|-------|----------|----------|----------|----------|----------|----------|----------|----------------------|----------|---------|----------|----------|------------|----------|--| | 25 vss.arc | VSSO | IRO/IRL7/<br>RD7 | IRQ/IRLIS/<br>FDS/<br>MODE4 | IRO/IRLZ | IWI | ADO | A D4 | CBE0 | AD11 | AD15 | STOP | PCIFFAME | AD18 | AD22 | AD24 | AD28 | GNT3 | GNIT | PCIRESET | NTA | vss | MPMD | VSSQ | VSSQ | | | 24 vBD-fffc | XRTCSTBI | VDDO | IRQ/IRL6/<br>RD6/<br>MODE6 | IRQ/IRL3 | IRCAIRLO | AD5 | AD2 | AD6 | AD9 | AD13 | PAR | TRDY | AD16 | AD20 | IDSEL | AD26 | AD30 | GNTZ | GNT0/ | VSS | NSS. | VDDO | VDDO | EXTAL | | | 23<br>EXTAL2 | | SCIF0_SCK/<br>HSPI_CLK/<br>FRE | ggv | IRQVIRLA/<br>FD4/<br>MODE3 | IRO/IRLT | AD3 | AD8 | AD12 | CBE1 | PERR | DEVSEL | CBE2 | AD19 | AD23 | AD25 | AD29 | REGG | REQI | PCICLK | NC* | oggv | VDDG | VSSQ | XTAL | | | 22<br>XTAL2 | SCIF0_RXD<br>HSPL_RX/<br>FRB | SCIFO_TXD<br>HSPI_TX<br>FWE/MODE8 | QQA | ggy | VDDG | AD1 | AD7 | AD10 | AD14 | SERR | LOCK | INDY | AD17 | AD21 | CBE3 | AD27 | AD31 | 雁図 | REGOUT | NC* | VDDQ | QQA | VSS-PLL1 | VDD-PLL1 | | | 21<br>SOIFI_TXD<br>/MCCLK | MODES<br>SCIF1_SCK<br>MCCMD | SCIFO_RTS<br>/HSPI_CS<br>/FSE | SCIFO_CTS<br>/INTD<br>/FCLE | VSSQ | VDDQ | VSSQ | VSS | QQA | QQA | VDDQ | VSS | VSS | NDD | VDDQ | QQA | QQA | VSS | VSS | VDDQ | VSSQ | QQA | VSS-PLL2 | VDD-PLL3 | VDD-PLL2 | | | 20<br>SIOF_SYNC/ | SSI_WS<br>SIOF_HXD/<br>HAC_SDIN/<br>SSI_SCK | SIDF_TXD/<br>HAC_SIDOUT/<br>SSI_SDATA | SCIF1_RXD<br>MCDAT | VDDG | | | | | | | | | | | | | | | | VSSQ | VSS-PLL3 | CSI | CS0 | CLKOUT | | | 19<br>AUDATA1/ | AUDATAO/<br>FD0 | SIDF_SCK/<br>HAC_BITQLK/<br>SSI_QLK | SIOF_MCLK | VDDQ | | | | | | | | | | | | | | | | vssa | SSS | SS | CSS<br>CSS | RDY | | | 18<br>AUDSYNC | /FCE<br>AUDCK<br>/FALE | AUDATA3<br>/FD3 | AUDATA2 | VDDQ | | | | | | | | | | | | | | | İ | VDDQ | 7S2 | is a | RD/FRWAE | ВĀ | | | 17<br>1 | | ASEBRK<br>/BRKACK | TRST | OS SV | | | | | | | | | | | | | | | | VDDQ | BACK | BREG | 00 | WEO | | | 16<br>back20<br>MRESETOUT/ | AUDATA2<br>DACK®<br>IRGOUT | тск | TMS | VSSQ | | | | | vss | | | | vss | VSSO | D3 | D2 | D1 | | | 15<br>DREGGY INTER INTER | _ | DACK1/<br>MODE 1 | VSSQ | ۸SS | | | | | \SS | \SS | \SS | \SS | NSS | v.SS | NSS N | | | | | NDD | VDDO | 9g | 9g | D4 | | | 14<br>DREGG | DREGI | DREGZ/<br>INTB/<br>AUDATA0 | VDDQ | QQA | | | <u>×</u> | | vss | ۸SS | vss | ۸SS | ۸SS | ۸SS | ۸SS | | | | | vsso | vDDQ | BQ | D7 | WET | | | 13 | MODE7<br>DRAK2/<br>CE2A/<br>AUDCK | DRAK3/<br>CE2B/<br>AUDSYNC | VDDQ | vDDQ | | | (Top view) | | vss | VSSQ | VSSQ | VSSQ | VSSQ | vsso | ۸SS | | | | | VSSQ | VSSQ | D11 | D10 | 6G | | | 12<br>PRESET | \ss | DRAKO/<br>MODE2 | VSSQ | VSSQ | | Į | <u>C</u> | | VSS | NSS | VSS-DDR | VSS-DDR | VSS-DDR | VSS | NSS. | | | | | VDDQ | VDDQ | D14 | D13 | D12 | | | 1.1 | MA4 | MA5 | vccq-DDR | VCCQ-DDR | | | | | vss | vss | VSS | VSS | VSS | VSS | NSS. | | | | | VDD | VDDQ | D15 | D16 | WE2/ | | | 10 mar | WA2 | NA6 | VSSQ-DDR | VSSQ-DDR V | | | | | vss | vss | VSS | VSS | VSS | NSS | NSS | | | | | vss | VSSQ | D19 | D18 | D17 | | | Q MA10 | MAO | MA.7 | VSSQ-DDR | SS/ | | | | | | | | | | | | | | | | vssa | D23 | D22 | 120 | 020 | | | 80 8 | BA1 | MAB | VCCQ-DDR | ddv | | | | | | | | | | | | | | | İ | VDDQ | D26 | 026 | D24 | WE3/ | | | 7<br>NARAS | MCS | MA9 | VCCQ-DDR | VCCQ-DDR | | | | | | | | | | | | | | | | VDD | D30 | D29 | D28 | D27 | | | 9 | MCAS | MA-11 | VSSQ-DDR | VSSQ-DDR | | | | | | | | | | | | | | | | ۸SS | A2 | A1 | AO | D31 | | | v MOLK | MA 13 | MA 12 | VSSQ-DDR | VSSQ-DDR | VSSQ-DDR | VSS | VDD | VSS-DLL1 | VSS | VSS | VSS-DLL2 | VSSQ-DDR | VCCQ-DDR | VCCQ-DDR | VCCQ-DDR | VSSQ-DDR | VCCQ-DDR | ddv | ۸SS | VSSQ | A6 | AS | A4 | A3 | | | 4 | CKE | уссорря | VCCQ-DDR | VCCQ-DDR | VCCQ-DDR | VSS | VDD | VDD-DLL1 | VDD | NDD | VDD-DLL2 | VSSQ-DDR | VCCQ-DDR | VCCQ-DDR | VSSQ-DDR | VSSQ-DDR | VCCQ-DDR | VDD | VSS | VDDQ | VSSQ | 88 | A8 | A7 | | | З | BKPRST | VSSQ-DDR | VSSQ-DDR | MDA18 | MDA20 | MDA22 | MDQ82 | MDOM2 | MDQS3 | MDOM3 | MDA25 | MDA27 | MDA29 | MDA31 | VSSQ-DDR | VSSQ-DDR | VCCQ-DDR | STATUS1/<br>CMT_CTR1 | A24 | A21 | A18 | VDDG | A11 | A10 | | | Z VCCQ-DDR | | VCCQ-DDR | MDA16 | MDA17 | MDA19 | MDA21 | MDA23 | MDA6 | MDQS0 | MDQM1 | MDA24 | MDA26 | MDA28 | MDA30 | MDA12 | MDA14 | VCCQ-DDR | STATUSQ/<br>CMT_CTR0 | A23 | A20 | A17 | A15 | VDDG | A12 | | | 1 VSSQ-DDR | | MDA0 | MDA1 | MDA2 | MDA3 | MDA4 | MDA5 | MDA7 | MDOM0 | MDQS1 | MDA8 | MDA9 | MDA10 | MDA11 | MDA13 | MDA15 | VOCQ-DDR | A25 | A22 | A19 | A16 | A14 | A13 | VSSQ | | | | | ပ | ٥ | ш | ш. | | | _ | <u>×</u> | | Σ | z | | ш | _ | | > | | <u> </u> | AA<br>A | AB | AC | AD | AE | | Figure 1.2 SH7780 Pin Arrangement #### 1.4 Pin Functions Table 1.2 lists the pin functions of the SH7780. In the I/O column, I, O, and IO indicate input, output, and input/output, respectively. In the GPIO column, for example, A0 indicates the port A0, which also functions as a general I/O port (input/output). **Table 1.2** Pin Functions | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|---------------------------|---------|----------------------------------------------------------------------------|-------| | 1 | A1 | VSSQ-DDR | _ | DDR I/O GND | | | 2 | A2 | VCCQ-DDR | _ | DDR I/O VCC | | | 3 | A3 | DDR-VREF | I | DDR VREF | | | 4 | A4 | MCLK | 0 | DDR clock | _ | | 5 | <b>A</b> 5 | MCLK | 0 | DDR clock | | | 6 | A6 | MWE | 0 | DDR write enable | | | 7 | A7 | MRAS | 0 | DDR RAS | | | 8 | A8 | BA0 | 0 | DDR bank address 0 | | | 9 | A9 | MA10 | 0 | DDR address | | | 10 | A10 | MA1 | 0 | DDR address | | | 11 | A11 | MA3 | 0 | DDR address | | | 12 | A12 | PRESET | 1 | Power-on reset | | | 13 | A13 | DRAK1/MODE7 | O/I | DMA channel 1 transfer request acknowledge/mode control 7 | L0(O) | | 14 | A14 | DREQ0 | 1 | DMA channel 0 request | K7 | | 15 | A15 | DREQ3/INTC/AUDATA1 | I/I/O | DMA channel 3 request/<br>PCI interrupt C/H-UDI emulator | K4* | | 16 | A16 | DACK2/MRESETOUT/AUDATA2 | 0/0/0 | DMA channel 2 bus<br>acknowledgment/manual reset output/<br>H-UDI emulator | K3 | | 17 | A17 | TDI | I | H-UDI data | | | 18 | A18 | AUDSYNC/FCE | O/O | H-UDI emulator/NAND flash CE | | | 19 | A19 | AUDATA1/FD1 | O/IO | H-UDI emulator/NAND flash data | | | 20 | A20 | SIOF_SYNC/HAC_SYNC/SSI_WS | 10/0/10 | SIOF flame synchronous/<br>HAC flame synchronous/SSI word select | J3 | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|---------------------------|--------|-----------------------------------------------------------------------------|-------| | 21 | A21 | SCIF1_TXD/MCCLK/MODE5 | O/O/I | SCIF 1 transmit data/<br>card clock output/mode control 5 | H6(O) | | 22 | A22 | XTAL2 | 0 | RTC clock | | | 23 | A23 | EXTAL2 | I | RTC crystal resonator | | | 24 | A24 | VDD-RTC | _ | RTC VDD | | | 25 | A25 | VSS-RTC | _ | RTC GND | | | 26 | B1 | VSSQ-DDR | _ | DDR I/O GND | | | 27 | B2 | VCCQ-DDR | _ | DDR I/O VCC | | | 28 | В3 | BKPRST | I | Back-up reset | | | 29 | B4 | CKE | 0 | DDR clock enable | | | 30 | B5 | MA13 | 0 | DDR address | | | 31 | В6 | MCAS | 0 | DDR CAS | | | 32 | B7 | MCS | 0 | DDR chip select | | | 33 | B8 | BA1 | 0 | DDR bank address 1 | | | 34 | В9 | MA0 | 0 | DDR address | | | 35 | B10 | MA2 | 0 | DDR address | | | 36 | B11 | MA4 | 0 | DDR address | | | 37 | B12 | VSS | _ | Internal GND | | | 38 | B13 | DRAK2/CE2A/AUDCK | 0/0/0 | DMA channel 2 transfer request<br>acknowledge/PCMCIA CE2/<br>H-UDI emulator | K1(O) | | 39 | B14 | DREQ1 | I | DMA channel 1 request | K6 | | 40 | B15 | DACKO/MODE0 | O/I | DMA channel 0 bus acknowledgement/mode control 0 | L3(O) | | 41 | B16 | DACK3/IRQOUT/AUDATA3 | 0/0/0 | DMA channel 3 bus acknowledgement/interrupt request output/H-UDI emulator | K2 | | 42 | B17 | TDO | 0 | H-UDI data | | | 43 | B18 | AUDCK/FALE | O/O | H-UDI emulator/NAND flash ALE | | | 44 | B19 | AUDATA0/FD0 | O/IO | H-UDI emulator/NAND flash data | | | 45 | B20 | SIOF_RXD/HAC_SDIN/SSI_SCK | I/I/IO | SIOF receive data/HAC serial data incoming to Rx frame/SSI serial bit clock | J4 | | 46 | B21 | SCIF1_SCK/MCCMD | IO/IO | SCIF1 serial clock/<br>MMCIF command response | H7 | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------------------------------|---------|-----------------------------------------------------------------------|-------| | 47 | B22 | SCIF0_RXD/HSPI_RX/FRB | 1/1/1 | SCIF receive data/HSPI receive data input/NAND flash ready or busy | H2 | | 48 | B23 | TCLK/IOIS16 | IO/I | TMU clock/PCMCIA IOIS16 | J0* | | 49 | B24 | XRTCSTBI | I | RTC standby | | | 50 | B25 | VSSQ | _ | I/O GND | | | 51 | C1 | MDA0 | Ю | DDR data | | | 52 | C2 | VCCQ-DDR | _ | DDR I/O VCC | | | 53 | СЗ | VSSQ-DDR | _ | DDR I/O GND | | | 54 | C4 | VCCQ-DDR | _ | DDR I/O VCC | | | 55 | C5 | MA12 | 0 | DDR address | | | 56 | C6 | MA11 | 0 | DDR address | | | 57 | C7 | MA9 | 0 | DDR address | | | 58 | C8 | MA8 | 0 | DDR address | | | 59 | C9 | MA7 | 0 | DDR address | | | 60 | C10 | MA6 | 0 | DDR address | | | 61 | C11 | MA5 | 0 | DDR address | | | 62 | C12 | DRAKO/MODE2 | O/I | DMA channel 0 transfer request acknowledge/mode control 2 | L1(O) | | 63 | C13 | DRAK3/CE2B/AUDSYNC | 0/0/0 | DMA channel 3 request<br>acknowledgment/PCMCIA CE2/<br>H-UDI emulator | K0(O) | | 64 | C14 | DREQ2/INTB/AUDATA0 | I/I/O | DMA channel 2 request/PCI interrupt<br>B/H-UDI emulator | K5* | | 65 | C15 | DACK1/MODE1 | O/I | DMA channel 1 bus acknowledgement/mode control 1 | L2(O) | | 66 | C16 | TCK | 1 | H-UDI clock | | | 67 | C17 | ASEBRK/BRKACK | I/O | H-UDI emulator | | | 68 | C18 | AUDATA3/FD3 | O/IO | H-UDI emulator/NAND flash data | | | 69 | C19 | SIOF_SCK/HAC_BITCLK/SSI_CLK | IO/I/IO | SIOF serial clock/HAC/SSI serial bit clock | : J1 | | 70 | C20 | SIOF_TXD/HAC_SDOUT/<br>SSI_SDATA | O/O/IO | SIOF transmit data/HAC serial data/<br>SSI serial data | J5 | | 71 | C21 | SCIF0_RTS/HSPI_CS/FSE | IO/IO/O | SCIF modem control/HSPI chip selection/NAND flash spare area enable | H0* | | | Pin | P: 11 | | <b>-</b> | o Dio : | |-----|-----|-----------------------------|---------|--------------------------------------------------------------------------------------|---------| | No. | No. | Pin Name | 1/0 | Function | GPIO* | | 72 | C22 | SCIF0_TXD/HSPI_TX/FWE/MODE8 | 0/0/0/I | SCIF0 transmit data/HSPI transmit<br>data/NAND flash write enable/<br>mode control 8 | H3(O) | | 73 | C23 | SCIF0_SCK/HSPI_CLK/FRE | IO/IO/O | SCIF0 serial clock/HSPI serial clock/NAND flash read enable | H4 | | 74 | C24 | VDDQ | _ | I/O VDD | | | 75 | C25 | IRQ/ĪRL7/FD7 | I/IO | IRL IRQ interrupt request 7/<br>NAND flash data | E6* | | 76 | D1 | MDA1 | Ю | DDR data | | | 77 | D2 | MDA16 | Ю | DDR data | | | 78 | D3 | VSSQ-DDR | _ | DDR I/O GND | | | 79 | D4 | VCCQ-DDR | _ | DDR I/O VCC | | | 80 | D5 | VSSQ-DDR | _ | DDR I/O GND | | | 81 | D6 | VSSQ-DDR | _ | DDR I/O GND | | | 82 | D7 | VCCQ-DDR | _ | DDR I/O VCC | | | 83 | D8 | VCCQ-DDR | _ | DDR I/O VCC | | | 84 | D9 | VSSQ-DDR | _ | DDR I/O GND | | | 85 | D10 | VSSQ-DDR | _ | DDR I/O GND | | | 86 | D11 | VCCQ-DDR | _ | DDR I/O VCC | | | 87 | D12 | VSSQ | _ | I/O GND | | | 88 | D13 | VDDQ | _ | I/O VDD | | | 89 | D14 | VDDQ | _ | I/O VDD | | | 90 | D15 | VSSQ | _ | I/O GND | | | 91 | D16 | TMS | 1 | H-UDI emulator | | | 92 | D17 | TRST | 1 | H-UDI emulator | | | 93 | D18 | AUDATA2/FD2 | O/IO | H-UDI emulator/NAND flash data | | | 94 | D19 | SIOF_MCLK/HAC_RES | I/O | SIOF master clock/HAC reset | J2 | | 95 | D20 | SCIF1_RXD/MCDAT | I/IO | SCIF1 receive data/MMCIF data | H5 | | 96 | D21 | SCIF0_CTS/INTD/FCLE | IO/I/O | SCIF modem control/PCI interrupt D /NAND flash command latch enable | H1* | | 97 | D22 | VDD | _ | Internal VDD | | | | | | | | | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|--------------------|--------|----------------------------------------------------------------|-------| | 98 | D23 | VDD | 1/0 | Internal VDD | GFIO. | | 99 | D23 | IRQ/IRL6/FD6/MODE6 | | | | | 99 | D24 | IRQ/IRL6/FD6/MODE6 | 1/10/1 | IRL IRQ interrupt request 6/NAND flash data/mode control 6 | | | 100 | D25 | IRQ/IRL5/FD5/MODE4 | I/IO/I | IRL IRQ interrupt request 5/NAND flash data/mode control 4 | | | 101 | E1 | MDA2 | Ю | DDR data | | | 102 | E2 | MDA17 | Ю | DDR data | _ | | 103 | E3 | MDA18 | Ю | DDR data | | | 104 | E4 | VCCQ-DDR | _ | DDR I/O VCC | | | 105 | E5 | VSSQ-DDR | _ | DDR I/O GND | | | 106 | E6 | VSSQ-DDR | _ | DDR I/O GND | | | 107 | E7 | VCCQ-DDR | _ | DDR I/O VCC | | | 108 | E8 | VDD | _ | Internal VDD | | | 109 | E9 | VSS | _ | Internal GND | | | 110 | E10 | VSSQ-DDR | _ | DDR I/O GND | | | 111 | E11 | VCCQ-DDR | _ | DDR I/O VCC | | | 112 | E12 | VSSQ | _ | I/O GND | | | 113 | E13 | VDDQ | _ | I/O VDD | | | 114 | E14 | VDD | _ | Internal VDD | | | 115 | E15 | VSS | _ | Internal GND | | | 116 | E16 | VSSQ | _ | I/O GND | | | 117 | E17 | VSSQ | _ | I/O GND | | | 118 | E18 | VDDQ | _ | I/O VDD | | | 119 | E19 | VDDQ | _ | I/O VDD | | | 120 | E20 | VDDQ | _ | I/O VDD | | | 121 | E21 | VSSQ | _ | I/O GND | | | 122 | E22 | VDD | _ | Internal VDD | | | 123 | E23 | IRQ/ĪRL4/FD4/MODE3 | I/IO/I | IRL IRQ interrupt request 4/<br>NAND flash data/mode control 3 | | | 124 | E24 | IRQ/ĪRL3 | I | IRL IRQ interrupt request 3 | | | 125 | E25 | IRQ/ĪRL2 | I | IRL IRQ interrupt request 2 | | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------|-----|-----------------------------|-------| | 126 | F1 | MDA3 | Ю | DDR data | | | 127 | F2 | MDA19 | Ю | DDR data | | | 128 | F3 | MDA20 | Ю | DDR data | | | 129 | F4 | VCCQ-DDR | _ | DDR I/O VCC | | | 130 | F5 | VSSQ-DDR | _ | DDR I/O GND | | | 131 | F21 | VDDQ | _ | I/O VDD | | | 132 | F22 | VDDQ | _ | I/O VDD | | | 133 | F23 | IRQ/IRL1 | 1 | IRL IRQ interrupt request 1 | | | 134 | F24 | IRQ/IRL0 | I | IRL IRQ interrupt request 0 | | | 135 | F25 | NMI | 1 | Nonmaskable interrupt | | | 136 | G1 | MDA4 | Ю | DDR data | | | 137 | G2 | MDA21 | Ю | DDR data | | | 138 | G3 | MDA22 | Ю | DDR data | | | 139 | G4 | VSS | _ | Internal GND | | | 140 | G5 | VSS | _ | Internal GND | | | 141 | G21 | VSSQ | _ | I/O GND | _ | | 142 | G22 | AD1 | Ю | PCI address/data | D1 | | 143 | G23 | AD3 | Ю | PCI address/data | D3 | | 144 | G24 | AD5 | Ю | PCI address/data | D5 | | 145 | G25 | AD0 | Ю | PCI address/data | D0 | | 146 | H1 | MDA5 | Ю | DDR data | _ | | 147 | H2 | MDA23 | Ю | DDR data | _ | | 148 | НЗ | MDQS2 | Ю | DDR data strobe | _ | | 149 | H4 | VDD | _ | Internal VDD | _ | | 150 | H5 | VDD | _ | Internal VDD | _ | | 151 | H21 | VSS | _ | Internal GND | _ | | 152 | H22 | AD7 | Ю | PCI address/data | D7 | | 153 | H23 | AD8 | Ю | PCI address/data | C0 | | 154 | H24 | AD2 | Ю | PCI address/data | D2 | | 155 | H25 | AD4 | Ю | PCI address/data | D4 | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------|-----|-------------------------|-------| | 156 | J1 | MDA7 | 10 | DDR data | 0.10 | | 157 | J2 | MDA6 | 10 | DDR data | | | 158 | J3 | MDQM2 | 0 | DDR data mask | | | 159 | J4 | VDD-DLL1 | _ | DLL1 VDD | | | 160 | J5 | VSS-DLL1 | _ | DLL1 GND | | | 161 | J21 | VDD | _ | Internal VDD | | | 162 | J22 | AD10 | Ю | PCI address/data | C2 | | 163 | J23 | AD12 | Ю | PCI address/data | C4 | | 164 | J24 | AD6 | Ю | PCI address/data | D6 | | 165 | J25 | CBE0 | Ю | PCI command/byte enable | | | 166 | K1 | MDQM0 | 0 | DDR data mask | | | 167 | K2 | MDQS0 | Ю | DDR data strobe | | | 168 | K3 | MDQS3 | Ю | DDR data strobe | | | 169 | K4 | VDD | _ | Internal VDD | | | 170 | K5 | VSS | _ | Internal GND | | | 171 | K10 | VSS | _ | Internal GND | | | 172 | K11 | VSS | _ | Internal GND | | | 173 | K12 | VSS | _ | Internal GND | | | 174 | K13 | VSS | _ | Internal GND | | | 175 | K14 | VSS | _ | Internal GND | | | 176 | K15 | VSS | _ | Internal GND | | | 177 | K16 | VSS | _ | Internal GND | | | 178 | K21 | VDD | _ | Internal VDD | | | 179 | K22 | AD14 | Ю | PCI address/data | C6 | | 180 | K23 | CBE1 | Ю | PCI command/byte enable | | | 181 | K24 | AD9 | Ю | PCI address/data | C1 | | 182 | K25 | AD11 | Ю | PCI address/data | СЗ | | 183 | L1 | MDQS1 | Ю | DDR data strobe | | | 184 | L2 | MDQM1 | 0 | DDR data mask | | | | Pin | | .,_ | | | |-----|-----|----------|--------------|-------------------|-------| | No. | No. | Pin Name | I/O | Function | GPIO* | | 185 | L3 | MDQM3 | 0 | DDR data mask | | | 186 | L4 | VDD | <u> </u> | Internal VDD | | | 187 | L5 | VSS | _ | Internal GND | | | 188 | L10 | VSS | _ | Internal GND | | | 189 | L11 | VSS | <u> </u> | Internal GND | | | 190 | L12 | VSS | _ | Internal GND | | | 191 | L13 | VSSQ | _ | I/O GND | | | 192 | L14 | VSS | _ | Internal GND | | | 193 | L15 | VSS | _ | Internal GND | | | 194 | L16 | VSS | _ | Internal GND | | | 195 | L21 | VDDQ | <del>_</del> | I/O VDD | | | 196 | L22 | SERR | Ю | PCI system error | | | 197 | L23 | PERR | Ю | PCI parity error | | | 198 | L24 | AD13 | Ю | PCI address/data | C5 | | 199 | L25 | AD15 | Ю | PCI address/data | C7 | | 200 | M1 | MDA8 | Ю | DDR data | | | 201 | M2 | MDA24 | Ю | DDR data | | | 202 | МЗ | MDA25 | Ю | DDR data | | | 203 | M4 | VDD-DLL2 | <del>_</del> | DLL2 VDD | | | 204 | M5 | VSS-DLL2 | <del>_</del> | DLL2 GND | | | 205 | M10 | VSS | _ | Internal GND | | | 206 | M11 | VSS | _ | Internal GND | | | 207 | M12 | VSSQ-DDR | _ | DDR I/O GND | | | 208 | M13 | VSSQ | _ | I/O GND | | | 209 | M14 | VSS | _ | Internal GND | | | 210 | M15 | VSS | _ | Internal GND | | | 211 | M16 | VSS | _ | Internal GND | | | 212 | M21 | VSS | _ | Internal GND | | | 213 | M22 | LOCK | Ю | PCI lock | | | 214 | M23 | DEVSEL | IO | PCI device select | | | | | | | | | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------|-----|-------------------------|-------| | 215 | M24 | PAR | Ю | PCI parity | | | 216 | M25 | STOP | Ю | PCI transaction stop | | | 217 | N1 | MDA9 | Ю | DDR data | | | 218 | N2 | MDA26 | Ю | DDR data | | | 219 | N3 | MDA27 | Ю | DDR data | | | 220 | N4 | VSSQ-DDR | _ | DDR I/O GND | | | 221 | N5 | VSSQ-DDR | _ | DDR I/O GND | | | 222 | N10 | VSS | _ | Internal GND | | | 223 | N11 | VSS | _ | Internal GND | | | 224 | N12 | VSSQ-DDR | _ | DDR I/O GND | | | 225 | N13 | VSSQ | _ | I/O GND | | | 226 | N14 | VSS | _ | Internal GND | | | 227 | N15 | VSS | _ | Internal GND | | | 228 | N16 | VSS | _ | Internal GND | | | 229 | N21 | VSS | _ | Internal GND | | | 230 | N22 | ĪRDY | Ю | PCI initiator ready | | | 231 | N23 | CBE2 | Ю | PCI command/byte enable | | | 232 | N24 | TRDY | Ю | PCI target ready | | | 233 | N25 | PCIFRAME | Ю | PCI cycle frame | | | 234 | P1 | MDA10 | Ю | DDR data | | | 235 | P2 | MDA28 | Ю | DDR data | | | 236 | P3 | MDA29 | Ю | DDR data | | | 237 | P4 | VCCQ-DDR | _ | DDR I/O VCC | | | 238 | P5 | VCCQ-DDR | _ | DDR I/O VCC | | | 239 | P10 | VSS | _ | Internal GND | | | 240 | P11 | VSS | _ | Internal GND | | | 241 | P12 | VSSQ-DDR | _ | DDR I/O GND | | | 242 | P13 | VSSQ | _ | I/O GND | | | 243 | P14 | VSS | _ | Internal GND | | | 244 | P15 | VSS | _ | Internal GND | | | No. No. Pin Name 245 P16 VSS 246 P21 VDD 247 P22 AD17 248 P23 AD19 249 P24 AD16 250 P25 AD18 251 R1 MDA11 252 R2 MDA30 | VO | Function Internal GND Internal VDD PCI address/data PCI address/data PCI address/data PCI address/data DDR data DDR data | B1<br>B3<br>B0<br>B2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------| | 246 P21 VDD 247 P22 AD17 248 P23 AD19 249 P24 AD16 250 P25 AD18 251 R1 MDA11 | 10<br>10<br>10<br>10 | Internal VDD PCI address/data PCI address/data PCI address/data PCI address/data DDR data DDR data | B3<br>B0 | | 247 P22 AD17 248 P23 AD19 249 P24 AD16 250 P25 AD18 251 R1 MDA11 | 10<br>10<br>10<br>10 | PCI address/data PCI address/data PCI address/data PCI address/data DDR data DDR data | B3<br>B0 | | 248 P23 AD19 249 P24 AD16 250 P25 AD18 251 R1 MDA11 | 10<br>10<br>10<br>10 | PCI address/data PCI address/data PCI address/data DDR data DDR data | B3<br>B0 | | 249 P24 AD16<br>250 P25 AD18<br>251 R1 MDA11 | 10<br>10<br>10 | PCI address/data PCI address/data DDR data DDR data | В0 | | 250 P25 AD18<br>251 R1 MDA11 | 10<br>10<br>10 | PCI address/data DDR data DDR data | | | 251 R1 MDA11 | 10 | DDR data | B2 | | | Ю | DDR data | | | 252 R2 MDA30 | | | | | | 10 | DDD data | | | 253 R3 MDA31 | | DDR data | | | 254 R4 VCCQ-DDR | _ | DDR I/O VCC | | | 255 R5 VCCQ-DDR | _ | DDR I/O VCC | | | 256 R10 VSS | _ | Internal GND | | | 257 R11 VSS | _ | Internal GND | | | 258 R12 VSS | _ | Internal GND | | | 259 R13 VSSQ | _ | I/O GND | | | 260 R14 VSS | _ | Internal GND | | | 261 R15 VSS | _ | Internal GND | | | 262 R16 VSS | _ | Internal GND | | | 263 R21 VDDQ | _ | I/O VDD | | | 264 R22 AD21 | IO | PCI address/data | B5 | | 265 R23 AD23 | Ю | PCI address/data | B7 | | 266 R24 AD20 | Ю | PCI address/data | B4 | | 267 R25 AD22 | IO | PCI address/data | B6 | | 268 T1 MDA13 | IO | DDR data | | | 269 T2 MDA12 | IO | DDR data | | | 270 T3 VSSQ-DDR | _ | DDR I/O GND | | | 271 T4 VSSQ-DDR | _ | DDR I/O GND | | | 272 T5 VCCQ-DDR | _ | DDR I/O VCC | | | 273 T10 VSS | _ | Internal GND | | | 274 T11 VSS | _ | Internal GND | | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------|-----|---------------------------------|------------| | 275 | T12 | VSS | _ | Internal GND | | | 276 | T13 | VSS | _ | Internal GND | | | 277 | T14 | VSS | _ | Internal GND | | | 278 | T15 | VSS | _ | Internal GND | | | 279 | T16 | VSS | _ | Internal GND | | | 280 | T21 | VDD | _ | Internal VDD | | | 281 | T22 | CBE3 | Ю | PCI command/byte enable | | | 282 | T23 | AD25 | Ю | PCI address/data | A1 | | 283 | T24 | IDSEL | I | PCI configuration device select | | | 284 | T25 | AD24 | Ю | PCI address/data | A0 | | 285 | U1 | MDA15 | Ю | DDR data | | | 286 | U2 | MDA14 | Ю | DDR data | | | 287 | U3 | VSSQ-DDR | _ | DDR I/O GND | | | 288 | U4 | VSSQ-DDR | _ | DDR I/O GND | | | 289 | U5 | VSSQ-DDR | _ | DDR I/O GND | | | 290 | U21 | VDD | _ | Internal VDD | | | 291 | U22 | AD27 | Ю | PCI address/data | A3 | | 292 | U23 | AD29 | Ю | PCI address/data | <b>A</b> 5 | | 293 | U24 | AD26 | Ю | PCI address/data | A2 | | 294 | U25 | AD28 | Ю | PCI address/data | A4 | | 295 | V1 | VCCQ-DDR | _ | DDR I/O VCC | | | 296 | V2 | VCCQ-DDR | _ | DDR I/O VCC | | | 297 | V3 | VCCQ-DDR | _ | DDR I/O VCC | | | 298 | V4 | VCCQ-DDR | _ | DDR I/O VCC | | | 299 | V5 | VCCQ-DDR | _ | DDR I/O VCC | | | 300 | V21 | VSS | _ | Internal GND | | | 301 | V22 | AD31 | Ю | PCI address/data | A7 | | 302 | V23 | REQ3 | I | Bus request (PCI host) | E3* | | 303 | V24 | AD30 | Ю | PCI address/data | A6 | | 304 | V25 | GNT3 | 0 | PCI bus grant | E0* | | | Pin | | | | | |-----|-----|------------------|------|-----------------------------------------------|-------| | No. | No. | Pin Name | I/O | Function | GPIO* | | 305 | W1 | A25 | 0 | Address bus | | | 306 | W2 | STATUS0/CMT_CTR0 | O/IO | Status0/CMT0 timer counter | | | 307 | W3 | STATUS1/CMT_CTR1 | O/IO | Status1/CMT1 timer counter | | | 308 | W4 | VDD | _ | Internal VDD | | | 309 | W5 | VDD | _ | Internal VDD | | | 310 | W21 | VSS | _ | Internal GND | | | 311 | W22 | REQ2 | I | Bus request (PCI host) | E4* | | 312 | W23 | REQ1 | I | Bus request (PCI host) | E5* | | 313 | W24 | GNT2 | 0 | PCI bus grant | E1* | | 314 | W25 | GNT1 | 0 | PCI bus grant | E2* | | 315 | Y1 | A22 | 0 | Address bus | | | 316 | Y2 | A23 | 0 | Address bus | | | 317 | Y3 | A24 | 0 | Address bus | | | 318 | Y4 | VSS | _ | Internal GND | | | 319 | Y5 | VSS | _ | Internal GND | | | 320 | Y21 | VDDQ | _ | I/O VDD | | | 321 | Y22 | REQ0/REQOUT | I/O | Bus request (PCI host)/<br>bus request output | | | 322 | Y23 | PCICLK | I | PCI input clock | | | 323 | Y24 | GNT0/GNTIN | O/I | PCI bus grant | | | 324 | Y25 | PCIRESET | 0 | PCI reset | | | 325 | AA1 | A19 | 0 | Address bus | | | 326 | AA2 | A20 | 0 | Address bus | | | 327 | AA3 | A21 | 0 | Address bus | | | 328 | AA4 | VDDQ | _ | I/O VDD | | | 329 | AA5 | VSSQ | _ | I/O GND | | | 330 | AA6 | VSS | _ | Internal GND | | | 331 | AA7 | VDD | _ | Internal VDD | | | 332 | AA8 | VDDQ | _ | I/O VDD | | | 333 | AA9 | VSSQ | _ | I/O GND | | | | | | | | | | Section Sect | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------|-----|-----------------|-------| | 335 AA11 VDD | | | | 1/0 | | GFIO. | | 336 AA12 VDDQ | | | | | | | | 337 AA13 VSSQ | | | | | | | | 338 AA14 VSSQ | | | | _ | | | | AA15 VDD | | | | _ | | | | AA16 VSS | | | | _ | | | | AA17 VDDQ | | | | _ | | | | 342 AA18 VDDQ — I/O VDD 343 AA19 VSSQ — I/O GND 344 AA20 VSSQ — I/O GND 345 AA21 VSSQ — I/O GND 346 AA22 NC — Open 347 AA23 NC — Open 348 AA24 VSS — Internal GND 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus G7 359 AB10 VSSQ — I/O V | | | | | | | | 343 AA19 VSSQ — I/O GND 344 AA20 VSSQ — I/O GND 345 AA21 VSSQ — I/O GND 346 AA22 NC — Open 347 AA23 NC — Open 348 AA24 VSS — Internal GND 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — <td></td> <td></td> <td></td> <td>_</td> <td></td> <td></td> | | | | _ | | | | 344 AA20 VSSQ — I/O GND 345 AA21 VSSQ — I/O GND 346 AA22 NC — Open 347 AA23 NC — Open 348 AA24 VSS — Internal GND 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 342 | AA18 | VDDQ | _ | I/O VDD | | | 345 AA21 VSSQ | 343 | AA19 | VSSQ | _ | I/O GND | | | 346 AA22 NC — Open 347 AA23 NC — Open 348 AA24 VSS — Internal GND 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 361 AB12 VDDQ — I/O GND | 344 | AA20 | VSSQ | _ | I/O GND | | | 347 AA23 NC | 345 | AA21 | VSSQ | _ | I/O GND | | | 348 AA24 VSS — Internal GND 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 346 | AA22 | NC | _ | Open | | | 349 AA25 INTA IO PCI interrupt A 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O GND | 347 | AA23 | NC | _ | Open | | | 350 AB1 A16 O Address bus 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 348 | AA24 | VSS | _ | Internal GND | | | 351 AB2 A17 O Address bus 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O GND 362 AB13 VSSQ — I/O GND | 349 | AA25 | ĪNTA | Ю | PCI interrupt A | | | 352 AB3 A18 O Address bus 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O GND 362 AB13 VSSQ — I/O GND | 350 | AB1 | A16 | 0 | Address bus | | | 353 AB4 VSSQ — I/O GND 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O GND 362 AB13 VSSQ — I/O GND | 351 | AB2 | A17 | 0 | Address bus | | | 354 AB5 A6 O Address bus 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O GND 362 AB13 VSSQ — I/O GND | 352 | AB3 | A18 | 0 | Address bus | | | 355 AB6 A2 O Address bus 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 353 | AB4 | VSSQ | _ | I/O GND | | | 356 AB7 D30 IO Data bus F6 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 354 | AB5 | A6 | 0 | Address bus | | | 357 AB8 D26 IO Data bus F2 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 355 | AB6 | A2 | 0 | Address bus | | | 358 AB9 D23 IO Data bus G7 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 356 | AB7 | D30 | Ю | Data bus | F6 | | 359 AB10 VSSQ — I/O GND 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 357 | AB8 | D26 | Ю | Data bus | F2 | | 360 AB11 VDDQ — I/O VDD 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 358 | AB9 | D23 | Ю | Data bus | G7 | | 361 AB12 VDDQ — I/O VDD 362 AB13 VSSQ — I/O GND | 359 | AB10 | VSSQ | _ | I/O GND | | | 362 AB13 VSSQ — I/O GND | 360 | AB11 | VDDQ | _ | I/O VDD | | | | 361 | AB12 | VDDQ | _ | I/O VDD | | | 363 AB14 VDDQ — I/O VDD | 362 | AB13 | VSSQ | _ | I/O GND | | | | 363 | AB14 | VDDQ | _ | I/O VDD | | | | Pin | | | | | |-----|------|----------|-----|---------------------|-------| | No. | No. | Pin Name | I/O | Function | GPIO* | | 364 | AB15 | VDDQ | _ | I/O VDD | | | 365 | AB16 | VSSQ | _ | I/O GND | | | 366 | AB17 | BACK | 0 | Bus acknowledgement | MO | | 367 | AB18 | CS4 | 0 | Chip select 4 | | | 368 | AB19 | CS6 | 0 | Chip select 6 | | | 369 | AB20 | VSS-PLL3 | _ | PLL3 GND | | | 370 | AB21 | VDD | _ | Internal VDD | _ | | 371 | AB22 | VDDQ | _ | I/O VDD | _ | | 372 | AB23 | VDDQ | _ | I/O VDD | | | 373 | AB24 | VSS | _ | Internal GND | | | 374 | AB25 | VSS | _ | Internal GND | | | 375 | AC1 | A14 | 0 | Address bus | | | 376 | AC2 | A15 | 0 | Address bus | | | 377 | AC3 | VDDQ | _ | I/O VDD | | | 378 | AC4 | A9 | 0 | Address bus | | | 379 | AC5 | A5 | 0 | Address bus | | | 380 | AC6 | A1 | 0 | Address bus | | | 381 | AC7 | D29 | Ю | Data bus | F5 | | 382 | AC8 | D25 | Ю | Data bus | F1 | | 383 | AC9 | D22 | Ю | Data bus | G6 | | 384 | AC10 | D19 | Ю | Data bus | G3 | | 385 | AC11 | D15 | Ю | Data bus | | | 386 | AC12 | D14 | Ю | Data bus | | | 387 | AC13 | D11 | Ю | Data bus | | | 388 | AC14 | D8 | Ю | Data bus | | | 389 | AC15 | D6 | Ю | Data bus | | | 390 | AC16 | D3 | Ю | Data bus | | | 391 | AC17 | BREQ | I | Bus request | M1 | | 392 | AC18 | BS | 0 | Bus start | | | 393 | AC19 | CS5 | 0 | Chip select 5 | | | | | | | | | | No. | Pin<br>No. | Pin Name | I/O | Function | GPIO* | |-----|------------|----------|-----|---------------------------------------|-------| | 394 | AC20 | CS1 | 0 | Chip select 1 | | | 395 | AC21 | VSS-PLL2 | _ | PLL2 GND | | | 396 | AC22 | VDD | _ | Internal VDD | | | 397 | AC23 | VDDQ | _ | I/O VDD | | | 398 | AC24 | VDDQ | _ | I/O VDD | | | 399 | AC25 | MPMD | I | Mode control | | | 400 | AD1 | A13 | 0 | Address bus | | | 401 | AD2 | VDDQ | _ | I/O VDD | | | 402 | AD3 | A11 | 0 | Address bus | | | 403 | AD4 | A8 | 0 | Address bus | | | 404 | AD5 | A4 | 0 | Address bus | | | 405 | AD6 | A0 | 0 | Address bus | | | 406 | AD7 | D28 | Ю | Data bus | F4 | | 407 | AD8 | D24 | Ю | Data bus | F0 | | 408 | AD9 | D21 | Ю | Data bus | G5 | | 409 | AD10 | D18 | Ю | Data bus | G2 | | 410 | AD11 | D16 | Ю | Data bus | G0 | | 411 | AD12 | D13 | Ю | Data bus | | | 412 | AD13 | D10 | Ю | Data bus | | | 413 | AD14 | D7 | Ю | Data bus | | | 414 | AD15 | D5 | Ю | Data bus | | | 415 | AD16 | D2 | Ю | Data bus | | | 416 | AD17 | D0 | Ю | Data bus | | | 417 | AD18 | RD/FRAME | 0 | Read strobe/MPX interface cycle frame | | | 418 | AD19 | CS2 | 0 | Chip select 2 | | | 419 | AD20 | CS0 | 0 | Chip select 0 | | | 420 | AD21 | VDD-PLL3 | _ | PLL3 VDD | | | 421 | AD22 | VSS-PLL1 | _ | PLL1 GND | | | 422 | AD23 | VSSQ | _ | I/O GND | | | 423 | AD24 | VDDQ | _ | I/O VDD | | | | Pin | | | | | |-----|------|------------------|-----|---------------------------------------------|-------| | No. | No. | Pin Name | 1/0 | Function | GPIO* | | 424 | AD25 | VSSQ | _ | I/O GND | | | 425 | AE1 | VSSQ | _ | I/O GND | | | 426 | AE2 | A12 | 0 | Address bus | | | 427 | AE3 | A10 | 0 | Address bus | | | 428 | AE4 | A7 | 0 | Address bus | | | 429 | AE5 | A3 | 0 | Address bus | | | 430 | AE6 | D31 | Ю | Data bus | F7 | | 431 | AE7 | D27 | Ю | Data bus | F3 | | 432 | AE8 | WE3/IOWR | O/O | Selection signal for D31 to D24 | | | 433 | AE9 | D20 | Ю | Data bus | G4 | | 434 | AE10 | D17 | Ю | Data bus | G1 | | 435 | AE11 | WE2/IORD | O/O | Selection signal for D23 to D16/PCMCIA IORD | | | 436 | AE12 | D12 | Ю | Data bus | | | 437 | AE13 | D9 | Ю | Data bus | | | 438 | AE14 | WE1 | 0 | Selection signal for D15 to D8 | | | 439 | AE15 | D4 | Ю | Data bus | | | 440 | AE16 | D1 | Ю | Data bus | | | 441 | AE17 | WE0/REG | O/O | Selection signal for D7 to D0/PCMCIA<br>REG | | | 442 | AE18 | $R/\overline{W}$ | 0 | Read/write | | | 443 | AE19 | RDY | I | Bus ready | | | 444 | AE20 | CLKOUT | 0 | Clock output | | | 445 | AE21 | VDD-PLL2 | _ | PLL2 VDD | | | 446 | AE22 | VDD-PLL1 | _ | PLL1 VDD | | | 447 | AE23 | XTAL | 0 | Crystal resonator | | | 448 | AE24 | EXTAL | I | External input clock/crystal resonator | | | 449 | AE25 | VSSQ | _ | I/O GND | | | | | | | | | Note: \* Can be used as a GPIO interrupt pin. (O) Only outputs. ### 1.5 Memory Address Map The SH7780 supports 32-bit virtual address space, and supports both 29-bit and 32-bit physical address spaces (normal mode and extended mode). For details of mappings from the virtual address space to the physical address spaces, see section 7, Memory Management Unit (MMU). The external memory space of the SH7780 consists of the LBSC space, DDRIF space and PCIC space. The LBSC has up to 384 Mbytes, the DDRIF has up to 256 Mbytes and the PCIC has up to 512 Mbytes external memory space individually and the SH7780 can control the external memory space up to 1152 Mbytes totally. Areas 0, 1, and 6 are controlled by the LBSC. Areas 2, 4, and 5 are controlled by the LBSC, DDRIF or PCIC that depends on the setting of the memory address map select register (MMSELR) of the LBSC. Note that area 3 is for the DDRIF. For details, see section 11, Local Bus Sate Controller (LBSC), section 12, DDR-SDRAM Interface (DDRIF) or section 13, PCI Controller (PCIC). Figure 1.3 shows the physical address space of the SH7780. Figure 1.4 shows the relationship between the AREASEL bits and the memory address map. The 32-bit physical address space corresponds with the address space of the SuperHyway bus. Figure 1.3 Physical Address Space of SH7780 Figure 1.4 Relationship between AREASEL Bits and Memory Address Map # 1.6 SuperHyway Bus The SH7780 is implemented with the SuperHyway bus as the system bus. The SuperHyway bus is a 32-bit-address, 64-bit-data internal bus capable of up to 200 MHz operation that is connected to on-chip modules to allow high speed communication. Each module that is connected to the SuperHyway bus operates as an initiator (i.e., bus master) that issues a transfer request or a target that replies with a response to the request. The transaction is controlled by the dedicated SuperHyway router. The CPU, PCIC, and DMAC modules can all operate as an initiator. The LRU method is used to decide the request priority of the SuperHyway bus mastership. The initial request priority order is: CPU > DMAC > PCIC. The response priority level is fixed: peripheral modules\* > DMAC > CPU > SuperHyway RAM > LBSC > PCIC > DDRIF. Note that when using debugging function (H-UDI emulator), the debugging functional module has the highest priority. The transfer data size varies with each module. For details, refer to the corresponding section for each module. An actual transaction on the SuperHyway bus is started from a request issued by the initiator module according to a read/write command sent to the SuperHyway bus address (physical address), and then the target module replies with a response to the request (LOAD/STORE transaction). In addition, a transaction that controls the cache coherency occurs if necessary (FLUSH/PURGE transaction). Note that these transactions are done automatically by the SuperHyway modules, so they cannot be explicitly issued by software. Note: "Peripheral modules" means modules that are connected to the peripheral bus (except for the INTC and DMAC modules). # 1.7 SuperHyway Memory (SuperHyway RAM) The SH7780 includes an on-chip SuperHyway memory which stores instructions or data. The SuperHyway memory has the following features. #### Capacity Total SuperHyway memory capacity is 32 Kbytes (512 words × 256 bits × 2 pages). #### Memory address map The SuperHyway memory is allocated within the physical address H'FE41 0000 to H'FE41 3FFF and H'FE42 0000 to H'FE42 3FFF. #### Ports Each page has one common read and write port, and is connected to the SuperHyway bus via a 4-stage buffer respectively. High-speed access to the SuperHyway memory is enabled by the SuperHyway bus master. #### Access The SuperHyway memory is always accessed by the SuperHyway bus master module, including the CPU, via the SuperHyway bus which is a physical address bus. 1-/2-/4-/8-/16-/32-byte access is possible for both reading and writing (with wraparound on 32-byte boundary data). A 32-byte cache fill can be read out with one access (an 8-byte $\times$ 4 transfer on the SuperHyway bus). Note that the read/write operation on the SuperHyway bus is done with one clock. After that the bus is released. #### Minimum access time 1-/2-/4-/8-byte read access: 14 clock cycles; 1-/2-/4-/8-byte write access: 12 clock cycles 16-/32-byte read access: 17 clock cycles; 16-/32-byte write access: 15 clock cycles (The SuperHyway clock $\leq$ 200 MHz) #### Usage note A SuperHyway bus master module, such as DMAC, can access the SuperHyway memory in sleep mode. # Section 2 Programming Model The programming model of this LSI is explained in this section. This LSI has registers and data formats as shown below. ### 2.1 Data Formats The data formats supported in this LSI are shown in figure 2.1. Figure 2.1 Data Formats # 2.2 Register Descriptions #### 2.2.1 Privileged Mode and Banks **Processing Modes:** This LSI has two processing modes, user mode and privileged mode. This LSI normally operates in user mode, and switches to privileged mode when an exception occurs or an interrupt is accepted. There are four kinds of registers—general registers, system registers, control registers, and floating-point registers—and the registers that can be accessed differ in the two processing modes. **General Registers:** There are 16 general registers, designated R0 to R15. General registers R0 to R7 are banked registers which are switched by a processing mode change. #### Privileged mode In privileged mode, the register bank bit (RB) in the status register (SR) defines which banked register set is accessed as general registers, and which set is accessed only through the load control register (LDC) and store control register (STC) instructions. When the RB bit is 1 (that is, when bank 1 is selected), the 16 registers comprising bank 1 general registers R0\_BANK1 to R7\_BANK1 and non-banked general registers R8 to R15 can be accessed as general registers R0 to R15. In this case, the eight registers comprising bank 0 general registers R0\_BANK0 to R7\_BANK0 are accessed by the LDC/STC instructions. When the RB bit is 0 (that is, when bank 0 is selected), the 16 registers comprising bank 0 general registers R0\_BANK0 to R7\_BANK0 and non-banked general registers R8 to R15 can be accessed as general registers R0 to R15. In this case, the eight registers comprising bank 1 general registers R0\_BANK1 to R7\_BANK1 are accessed by the LDC/STC instructions. #### User mode In user mode, the 16 registers comprising bank 0 general registers R0\_BANK0 to R7\_BANK0 and non-banked general registers R8 to R15 can be accessed as general registers R0 to R15. The eight registers comprising bank 1 general registers R0\_BANK1 to R7\_BANK1 cannot be accessed. **Control Registers:** Control registers comprise the global base register (GBR) and status register (SR), which can be accessed in both processing modes, and the saved status register (SSR), saved program counter (SPC), vector base register (VBR), saved general register 15 (SGR), and debug base register (DBR), which can only be accessed in privileged mode. Some bits of the status register (such as the RB bit) can only be accessed in privileged mode. **System Registers:** System registers comprise the multiply-and-accumulate registers (MACH/MACL), the procedure register (PR), and the program counter (PC). Access to these registers does not depend on the processing mode. **Floating-Point Registers and System Registers Related to FPU:** There are thirty-two floating-point registers, FR0–FR15 and XF0–XF15. FR0–FR15 and XF0–XF15 can be assigned to either of two banks (FPR0\_BANK0–FPR15\_BANK0 or FPR0\_BANK1–FPR15\_BANK1). FR0–FR15 can be used as the eight registers DR0/2/4/6/8/10/12/14 (double-precision floating-point registers, or pair registers) or the four registers FV0/4/8/12 (register vectors), while XF0–XF15 can be used as the eight registers XD0/2/4/6/8/10/12/14 (register pairs) or register matrix XMTRX. System registers related to the FPU comprise the floating-point communication register (FPUL) and the floating-point status/control register (FPSCR). These registers are used for communication between the FPU and the CPU, and the exception handling setting. Register values after a reset are shown in table 2.1. **Table 2.1** Initial Register Values | Туре | Registers | Initial Value* | |--------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | General registers | R0_BANK0 to R7_BANK0,<br>R0_BANK1 to R7_BANK1,<br>R8 to R15 | Undefined | | Control registers | SR | MD bit = 1, RB bit = 1, BL bit = 1, FD bit = 0, IMASK = B'1111, reserved bits = 0, others = undefined | | | GBR, SSR, SPC, SGR, DBR | Undefined | | | VBR | H'00000000 | | System registers | MACH, MACL, PR | Undefined | | | PC | H'A0000000 | | Floating-point registers | FR0 to FR15, XF0 to XF15, FPUL | Undefined | | | FPSCR | H'00040001 | Note: \* Initialized by a power-on reset and manual reset. The CPU register configuration in each processing mode is shown in figure 2.2. User mode and privileged mode are switched by the processing mode bit (MD) in the status register. Figure 2.2 CPU Register Configuration in Each Processing Mode by LDC/STC instructions when the RB bit is set to 1. #### 2.2.2 General Registers Figure 2.3 shows the relationship between the processing modes and general registers. This LSI has twenty-four 32-bit general registers (R0\_BANK0 to R7\_BANK0, R0\_BANK1 to R7\_BANK1, and R8 to R15). However, only 16 of these can be accessed as general registers R0 to R15 in one processing mode. This LSI has two processing modes, user mode and privileged mode. R0\_BANK0 to R7\_BANK0 Allocated to R0 to R7 in user mode (SR.MD = 0) Allocated to R0 to R7 when SR.RB = 0 in privileged mode (SR.MD = 1). R0\_BANK1 to R7\_BANK1 Cannot be accessed in user mode. Allocated to R0 to R7 when SR.RB = 1 in privileged mode. Figure 2.3 General Registers Note on Programming: As the user's R0 to R7 are assigned to R0\_BANK0 to R7\_BANK0, and after an exception or interrupt R0 to R7 are assigned to R0\_BANK1 to R7\_BANK1, it is not necessary for the interrupt handler to save and restore the user's R0 to R7 (R0\_BANK0 to R7\_BANK0). #### 2.2.3 Floating-Point Registers Figure 2.4 shows the floating-point register configuration. There are thirty-two 32-bit floating-point registers, FPR0\_BANK0 to FPR15\_BANK0, AND FPR0\_BANK1 to FPR15\_BANK1, comprising two banks. These registers are referenced as FR0 to FR15, DR0/2/4/6/8/10/12/14, FV0/4/8/12, XF0 to XF15, XD0/2/4/6/8/10/12/14, or XMTRX. Reference names of each register are defined depending on the state of the FR bit in FPSCR (see figure 2.4). - Floating-point registers, FPRn\_BANKi (32 registers) FPR0\_BANK0 to FPR15\_BANK0 FPR0\_BANK1 to FPR15\_BANK1 - Single-precision floating-point registers, FRi (16 registers) When FPSCR.FR = 0, FR0 to FR15 are assigned to FPR0\_BANK0 to FPR15\_BANK0; when FPSCR.FR = 1, FR0 to FR15 are assigned to FPR0\_BANK1 to FPR15\_BANK1. - 3. Double-precision floating-point registers or single-precision floating-point registers, DRi (8 registers): A DR register comprises two FR registers. ``` DR0 = \{FR0, FR1\}, DR2 = \{FR2, FR3\}, DR4 = \{FR4, FR5\}, DR6 = \{FR6, FR7\}, \\DR8 = \{FR8, FR9\}, DR10 = \{FR10, FR11\}, DR12 = \{FR12, FR13\}, DR14 = \{FR14, FR15\} ``` 4. Single-precision floating-point vector registers, FVi (4 registers): An FV register comprises four FR registers. ``` FV0 = {FR0, FR1, FR2, FR3}, FV4 = {FR4, FR5, FR6, FR7}, FV8 = {FR8, FR9, FR10, FR11}, FV12 = {FR12, FR13, FR14, FR15} ``` - 5. Single-precision floating-point extended registers, XFi (16 registers) When FPSCR.FR = 0, XF0 to XF15 are assigned to FPR0\_BANK1 to FPR15\_BANK1; when FPSCR.FR = 1, XF0 to XF15 are assigned to FPR0\_BANK0 to FPR15\_BANK0. - 6. Double-precision floating-point extended registers, XDi (8 registers): An XD register comprises two XF registers. ``` XD0 = \{XF0, XF1\}, \ XD2 = \{XF2, XF3\}, \ XD4 = \{XF4, XF5\}, \ XD6 = \{XF6, XF7\}, \ XD8 = \{XF8, XF9\}, \ XD10 = \{XF10, XF11\}, \ XD12 = \{XF12, XF13\}, \ XD14 = \{XF14, XF15\}, \ XD14 = \{XF14, XF15\}, \ XD14 = \{XF14, XF15\}, \ XD15 = \{XF14, XF15\}, \ XD15 = \{XF15, \{XF1 ``` 7. Single-precision floating-point extended register matrix, XMTRX: XMTRX comprises all 16 XF registers. $$XMTRX = \begin{bmatrix} XF0 & XF4 & XF8 & XF12 \\ XF1 & XF5 & XF9 & XF13 \\ XF2 & XF6 & XF10 & XF14 \\ XF3 & XF7 & XF11 & XF15 \end{bmatrix}$$ | FPS | CR.FR=0 | | | FPS | SCR.FR=1 | - | |-------|---------|------|-------------|------|----------|-----------| | FV0 | DR0 | FR0 | FPR0_BANK0 | XF0 | XD0 | XMTRX | | | | FR1 | FPR1_BANK0 | XF1 | | | | | DR2 | FR2 | FPR2_BANK0 | XF2 | XD2 | | | | | FR3 | FPR3_BANK0 | XF3 | | | | FV4 | DR4 | FR4 | FPR4_BANK0 | XF4 | XD4 | | | | | FR5 | FPR5_BANK0 | XF5 | | | | | DR6 | FR6 | FPR6_BANK0 | XF6 | XD6 | | | | | FR7 | FPR7_BANK0 | XF7 | | | | FV8 | DR8 | FR8 | FPR8_BANK0 | XF8 | XD8 | | | | | FR9 | FPR9_BANK0 | XF9 | | | | | DR10 | FR10 | FPR10_BANK0 | XF10 | XD10 | | | | | FR11 | FPR11_BANK0 | XF11 | | | | FV12 | DR12 | FR12 | FPR12_BANK0 | XF12 | XD12 | | | | | FR13 | FPR13_BANK0 | XF13 | | | | | DR14 | FR14 | FPR14_BANK0 | XF14 | XD14 | | | | | FR15 | FPR15_BANK0 | XF15 | | | | XMTRX | XD0 | XF0 | FPR0 BANK1 | FR0 | DR0 | FV0 | | | | XF1 | FPR1 BANK1 | FR1 | | | | | XD2 | XF2 | FPR2 BANK1 | FR2 | DR2 | | | | | XF3 | FPR3 BANK1 | FR3 | | | | | XD4 | XF4 | FPR4 BANK1 | FR4 | DR4 | FV4 | | | | XF5 | FPR5_BANK1 | FR5 | | | | | XD6 | XF6 | FPR6 BANK1 | FR6 | DR6 | | | | | XF7 | FPR7_BANK1 | FR7 | | | | | XD8 | XF8 | FPR8_BANK1 | FR8 | DR8 | FV8 | | | | XF9 | FPR9_BANK1 | FR9 | | | | | XD10 | XF10 | FPR10_BANK1 | FR10 | DR10 | | | | | XF11 | FPR11_BANK1 | FR11 | | | | | XD12 | XF12 | FPR12_BANK1 | FR12 | DR12 | FV12 | | | | XF13 | FPR13_BANK1 | FR13 | 2 | · · · · · | | | XD14 | XF14 | FPR14_BANK1 | FR14 | DR14 | | | | | XF15 | FPR15_BANK1 | FR15 | | | Figure 2.4 Floating-Point Registers # 2.2.4 Control Registers # Status Register (SR): | Blt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|----|-----|-----|-----|-----|-----|-----|----|----|----------|-----| | | _ | MD | RB | BL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | BIt: | 45 | 4.4 | 10 | 10 | 4.4 | 10 | _ | 0 | 7 | 0 | _ | | 0 | • | | 0 | | DIL: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | 6 | 5 | 4 | 3 | 2 | <u> </u> | 0 | | | FD | _ | _ | _ | - | - | М | Q | | IMA | ASK | | - | _ | S | Т | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | _ | 0 | R | Reserved | | | | | | For details on reading/writing this bit, see General Precautions on Handling of Product. | | 30 | MD | 1 | R/W | Processing Mode | | | | | | Selects the processing mode. | | | | | | User mode (Some instructions cannot be executed and some resources cannot be accessed.) Privileged mode | | | | | | This bit is set to 1 by an exception or interrupt. | | 29 | RB | 1 | R/W | Privileged Mode General Register Bank Specification<br>Bit | | | | | | 0: R0_BANK0 to R7_BANK0 are accessed as general registers R0 to R7 and R0_BANK1 to R7_BANK1 can be accessed using LDC/STC instructions | | | | | | 1: R0_BANK1 to R7_BANK1 are accessed as general registers R0 to R7 and R0_BANK0—R7_BANK0 can be accessed using LDC/STC instructions | | | | | | This bit is set to 1 by an exception or interrupt. | | 28 | BL | 1 | R/W | Exception/Interrupt Block Bit | | | | | | This bit is set to 1 by a reset, an exception, or an interrupt. While this bit is set to 1, an interrupt request is masked. In this case, this processor enters the reset state when a general exception other than a user break occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 to 16 | _ | All 0 | R | Reserved | | | | | | For details on reading/writing this bit, see General Precautions on Handling of Product. | | 15 | FD | 0 | R/W | FPU Disable Bit | | | | | | When this bit is set to 1 and an FPU instruction is not in a delay slot, a general FPU disable exception occurs. When this bit is set to 1 and an FPU instruction is in a delay slot, a slot FPU disable exception occurs. (FPU instructions: H'F*** instructions and LDS (.L)/STS(.L) instructions using FPUL/FPSCR) | | 14 to 10 | _ | All 0 | R | Reserved | | | | | | For details on reading/writing this bit, see General Precautions on Handling of Product. | | 9 | М | 0 | R/W | M Bit | | | | | | Used by the DIV0S, DIV0U, and DIV1 instructions. | | 8 | Q | 0 | R/W | Q Bit | | | | | | Used by the DIV0S, DIV0U, and DIV1 instructions. | | 7 to 4 | IMASK | All 1 | R/W | Interrupt Mask Level Bits | | | | | | An interrupt whose priority is equal to or less than the value of the IMASK bits is masked. It can be chosen by CPU operation mode register (CPUOPM) whether the level of IMASK is changed to accept an interrupt or not when an interrupt is occurred. For details, see Appendix A, CPU Operation Mode Register (CPUOPM). | | 3, 2 | _ | All 0 | R | Reserved | | | | | | For details on reading/writing this bit, see General Precautions on Handling of Product. | | 1 | S | 0 | R/W | S Bit | | | | | | Used by the MAC instruction. | | 0 | Т | 0 | R/W | T Bit | | | | | | Indicates true/false condition, carry/borrow, or overflow/underflow. | | | | | | For details, see section 3, Instruction Set. | Saved Status Register (SSR) (32 bits, Privileged Mode, Initial Value = Undefined): The contents of SR are saved to SSR in the event of an exception or interrupt. **Saved Program Counter (SPC) (32 bits, Privileged Mode, Initial Value = Undefined):** The address of an instruction at which an interrupt or exception occurs is saved to SPC. Global Base Register (GBR) (32 bits, Initial Value = Undefined): GBR is referenced as the base address of addressing @(disp,GBR) and @(R0,GBR). Vector Base Register (VBR) (32 bits, Privileged Mode, Initial Value = H'00000000): VBR is referenced as the branch destination base address in the event of an exception or interrupt. For details, see section 5, Exception Handling. Saved General Register 15 (SGR) (32 bits, Privileged Mode, Initial Value = Undefined): The contents of R15 are saved to SGR in the event of an exception or interrupt. **Debug Base Register (DBR) (32 bits, Privileged Mode, Initial Value = Undefined):** When the user break debugging function is enabled (CBCR.UBDE = 1), DBR is referenced as the branch destination address of the user break handler instead of VBR. #### 2.2.5 System Registers Multiply-and-Accumulate Registers (MACH and MACL) (32 bits, Initial Value = Undefined): MACH and MACL are used for the added value in a MAC instruction, and to store the operation result of a MAC or MUL instruction. **Procedure Register (PR) (32 bits, Initial Value = Undefined):** The return address is stored in PR in a subroutine call using a BSR, BSRF, or JSR instruction. PR is referenced by the subroutine return instruction (RTS). **Program Counter (PC) (32 bits, Initial Value = H'A0000000):** PC indicates the address of the instruction currently being executed. # Floating-Point Status/Control Register (FPSCR) | Blt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|-----|-----|-----|-----|-------------|-----|-----|-----|-----|-----|-----|------|-----|-----|-------|-----|--| | | _ | | | _ | _ | _ | _ | _ | | | FR | SZ | PR | DN | Cause | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | R/W: | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | | Blt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Cai | use | | Enable (EN) | | | | | | | Flag | | | RM | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | R/W: | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 22 | _ | All 0 | R | Reserved | | | | | | For details on reading/writing this bit, see General Precautions on Handling of Product. | | 21 | FR | 0 | R/W | Floating-Point Register Bank | | | | | | 0: FPR0_BANK0 to FPR15_BANK0 are assigned to FR0 to FR15 and FPR0_BANK1 to FPR15_BANK1 are assigned to XF0 to XF15 | | | | | | 1: FPR0_BANK0 to FPR15_BANK0 are assigned to XF0 to XF15 and FPR0_BANK1 to FPR15_BANK1 are assigned to FR0 to FR15 | | 20 | SZ | 0 | R/W | Transfer Size Mode | | | | | | <ul><li>0: Data size of FMOV instruction is 32-bits</li><li>1: Data size of FMOV instruction is a 32-bit register pair (64 bits)</li></ul> | | | | | | For relationship between the SZ bit, PR bit, and endian, see figure 2.5. | | 19 | PR | 0 | R/W | Precision Mode | | | | | | <ul><li>0: Floating-point instructions are executed as single-precision operations</li><li>1: Floating-point instructions are executed as double-precision operations (graphics support instructions are undefined)</li></ul> | | | | | | For relationship between the SZ bit, PR bit, and endian, see figure 2.5 | | 18 | DN | 1 | R/W | Denormalization Mode | | | | | | Denormalized number is treated as such Denormalized number is treated as zero | | | | Initial | | | |----------|-------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 17 to 12 | Cause | All 0 | R/W | FPU Exception Cause Field | | 11 to 7 | Enable (EN) | All 0 | R/W | FPU Exception Enable Field | | 6 to 2 | Flag | All 0 | R/W | FPU Exception Flag Field | | | | | | Each time an FPU operation instruction is executed, the FPU exception cause field is cleared to 0. When an FPU exception occurs, the bits corresponding to FPU exception cause field and flag field are set to 1. The FPU exception flag field remains set to 1 until it is cleared to 0 by software. | | | | | | For bit allocations of each field, see table 2.2. | | 1, 0 | RM | 01 | R/W | Rounding Mode | | | | | | These bits select the rounding mode. | | | | | | 00: Round to Nearest | | | | | | 01: Round to Zero | | | | | | 10: Reserved | | | | | | 11: Reserved | Figure 2.5 Relationship between SZ bit and Endian Table 2.2 Bit Allocation for FPU Exception Handling | Field Name | | FPU<br>Error (E) | Invalid<br>Operation (V) | Division<br>by Zero (Z) | Overflow<br>(O) | Underflow<br>(U) | Inexact<br>(I) | |------------|----------------------------|------------------|--------------------------|-------------------------|-----------------|------------------|----------------| | Cause | FPU exception cause field | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | | Enable | FPU exception enable field | None | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | | Flag | FPU exception flag field | None | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | $\textbf{Floating-Point Communication Register (FPUL) (32 \ bits, Initial \ Value = Undefined):}$ Information is transferred between the FPU and CPU via FPUL. ### 2.3 Memory-Mapped Registers Some control registers are mapped to the following memory areas. Each of the mapped registers has two addresses. H'1C00 0000 to H'1FFF FFFF H'FC00 0000 to H'FFFF FFFF These two areas are used as follows. #### H'1C00 0000 to H'1FFF FFFF This area must be accessed using the address translation function of the MMU. Setting the page number of this area to the corresponding field of the TLB enables access to a memory-mapped register. The operation of an access to this area without using the address translation function of the MMU is not guaranteed. #### H'FC00 0000 to H'FFFF FFFF Access to area H'FC00 0000 to H'FFFF FFFF in user mode will cause an address error. Memory-mapped registers can be referenced in user mode by means of access that involves address translation. Note: Do not access addresses to which registers are not mapped in either area. The operation of an access to an address with no register mapped is undefined. Also, memory-mapped registers must be accessed using a fixed data size. The operation of an access using an invalid data size is undefined. # 2.4 Data Formats in Registers Register operands are always longwords (32 bits). When a memory operand is only a byte (8 bits) or a word (16 bits), it is sign-extended into a longword when loaded into a register. Figure 2.6 Formats of Byte Data and Word Data in Register ### 2.5 Data Formats in Memory Memory data formats are classified into bytes, words, and longwords. Memory can be accessed in an 8-bit byte, 16-bit word, or 32-bit longword form. A memory operand less than 32 bits in length is sign-extended before being loaded into a register. A word operand must be accessed starting from a word boundary (even address of a 2-byte unit: address 2n), and a longword operand starting from a longword boundary (even address of a 4-byte unit: address 4n). An address error will result if this rule is not observed. A byte operand can be accessed from any address. Big endian or little endian byte order can be selected for the data format. The endian should be set with the external pin after a power-on reset. The endian cannot be changed dynamically. Bit positions are numbered left to right from most-significant to least-significant. Thus, in a 32-bit longword, the leftmost bit, bit 31, is the most significant bit and the rightmost bit, bit 0, is the least significant bit. The data format in memory is shown in figure 2.7. Figure 2.7 Data Formats in Memory For the 64-bit data format, see figure 2.5. ### 2.6 Processing States This LSI has major three processing states: the reset state, instruction execution state, and power-down state. **Reset State:** In this state the CPU is reset. The reset state is divided into the power-on reset state and the manual reset. In the power-on reset state, the internal state of the CPU and the on-chip peripheral module registers are initialized. In the manual reset state, the internal state of the CPU and some registers of on-chip peripheral modules are initialized. For details, see register descriptions for each section. **Instruction Execution State:** In this state, the CPU executes program instructions in sequence. The Instruction execution state has the normal program execution state and the exception handling state. **Power-Down State:** In a power-down state, the CPU halts operation and power consumption is reduced. The power-down state is entered by executing a SLEEP instruction. This LSI supports sleep mode for the power-down state. Figure 2.8 Processing State Transitions ### 2.7 Usage Note #### 2.7.1 Notes on self-modified codes\* This LSI prefetches instructions more drastically than conventional SH-4 to accelerate the processing speed. Therefore if the instruction in the memory is modified and it is executed immediately, then the pre-modified code that is prefetched are likely to be executed. In order to execute the modified code definitely, one of the following sequences should be executed between the execution of modifying codes and modified codes. #### (1) In case the modified codes are in non-cacheable area SYNCO ICBI @Rn The target for the ICBI instruction can be any address within the range where no address error exception occurs. #### (2) In case the modified codes are in cacheable area (write-through) SYNCO ICBI @Rn The all instruction cache area corresponding to the modified codes should be invalidated by the ICBI instruction. The ICBI instruction should be issued to each cache line. One cache line is 32 bytes. #### (3) In case the modified codes are in cacheable area (copy-back) OCBP @Rm or OCBWB @Rm SYNCO ICBI @Rn The all operand cache area corresponding to the modified codes should be written back to the main memory by the OCBP or OCBWB instruction. Then the all instruction cache area corresponding to the modified codes should be invalidated by the ICBI instruction. The OCBP, OCBWB and ICBI instruction should be issued to each cache line. One cache line is 32 bytes. Note: \* Processes executed while changing the instructions on the memory dynamically. # Section 3 Instruction Set This LSI's instruction set is implemented with 16-bit fixed-length instructions. This LSI can use byte (8-bit), word (16-bit), longword (32-bit), and quadword (64-bit) data sizes for memory access. Single-precision floating-point data (32 bits) can be moved to and from memory using longword or quadword size. Double-precision floating-point data (64 bits) can be moved to and from memory using longword size. When this LSI moves byte-size or word-size data from memory to a register, the data is sign-extended. #### 3.1 Execution Environment PC: At the start of instruction execution, the PC indicates the address of the instruction itself. **Load-Store Architecture:** This LSI has a load-store architecture in which operations are basically executed using registers. Except for bit-manipulation operations such as logical AND that are executed directly in memory, operands in an operation that requires memory access are loaded into registers and the operation is executed between the registers. **Delayed Branches:** Except for the two branch instructions BF and BT, this LSI's branch instructions and RTE are delayed branches. In a delayed branch, the instruction following the branch is executed before the branch destination instruction. **Delay Slot:** This execution slot following a delayed branch is called a delay slot. For example, the BRA execution sequence is as follows: **Table 3.1** Execution Order of Delayed Branch Instructions | | | <b>Execution Order</b> | | |--------|-------------|----------------------------------|--------------| | | BRA | BRA | | | | ADD | $\downarrow$ | | | | : | | ADD | | | : | | $\downarrow$ | | TARGET | target-inst | (Branch destination instruction) | target-inst | A slot illegal instruction exception may occur when a specific instruction is executed in a delay slot. For details, see section 5, Exception Handling. The instruction following BF/S or BT/S for which the branch is not taken is also a delay slot instruction. **T Bit:** The T bit in SR is used to show the result of a compare operation, and is referenced by a conditional branch instruction. An example of the use of a conditional branch instruction is shown below. ADD #1, R0; T bit is not changed by ADD operation CMP/EQ R1, R0 ; If R0 = R1, T bit is set to 1 BT TARGET: Branches to TARGET if T bit = 1 (R0 = R1) In an RTE delay slot, the SR bits are referenced as follows. In instruction access, the MD bit is used before modification, and in data access, the MD bit is accessed after modification. The other bits—S, T, M, Q, FD, BL, and RB—after modification are used for delay slot instruction execution. The STC and STC.L SR instructions access all SR bits after modification. **Constant Values:** An 8-bit constant value can be specified by the instruction code and an immediate value. 16-bit and 32-bit constant values can be defined as literal constant values in memory, and can be referenced by a PC-relative load instruction. MOV.W @(disp, PC), Rn MOV.L @(disp, PC), Rn There are no PC-relative load instructions for floating-point operations. However, it is possible to set 0.0 or 1.0 by using the FLDI0 or FLDI1 instruction on a single-precision floating-point register. # 3.2 Addressing Modes Addressing modes and effective address calculation methods are shown in table 3.2. When a location in virtual memory space is accessed (AT in MMUCR = 1), the effective address is translated into a physical memory address. If multiple virtual memory space systems are selected (SV in MMUCR = 0), the least significant bit of PTEH is also referenced as the access ASID. For details, see section 7, Memory Management Unit (MMU). **Table 3.2** Addressing Modes and Effective Addresses | Addressing<br>Mode | Instruction<br>Format | Effective Address Calculation Method | Calculation<br>Formula | | |------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------| | Register<br>direct | Rn | Effective address is register Rn.<br>(Operand is register Rn contents.) | _ | | | Register indirect | @Rn | Effective address is register Rn contents. | Rn → EA<br>(EA: effective<br>address) | | | Register indirect with post- | @Rn+ | Effective address is register Rn contents. A constant is added to Rn after instruction execution: 1 for a byte operand, 2 for a word | Rn → EA<br>After instruction<br>execution | | | increment | | operand, 4 for a longword operand, 8 for a quadword operand. | Byte:<br>Rn + 1 → Rn | | | | | Rn Rn Rn 1/2/4/8 | Word: $Rn + 2 \rightarrow Rn$ | | | | | | Longword: Rn + 4 $\rightarrow$ Rn | | | | | | Quadword: $Rn + 8 \rightarrow Rn$ | | | Register indirect | @-Rn | decremented by a constant beforehand: | Byte:<br>Rn – 1 → Rn | | | with pre-<br>decrement | | 1 for a byte operand, 2 for a word operand, 4 for a longword operand, 8 for a quadword operand. | Word: $Rn - 2 \rightarrow Rn$ | | | | | | Longword: $Rn - 4 \rightarrow Rn$ | | | | | Rn – 1/2/4/8 | Rn − 1/2/4/8 Rn − 1/2/4/8 | Quadword: $Rn - 8 \rightarrow Rn$ | | | | 1/2/4/8 | Rn → EA<br>(Instruction<br>executed<br>with Rn after<br>calculation) | | | Addressing<br>Mode | Instruction<br>Format | Effective Address Calculation Method | Calculation<br>Formula | |-----------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | Register indirect with | @(disp:4, Rn) | Effective address is register Rn contents with 4-bit displacement disp added. After disp is | Byte: Rn + disp<br>→ EA | | displacement | | zero-extended, it is multiplied by 1 (byte), 2 (word), or 4 (longword), according to the operand size. | Word: Rn + disp $\times$ 2 $\rightarrow$ EA | | | | Rn | Longword:<br>Rn + disp $\times$ 4<br>$\rightarrow$ EA | | | | $ \frac{\text{disp}}{(\text{zero-extended})} + \frac{\text{Rn} + \text{disp} \times 1/2/4}{\text{Rn}} $ | <i>,</i> <u>-</u> <i>1</i> | | | | 1/2/4 | | | Indexed register indirect | @(R0, Rn) | Effective address is sum of register Rn and R0 contents. | $Rn + R0 \rightarrow EA$ | | | | Rn + R0 | | | | | R0 | | | GBR indirect with displace- | @(disp:8, GBR) | Effective address is register GBR contents with 8-bit displacement disp added. After disp is | Byte: GBR + disp → EA | | ment | | zero-extended, it is multiplied by 1 (byte), 2 (word), or 4 (longword), according to the operand size. | Word: GBR + disp $\times$ 2 $\rightarrow$ EA | | | | GBR | Longword: GBR + disp $\times$ 4 | | | | disp<br>(zero-extended) + disp × 1/2/4 | → EA | | | | 1/2/4 | | | Indexed GBR indirect | @(R0, GBR) | Effective address is sum of register GBR and R0 contents. | GBR + R0 →<br>EA | | | | GBR | | | | | + GBR + R0 | | | | | R0 | | | Addressing<br>Mode | Instruction<br>Format | Effective Address Calculation Method | Calculation<br>Formula | |-------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | PC-relative with displacement | @(disp:8, PC) | Effective address is PC + 4 with 8-bit displacement disp added. After disp is zero-extended, it is multiplied by 2 (word), or 4 (longword), according to the operand size. With a longword operand, the lower 2 bits of PC are masked. PC H'FFFF FFFC | Word: PC + 4<br>+ disp $\times$ 2 $\rightarrow$ EA<br>Longword:<br>PC & H'FFFF<br>FFFC + 4 +<br>disp $\times$ 4 $\rightarrow$ EA | | | | * With longword operand | | | PC-relative | disp:8 | Effective address is PC + 4 with 8-bit displacement disp added after being sign-extended and multiplied by 2. PC PC + 4 + disp × 2 disp (sign-extended) | PC + 4 + disp<br>$\times 2 \rightarrow Branch$<br>Target | | Addressing<br>Mode | Instruction<br>Format | Effective Address Calculation Method | Calculation<br>Formula | |--------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | PC-relative | disp:12 | Effective address is PC + 4 with 12-bit displacement disp added after being sign-extended and multiplied by 2. PC PC + 4 + disp × 2 disp (sign-extended) | PC + 4 + disp<br>× 2 → Branch-<br>Target | | | | 2 | | | | Rn | Effective address is sum of PC + 4 and Rn. PC + + PC + 4 + Rn Rn | PC + 4 + Rn →<br>Branch-Target | | Immediate | #imm:8 | 8-bit immediate data imm of TST, AND, OR, or XOR instruction is zero-extended. | | | | #imm:8 | 8-bit immediate data imm of MOV, ADD, or CMP/EQ instruction is sign-extended. | | | | #imm:8 | 8-bit immediate data imm of TRAPA instruction is zero-extended and multiplied by 4. | _ | Note: For the addressing modes below that use a displacement (disp), the assembler descriptions in this manual show the value before scaling (×1, ×2, or ×4) is performed according to the operand size. This is done to clarify the operation of the LSI. Refer to the relevant assembler notation rules for the actual assembler descriptions. @ (disp:4, Rn) ; Register indirect with displacement @ (disp:8, GBR) ; GBR indirect with displacement @ (disp:8, PC) ; PC-relative with displacement disp:8, disp:12 ; PC-relative ## 3.3 Instruction Set Table 3.3 shows the notation used in the SH instruction lists shown in tables 3.4 to 3.13. **Table 3.3** Notation Used in Instruction List | Item | Format | Descript | ion | |-------------------------|-----------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction<br>mnemonic | OP.Sz SRC, DEST | OP:<br>Sz:<br>SRC:<br>DEST:<br>Rm:<br>Rn:<br>imm:<br>disp: | Operation code Size Source operand Source and/or destination operand Source register Destination register Immediate data Displacement | | Operation notation | | →, ←<br>(xx)<br>M/Q/T<br>&<br> <br>^<br>~<br>< <n,>&gt;n</n,> | Transfer direction Memory operand SR flag bits Logical AND of individual bits Logical OR of individual bits Logical exclusive-OR of individual bits Logical NOT of individual bits n-bit shift | | Instruction code | MSB ↔ LSB | mmmm: nnnn: 0000: 0001: : 1111: mmm: nnn: 000: 001: : 111: mm: nn: 00: 01: 10: 11: iiii: dddd: | Register number (Rm, FRm) Register number (Rn, FRn) R0, FR0 R1, FR1 R15, FR15 Register number (DRm, XDm, Rm_BANK) Register number (DRn, XDn, Rn_BANK) DR0, XD0, R0_BANK DR2, XD2, R1_BANK DR14, XD14, R7_BANK Register number (FVm) Register number (FVm) FV0 FV4 FV8 FV12 Immediate data Displacement | | Item | Format | Description | |-----------------|--------------------------------------------|-----------------------------------------------------------------------------| | Privileged mode | | "Privileged" means the instruction can only be executed in privileged mode. | | T bit | Value of T bit after instruction execution | —: No change | | New | _ | "New" means the instruction which is newly added in this LSI. | Note: Scaling ( $\times$ 1, $\times$ 2, $\times$ 4, or $\times$ 8) is executed according to the size of the instruction operand. **Table 3.4** Fixed-Point Transfer Instructions | Instruction | on | Operation | Instruction Code | Privileged | T Bit | New | |-------------|----------------|-----------------------------------------------------------------------------|------------------|------------|-------|-----| | MOV | #imm,Rn | $imm \to sign \; extension \to Rn$ | 1110nnnniiiiiiii | _ | _ | _ | | MOV.W | @(disp*,PC),Rn | $(disp \times 2 + PC + 4) \rightarrow sign$<br>extension $\rightarrow Rn$ | 1001nnnndddddddd | _ | _ | _ | | MOV.L | @(disp*,PC),Rn | | 1101nnnndddddddd | _ | _ | _ | | MOV | Rm,Rn | $Rm \to Rn$ | 0110nnnnmmmm0011 | _ | _ | _ | | MOV.B | Rm,@Rn | $Rm \rightarrow (Rn)$ | 0010nnnnmmmm0000 | _ | _ | _ | | MOV.W | Rm,@Rn | $Rm \rightarrow (Rn)$ | 0010nnnnmmmm0001 | _ | _ | _ | | MOV.L | Rm,@Rn | $Rm \rightarrow (Rn)$ | 0010nnnnmmmm0010 | _ | _ | _ | | MOV.B | @Rm,Rn | $(Rm) \to sign\ extension \to Rn$ | 0110nnnnmmmm0000 | _ | _ | _ | | MOV.W | @Rm,Rn | $(Rm) \to sign\ extension \to Rn$ | 0110nnnnmmmm0001 | _ | _ | _ | | MOV.L | @Rm,Rn | $(Rm) \rightarrow Rn$ | 0110nnnnmmmm0010 | _ | _ | _ | | MOV.B | Rm,@-Rn | $Rn-1 \rightarrow Rn, Rm \rightarrow (Rn)$ | 0010nnnnmmmm0100 | _ | _ | _ | | MOV.W | Rm,@-Rn | $Rn-2 \rightarrow Rn, Rm \rightarrow (Rn)$ | 0010nnnnmmmm0101 | _ | _ | _ | | MOV.L | Rm,@-Rn | $Rn-4 \rightarrow Rn, Rm \rightarrow (Rn)$ | 0010nnnnmmmm0110 | _ | _ | _ | | MOV.B | @Rm+,Rn | $(Rm) \rightarrow sign \ extension \rightarrow Rn,$ $Rm + 1 \rightarrow Rm$ | 0110nnnnmmm0100 | _ | _ | _ | | MOV.W | @Rm+,Rn | $(Rm) \rightarrow sign \ extension \rightarrow Rn,$ $Rm + 2 \rightarrow Rm$ | 0110nnnnmmmm0101 | _ | _ | _ | | MOV.L | @Rm+,Rn | $(Rm) \rightarrow Rn, Rm + 4 \rightarrow Rm$ | 0110nnnnmmmm0110 | _ | _ | _ | | MOV.B | R0,@(disp*,Rn) | $R0 \rightarrow (disp + Rn)$ | 10000000nnnndddd | _ | _ | _ | | MOV.W | R0,@(disp*,Rn) | $R0 \rightarrow (disp \times 2 + Rn)$ | 10000001nnnndddd | _ | _ | _ | | MOV.L | Rm,@(disp*,Rn) | $Rm \to (disp \times 4 + Rn)$ | 0001nnnnmmmmdddd | _ | _ | _ | | MOV.B | @(disp*,Rm),R0 | | 10000100mmmmdddd | _ | _ | _ | | MOV.W | @(disp*,Rm),R0 | $(disp \times 2 + Rm) \rightarrow sign$<br>extension $\rightarrow R0$ | 10000101mmmmdddd | _ | _ | _ | | MOV.L | @(disp*,Rm),Rn | $(disp \times 4 + Rm) \rightarrow Rn$ | 0101nnnnmmmmdddd | _ | _ | _ | | MOV.B | Rm,@(R0,Rn) | $Rm \rightarrow (R0 + Rn)$ | 0000nnnnmmmm0100 | _ | _ | _ | | MOV.W | Rm,@(R0,Rn) | $Rm \rightarrow (R0 + Rn)$ | 0000nnnnmmmm0101 | _ | _ | _ | | MOV.L | Rm,@(R0,Rn) | $Rm \rightarrow (R0 + Rn)$ | 0000nnnnmmmm0110 | _ | _ | _ | | MOV.B | @(R0,Rm),Rn | $(R0 + Rm) \rightarrow$ sign extension $\rightarrow Rn$ | 0000nnnnmmm1100 | _ | _ | _ | | Instructio | n | Operation | Instruction Code | Privileged | T Bit | New | |------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|-------|-----| | MOV.W | @(R0,Rm),Rn | $(R0 + Rm) \rightarrow$ sign extension $\rightarrow Rn$ | 0000nnnnmmm1101 | _ | _ | _ | | MOV.L | @(R0,Rm),Rn | $(R0 + Rm) \rightarrow Rn$ | 0000nnnnmmm1110 | _ | _ | _ | | MOV.B | R0,@(disp*,GBR) | $R0 \rightarrow (disp + GBR)$ | 11000000dddddddd | _ | _ | | | MOV.W | R0,@(disp*,GBR) | $R0 \rightarrow (disp \times 2 + GBR)$ | 11000001dddddddd | _ | _ | | | MOV.L | R0,@(disp*,GBR) | $R0 \rightarrow (disp \times 4 + GBR)$ | 11000010dddddddd | _ | _ | _ | | MOV.B | @(disp*,GBR),R0 | | 11000100dddddddd | _ | _ | _ | | MOV.W | @(disp*,GBR),R0 | | 11000101dddddddd | _ | _ | _ | | MOV.L | @(disp*,GBR),R0 | $(disp \times 4 + GBR) \to R0$ | 11000110dddddddd | _ | _ | _ | | MOVA | @(disp*,PC),R0 | $\begin{array}{l} \text{disp} \times 4 \ + \\ \text{PC \& H'FFFF FFFC} \\ + \ 4 \rightarrow \text{R0} \end{array}$ | 11000111dddddddd | _ | _ | _ | | MOVCO.L | R0,@Rn | $\begin{array}{c} \text{LDST} \rightarrow \text{T} \\ \text{If (T == 1) R0} \rightarrow \text{(Rn)} \\ 0 \rightarrow \text{LDST} \end{array}$ | 0000nnnn01110011 | _ | LDST | New | | MOVLI.L | @Rm,R0 | $\begin{array}{l} 1 \rightarrow \text{LDST} \\ (\text{Rm}) \rightarrow \text{R0} \\ \text{When interrupt/exception} \\ \text{occurred } 0 \rightarrow \text{LDST} \end{array}$ | 0000mmmm01100011 | _ | _ | New | | MOVUA.L | @Rm,R0 | $(Rm) \rightarrow R0$ Load non-boundary alignment data | 0100mmmm10101001 | _ | _ | New | | MOVUA.L | @Rm+,R0 | $(Rm) \rightarrow R0, Rm + 4 \rightarrow Rm$<br>Load non-boundary alignment data | 0100mmmm11101001 | _ | _ | New | | MOVT | Rn | $T \rightarrow Rn$ | 0000nnnn00101001 | _ | _ | _ | | SWAP.B | Rm,Rn | $Rm \rightarrow swap lower 2 bytes \rightarrow Rn$ | 0110nnnnmmm1000 | _ | _ | _ | | SWAP.W | Rm,Rn | $Rm \rightarrow swap upper/lower$ words $\rightarrow Rn$ | 0110nnnnmmm1001 | _ | | _ | | XTRCT | Rm,Rn | Rm:Rn middle 32 bits $\rightarrow$ Rn | 0010nnnnmmmm1101 | _ | _ | _ | | | | | | | | | Note: \* The assembler of Renesas uses the value after scaling (×1, ×2, or ×4) as the displacement (disp). **Table 3.5** Arithmetic Operation Instructions | Instructio | n | Operation | Instruction Code | Privileged | T Bit | New | |------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|--------------------|-----| | ADD | Rm,Rn | $Rn + Rm \to Rn$ | 0011nnnnmmmm1100 | _ | _ | _ | | ADD | #imm,Rn | $Rn + imm \to Rn$ | 0111nnnniiiiiiii | _ | _ | _ | | ADDC | Rm,Rn | $Rn + Rm + T \rightarrow Rn$ , carry $\rightarrow T$ | 0011nnnnmmmm1110 | _ | Carry | _ | | ADDV | Rm,Rn | $\begin{array}{l} Rn + Rm \rightarrow Rn, \\ overflow \rightarrow T \end{array}$ | 0011nnnnmmmm1111 | _ | Overflow | _ | | CMP/EQ | #imm,R0 | When R0 = imm, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 10001000iiiiiiii | _ | Comparison result | _ | | CMP/EQ | Rm,Rn | When Rn = Rm, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 0011nnnnmmmm0000 | _ | Comparison result | _ | | CMP/HS | Rm,Rn | When Rn $\geq$ Rm (unsigned),<br>1 $\rightarrow$ T<br>Otherwise, 0 $\rightarrow$ T | 0011nnnnmmmm0010 | _ | Comparison result | _ | | CMP/GE | Rm,Rn | When Rn $\geq$ Rm (signed),<br>1 $\rightarrow$ T<br>Otherwise, 0 $\rightarrow$ T | 0011nnnnmmmm0011 | _ | Comparison result | _ | | CMP/HI | Rm,Rn | When Rn > Rm (unsigned), $1 \rightarrow T$ Otherwise, $0 \rightarrow T$ | 0011nnnnmmmm0110 | _ | Comparison result | _ | | CMP/GT | Rm,Rn | When Rn > Rm (signed), $1 \rightarrow T$ Otherwise, $0 \rightarrow T$ | 0011nnnnmmmm0111 | _ | Comparison result | _ | | CMP/PZ | Rn | When Rn $\geq$ 0, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 0100nnnn00010001 | _ | Comparison result | _ | | CMP/PL | Rn | When Rn > 0, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 0100nnnn00010101 | _ | Comparison result | _ | | CMP/STR | Rm,Rn | When any bytes are equal, $1 \rightarrow T$ Otherwise, $0 \rightarrow T$ | 0010nnnnmmm1100 | _ | Comparison result | _ | | DIV1 | Rm,Rn | 1-step division (Rn ÷ Rm) | 0011nnnnmmmm0100 | _ | Calculation result | _ | | DIV0S | Rm,Rn | $\begin{array}{l} \text{MSB of Rn} \rightarrow \text{Q}, \\ \text{MSB of Rm} \rightarrow \text{M}, \text{M}^{\hspace{-0.1cm} \land} \text{Q} \rightarrow \text{T} \end{array}$ | 0010nnnnmmmm0111 | _ | Calculation result | _ | | DIV0U | | $0 \rightarrow M/Q/T$ | 000000000011001 | _ | 0 | _ | | DMULS.L | Rm,Rn | Signed,<br>$Rn \times Rm \rightarrow MAC$ ,<br>$32 \times 32 \rightarrow 64$ bits | 0011nnnnmmm1101 | _ | _ | _ | | Instruction | | Operation | Instruction Code | Privileged | T Bit | New | |-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|-------------------|-----| | DMULU.L | Rm,Rn | Unsigned,<br>$Rn \times Rm \rightarrow MAC$ ,<br>$32 \times 32 \rightarrow 64$ bits | 0011nnnnmmm0101 | _ | - | _ | | DT | Rn | $Rn - 1 \rightarrow Rn;$<br>when $Rn = 0,$<br>$1 \rightarrow T$ | 0100nnnn00010000 | _ | Comparison result | _ | | | | When Rn $\neq$ 0, 0 $\rightarrow$ T | | | | | | EXTS.B | Rm,Rn | $\label{eq:Rmsign} \begin{aligned} \text{Rm sign-extended from} \\ \text{byte} &\rightarrow \text{Rn} \end{aligned}$ | 0110nnnnmmmm1110 | _ | _ | _ | | EXTS.W | Rm,Rn | $\begin{array}{l} \text{Rm sign-extended from} \\ \text{word} \rightarrow \text{Rn} \end{array}$ | 0110nnnnmmmm1111 | _ | _ | _ | | EXTU.B | Rm,Rn | $\label{eq:Rmzero-extended} \begin{aligned} \text{Rm zero-extended from} \\ \text{byte} &\rightarrow \text{Rn} \end{aligned}$ | 0110nnnnmmmm1100 | _ | _ | _ | | EXTU.W | Rm,Rn | $\begin{array}{c} \text{Rm zero-extended from} \\ \text{word} \rightarrow \text{Rn} \end{array}$ | 0110nnnnmmmm1101 | _ | _ | _ | | MAC.L | @Rm+,@Rn+ | Signed, $ (Rn) \times (Rm) + MAC \rightarrow MAC \\ Rn + 4 \rightarrow Rn, Rm + 4 \rightarrow Rm \\ 32 \times 32 + 64 \rightarrow 64 \text{ bits} $ | 0000nnnnmmm1111 | _ | _ | _ | | MAC.W | @Rm+,@Rn+ | Signed, $ (Rn) \times (Rm) + MAC \rightarrow MAC \\ Rn + 2 \rightarrow Rn, \\ Rm + 2 \rightarrow Rm \\ 16 \times 16 + 64 \rightarrow 64 \text{ bits} $ | 0100nnnnmmm1111 | _ | _ | _ | | MUL.L | Rm,Rn | $\begin{array}{c} Rn \times Rm \to MACL \\ 32 \times 32 \to 32 \; bits \end{array}$ | 0000nnnnmmmm0111 | _ | _ | | | MULS.W | Rm,Rn | Signed, Rn $\times$ Rm $\rightarrow$ MACL 16 $\times$ 16 $\rightarrow$ 32 bits | 0010nnnnmmm1111 | _ | _ | _ | | MULU.W | Rm,Rn | Unsigned,<br>Rn $\times$ Rm $\rightarrow$ MACL<br>16 $\times$ 16 $\rightarrow$ 32 bits | 0010nnnnmmm1110 | _ | _ | _ | | NEG | Rm,Rn | $0-Rm\toRn$ | 0110nnnnmmmm1011 | _ | _ | _ | | NEGC | Rm,Rn | $0 - Rm - T \rightarrow Rn$ , borrow $\rightarrow T$ | 0110nnnnmmm1010 | _ | Borrow | _ | | SUB | Rm,Rn | $Rn - Rm \rightarrow Rn$ | 0011nnnnmmmm1000 | _ | _ | _ | | SUBC | Rm,Rn | $Rn - Rm - T \rightarrow Rn$ , borrow $\rightarrow T$ | 0011nnnnmmm1010 | _ | Borrow | _ | | SUBV | Rm,Rn | $\begin{array}{l} Rn-Rm \rightarrow Rn, \\ underflow \rightarrow T \end{array}$ | 0011nnnnmmmm1011 | _ | Underflow | | **Table 3.6** Logic Operation Instructions | Instruc | tion | Operation | Instruction Code | Privileged | T Bit | New | |---------|----------------|-------------------------------------------------------------------------------------------------------------------|------------------|------------|----------------|-----| | AND | Rm,Rn | $Rn \& Rm \rightarrow Rn$ | 0010nnnnmmmm1001 | _ | _ | _ | | AND | #imm,R0 | R0 & imm $\rightarrow$ R0 | 11001001iiiiiiii | _ | _ | _ | | AND.B | #imm,@(R0,GBR) | (R0 + GBR) & imm<br>→ (R0 + GBR) | 11001101iiiiiiii | _ | _ | _ | | NOT | Rm,Rn | $\sim$ Rm $\rightarrow$ Rn | 0110nnnnmmmm0111 | _ | _ | _ | | OR | Rm,Rn | $Rn \mid Rm \rightarrow Rn$ | 0010nnnnmmmm1011 | _ | _ | _ | | OR | #imm,R0 | R0 imm $\rightarrow$ R0 | 11001011iiiiiii | _ | _ | _ | | OR.B | #imm,@(R0,GBR) | (R0 + GBR) imm<br>→ (R0 + GBR) | 11001111iiiiiii | _ | _ | _ | | TAS.B | @Rn | When (Rn) = 0, 1 $\rightarrow$ T<br>Otherwise, 0 $\rightarrow$ T<br>In both cases,<br>1 $\rightarrow$ MSB of (Rn) | 0100nnnn00011011 | — | Test<br>result | _ | | TST | Rm,Rn | Rn & Rm;<br>when result = 0, 1 $\rightarrow$ T<br>Otherwise, 0 $\rightarrow$ T | 0010nnnnmmm1000 | _ | Test<br>result | _ | | TST | #imm,R0 | R0 & imm; when result = 0, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 11001000iiiiiiii | _ | Test<br>result | _ | | TST.B | #imm,@(R0,GBR) | (R0 + GBR) & imm; when result = 0, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 11001100iiiiiiii | _ | Test<br>result | _ | | XOR | Rm,Rn | $Rn \wedge Rm \to Rn$ | 0010nnnnmmmm1010 | _ | _ | _ | | XOR | #imm,R0 | $R0 \land imm \rightarrow R0$ | 11001010iiiiiiii | _ | _ | _ | | XOR.B | #imm,@(R0,GBR) | (R0 + GBR) ∧ imm<br>→ (R0 + GBR) | 11001110iiiiiiii | _ | _ | _ | **Table 3.7 Shift Instructions** | Instruction Operation Instruction Code | | Privileged | T Bit | New | | | |----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------|------------------|-----|-----|---| | ROTL | Rn | $T \leftarrow Rn \leftarrow MSB$ | 0100nnnn00000100 | _ | MSB | _ | | ROTR | Rn | $LSB \to Rn \to T$ | 0100nnnn00000101 | _ | LSB | _ | | ROTCL | Rn | $T \leftarrow Rn \leftarrow T$ | 0100nnnn00100100 | _ | MSB | _ | | ROTCR | Rn | $T \to Rn \to T$ | 0100nnnn00100101 | _ | LSB | _ | | SHAD | Rm,Rn | When Rm $\geq$ 0, Rn $<<$ Rm $\rightarrow$ Rn When Rm $<$ 0, Rn $>>$ Rm $\rightarrow$ [MSB $\rightarrow$ Rn] | 0100nnnnmmm1100 | _ | _ | _ | | SHAL | Rn | $T \leftarrow Rn \leftarrow 0$ | 0100nnnn00100000 | _ | MSB | _ | | SHAR | Rn | $MSB \to Rn \to T$ | 0100nnnn00100001 | _ | LSB | _ | | SHLD | Rm,Rn | When Rm $\geq$ 0, Rn $<<$ Rm $\rightarrow$ Rn When Rm $<$ 0, Rn $>>$ Rm $\rightarrow$ [0 $\rightarrow$ Rn] | 0100nnnnmmmm1101 | _ | _ | _ | | SHLL | Rn | $T \leftarrow Rn \leftarrow 0$ | 0100nnnn00000000 | _ | MSB | _ | | SHLR | Rn | $0 \to Rn \to T$ | 0100nnnn00000001 | _ | LSB | _ | | SHLL2 | Rn | $Rn \ll 2 \rightarrow Rn$ | 0100nnnn00001000 | _ | _ | _ | | SHLR2 | Rn | $Rn >> 2 \rightarrow Rn$ | 0100nnnn00001001 | _ | _ | _ | | SHLL8 | Rn | $Rn \ll 8 \rightarrow Rn$ | 0100nnnn00011000 | _ | _ | _ | | SHLR8 | Rn | $Rn >> 8 \rightarrow Rn$ | 0100nnnn00011001 | _ | _ | _ | | SHLL16 | Rn | $Rn \ll 16 \rightarrow Rn$ | 0100nnnn00101000 | _ | _ | _ | | SHLR16 | Rn | $Rn >> 16 \rightarrow Rn$ | 0100nnnn00101001 | _ | _ | _ | **Table 3.8 Branch Instructions** | Instruction | | Operation | Instruction Code | Privileged | T Bit | New | |-------------|-------|-------------------------------------------------------------------------------------------|-------------------|------------|-------|-----| | BF | label | When T = 0, disp $\times$ 2 + PC + 4 $\rightarrow$ PC<br>When T = 1, nop | 10001011dddddddd | _ | _ | _ | | BF/S | label | Delayed branch; when T = 0,<br>$disp \times 2 + PC + 4 \rightarrow PC$<br>When T = 1, nop | 100011111dddddddd | _ | _ | _ | | ВТ | label | When T = 1, disp $\times$ 2 + PC + 4 $\rightarrow$ PC When T = 0, nop | 10001001dddddddd | _ | - | _ | | BT/S | label | Delayed branch; when T = 1, disp $\times$ 2 + PC + 4 $\rightarrow$ PC When T = 0, nop | 10001101dddddddd | _ | _ | _ | | BRA | label | Delayed branch, disp $\times$ 2 + PC + 4 $\rightarrow$ PC | 1010dddddddddddd | _ | _ | _ | | BRAF | Rn | Delayed branch, Rn + PC + 4 $\rightarrow$ PC | 0000nnnn00100011 | _ | _ | _ | | BSR | label | Delayed branch, PC + 4 $\rightarrow$ PR, disp × 2 + PC + 4 $\rightarrow$ PC | 1011dddddddddddd | _ | _ | _ | | BSRF | Rn | Delayed branch, PC + 4 $\rightarrow$ PR,<br>Rn + PC + 4 $\rightarrow$ PC | 0000nnnn00000011 | _ | _ | _ | | JMP | @Rn | Delayed branch, $Rn \rightarrow PC$ | 0100nnnn00101011 | _ | _ | _ | | JSR | @Rn | Delayed branch, PC + 4 $\rightarrow$ PR, Rn $\rightarrow$ PC | 0100nnnn00001011 | _ | _ | _ | | RTS | | Delayed branch, $PR \rightarrow PC$ | 0000000000001011 | _ | _ | _ | **Table 3.9 System Control Instructions** | Instruction | n | Operation | Instruction Code | Privileged | T Bit | New | |-------------|--------------|------------------------------------------------------------------|------------------|------------|-------|-----| | CLRMAC | | $0 \rightarrow MACH, MACL$ | 000000000101000 | _ | _ | _ | | CLRS | | $0 \rightarrow S$ | 000000001001000 | _ | _ | _ | | CLRT | | $0 \rightarrow T$ | 000000000001000 | _ | 0 | _ | | ICBI | @Rn | Invalidates instruction cache block indicated by virtual address | 0000nnnn11100011 | _ | _ | New | | LDC | Rm,SR | $Rm \to SR$ | 0100mmmm00001110 | Privileged | LSB | _ | | LDC | Rm,GBR | $Rm \to GBR$ | 0100mmmm00011110 | _ | _ | | | LDC | Rm,VBR | $Rm \to VBR$ | 0100mmmm00101110 | Privileged | _ | _ | | LDC | Rm,SGR | $Rm \to SGR$ | 0100mmmm00111010 | Privileged | _ | New | | LDC | Rm,SSR | $Rm \to SSR$ | 0100mmmm00111110 | Privileged | _ | | | LDC | Rm,SPC | $Rm \to SPC$ | 0100mmmm01001110 | Privileged | _ | | | LDC | Rm,DBR | $Rm \to DBR$ | 0100mmmm11111010 | Privileged | _ | _ | | LDC | Rm,Rn_BANK | $Rm \rightarrow Rn\_BANK (n = 0 \text{ to } 7)$ | 0100mmmm1nnn1110 | Privileged | _ | _ | | LDC.L | @Rm+,SR | $(Rm) \rightarrow SR, Rm + 4 \rightarrow Rm$ | 0100mmmm00000111 | Privileged | LSB | _ | | LDC.L | @Rm+,GBR | $(Rm) \rightarrow GBR, Rm + 4 \rightarrow Rm$ | 0100mmmm00010111 | _ | _ | _ | | LDC.L | @Rm+,VBR | $(Rm) \rightarrow VBR, Rm + 4 \rightarrow Rm$ | 0100mmmm00100111 | Privileged | _ | _ | | LDC.L | @Rm+,SGR | $(Rm) \rightarrow SGR, Rm + 4 \rightarrow Rm$ | 0100mmmm00110110 | Privileged | _ | New | | LDC.L | @Rm+,SSR | $(Rm) \to SSR, Rm + 4 \to Rm$ | 0100mmmm00110111 | Privileged | _ | _ | | LDC.L | @Rm+,SPC | $(Rm) \rightarrow SPC, Rm + 4 \rightarrow Rm$ | 0100mmmm01000111 | Privileged | _ | | | LDC.L | @Rm+,DBR | $(Rm) \to DBR, Rm + 4 \to Rm$ | 0100mmmm11110110 | Privileged | _ | | | LDC.L | @Rm+,Rn_BANK | $(Rm) \rightarrow Rn\_BANK,$<br>$Rm + 4 \rightarrow Rm$ | 0100mmmm1nnn0111 | Privileged | _ | _ | | LDS | Rm,MACH | Rm o MACH | 0100mmmm00001010 | _ | _ | _ | | LDS | Rm,MACL | Rm o MACL | 0100mmmm00011010 | _ | _ | _ | | LDS | Rm,PR | $Rm \to PR$ | 0100mmmm00101010 | _ | _ | _ | | LDS.L | @Rm+,MACH | $(Rm) \rightarrow MACH, Rm + 4 \rightarrow Rm$ | 0100mmmm00000110 | _ | _ | _ | | LDS.L | @Rm+,MACL | $(Rm) \to MACL, Rm + 4 \to Rm$ | 0100mmmm00010110 | _ | _ | _ | | LDS.L | @Rm+,PR | $(Rm) \to PR, Rm + 4 \to Rm$ | 0100mmmm00100110 | _ | _ | _ | | LDTLB | | $PTEH/PTEL \to TLB$ | 000000000111000 | Privileged | _ | | | MOVCA.L | R0,@Rn | $R0 \rightarrow (Rn)$ (without fetching cache block) | 0000nnnn11000011 | _ | _ | | | Instructio | n | Operation | Instruction Code | Privileged | T Bit | New | |------------|--------------|----------------------------------------------------------------------------|------------------|------------|-------|-----| | NOP | | No operation | 000000000001001 | _ | _ | _ | | OCBI | @Rn | Invalidates operand cache block | 0000nnnn10010011 | _ | _ | _ | | OCBP | @Rn | Writes back and invalidates operand cache block | 0000nnnn10100011 | _ | _ | _ | | OCBWB | @Rn | Writes back operand cache block | 0000nnnn10110011 | _ | _ | _ | | PREF | @Rn | $(Rn) \rightarrow \text{operand cache}$ | 0000nnnn10000011 | _ | _ | | | PREFI | @Rn | Reads 32-byte instruction block into instruction cache | 0000nnnn11010011 | _ | _ | New | | RTE | | Delayed branch, SSR/SPC $\rightarrow$ SR/PC | 000000000101011 | Privileged | _ | _ | | SETS | | $1 \rightarrow S$ | 000000001011000 | _ | _ | _ | | SETT | | $1 \rightarrow T$ | 000000000011000 | _ | 1 | _ | | SLEEP | | Sleep | 000000000011011 | Privileged | _ | | | STC | SR,Rn | $SR \rightarrow Rn$ | 0000nnnn00000010 | Privileged | _ | _ | | STC | GBR,Rn | $GBR \rightarrow Rn$ | 0000nnnn00010010 | _ | _ | _ | | STC | VBR,Rn | $VBR \rightarrow Rn$ | 0000nnnn00100010 | Privileged | _ | | | STC | SSR,Rn | $SSR \to Rn$ | 0000nnnn00110010 | Privileged | _ | _ | | STC | SPC,Rn | $SPC \to Rn$ | 0000nnnn01000010 | Privileged | _ | _ | | STC | SGR,Rn | $SGR \to Rn$ | 0000nnnn00111010 | Privileged | _ | | | STC | DBR,Rn | $DBR \to Rn$ | 0000nnnn11111010 | Privileged | _ | _ | | STC | Rm_BANK,Rn | $Rm\_BANK \rightarrow Rn$<br>(m = 0 to 7) | 0000nnnn1mmm0010 | Privileged | _ | _ | | STC.L | SR,@-Rn | $Rn - 4 \rightarrow Rn, SR \rightarrow (Rn)$ | 0100nnnn00000011 | Privileged | _ | | | STC.L | GBR,@-Rn | $Rn - 4 \rightarrow Rn, GBR \rightarrow (Rn)$ | 0100nnnn00010011 | _ | _ | _ | | STC.L | VBR,@-Rn | $Rn - 4 \rightarrow Rn, VBR \rightarrow (Rn)$ | 0100nnnn00100011 | Privileged | _ | _ | | STC.L | SSR,@-Rn | $Rn - 4 \rightarrow Rn, SSR \rightarrow (Rn)$ | 0100nnnn00110011 | Privileged | _ | _ | | STC.L | SPC,@-Rn | $Rn - 4 \rightarrow Rn, SPC \rightarrow (Rn)$ | 0100nnnn01000011 | Privileged | _ | _ | | STC.L | SGR,@-Rn | $Rn - 4 \rightarrow Rn, SGR \rightarrow (Rn)$ | 0100nnnn00110010 | Privileged | _ | _ | | STC.L | DBR,@-Rn | $Rn - 4 \rightarrow Rn, DBR \rightarrow (Rn)$ | 0100nnnn11110010 | Privileged | _ | _ | | STC.L | Rm_BANK,@-Rn | $Rn - 4 \rightarrow Rn$ ,<br>$Rm\_BANK \rightarrow (Rn)$<br>(m = 0 to 7) | 0100nnnn1mmm0011 | Privileged | _ | _ | | STS | MACH,Rn | $MACH \to Rn$ | 0000nnnn00001010 | _ | _ | _ | | STS | MACL,Rn | $MACL \to Rn$ | 0000nnnn00011010 | | _ | _ | | Instruct | tion | Operation | Instruction Code | Privileged | T Bit | New | |----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|-------|-----| | STS | PR,Rn | $PR \to Rn$ | 0000nnnn00101010 | _ | _ | _ | | STS.L | MACH,@-Rn | $Rn - 4 \rightarrow Rn, MACH \rightarrow (Rn)$ | 0100nnnn00000010 | _ | _ | _ | | STS.L | MACL,@-Rn | $Rn - 4 \rightarrow Rn, MACL \rightarrow (Rn)$ | 0100nnnn00010010 | _ | _ | _ | | STS.L | PR,@-Rn | $Rn - 4 \rightarrow Rn, PR \rightarrow (Rn)$ | 0100nnnn00100010 | _ | _ | _ | | SYNCO | | Prevents the next instruction from being issued until instructions issued before this instruction have been completed. | 0000000010101011 | _ | _ | New | | TRAPA | #imm | PC + 2 $\rightarrow$ SPC, SR $\rightarrow$ SSR,<br>#imm << 2 $\rightarrow$ TRA,<br>H'160 $\rightarrow$ EXPEVT,<br>VBR + H'0100 $\rightarrow$ PC | 11000011iiiiiiii | _ | _ | _ | **Table 3.10 Floating-Point Single-Precision Instructions** | Instruction | | Operation | Instruction Code | Privileged | T Bit | New | |-------------|--------------|-------------------------------------------------------------------|------------------|------------|-----------------------|-----| | FLDI0 | FRn | H'0000 0000 → FRn | 1111nnnn10001101 | _ | _ | _ | | FLDI1 | FRn | H'3F80 0000 → FRn | 1111nnnn10011101 | _ | _ | _ | | FMOV | FRm,FRn | $FRm \to FRn$ | 1111nnnnmmmm1100 | _ | _ | _ | | FMOV.S | @Rm,FRn | $(Rm) \rightarrow FRn$ | 1111nnnnmmmm1000 | _ | _ | _ | | FMOV.S | @(R0,Rm),FRn | $(R0 + Rm) \rightarrow FRn$ | 1111nnnnmmmm0110 | _ | _ | _ | | FMOV.S | @Rm+,FRn | $(Rm) \to FRn, Rm + 4 \to Rm$ | 1111nnnnmmmm1001 | _ | _ | _ | | FMOV.S | FRm,@Rn | $FRm \to (Rn)$ | 1111nnnnmmmm1010 | _ | _ | _ | | FMOV.S | FRm,@-Rn | $Rn-4 \rightarrow Rn, FRm \rightarrow (Rn)$ | 1111nnnnmmmm1011 | _ | _ | _ | | FMOV.S | FRm,@(R0,Rn) | $FRm \rightarrow (R0 + Rn)$ | 1111nnnnmmmm0111 | _ | _ | _ | | FMOV | DRm,DRn | $DRm \to DRn$ | 1111nnn0mmm01100 | _ | _ | _ | | FMOV | @Rm,DRn | $(Rm) \to DRn$ | 1111nnn0mmmm1000 | _ | _ | _ | | FMOV | @(R0,Rm),DRn | $(R0 + Rm) \rightarrow DRn$ | 1111nnn0mmmm0110 | _ | _ | _ | | FMOV | @Rm+,DRn | $(Rm) \rightarrow DRn,Rm+8 \rightarrow Rm$ | 1111nnn0mmmm1001 | _ | _ | _ | | FMOV | DRm,@Rn | $DRm \to (Rn)$ | 1111nnnnmmm01010 | _ | _ | _ | | FMOV | DRm,@-Rn | $Rn-8 \rightarrow Rn, DRm \rightarrow (Rn)$ | 1111nnnnmmm01011 | _ | _ | _ | | FMOV | DRm,@(R0,Rn) | $DRm \to (R0 + Rn)$ | 1111nnnnmmm00111 | _ | _ | _ | | FLDS | FRm,FPUL | $FRm \to FPUL$ | 1111mmmm00011101 | _ | _ | _ | | FSTS | FPUL,FRn | $FPUL \to FRn$ | 1111nnnn00001101 | _ | _ | _ | | FABS | FRn | FRn & H'7FFF FFFF $\rightarrow$ FRn | 1111nnnn01011101 | _ | _ | _ | | FADD | FRm,FRn | $FRn + FRm \to FRn$ | 1111nnnnmmmm0000 | _ | _ | _ | | FCMP/EQ | FRm,FRn | When FRn = FRm, 1 $\rightarrow$ T Otherwise, 0 $\rightarrow$ T | 1111nnnnmmmm0100 | _ | Comparis on result | _ | | FCMP/GT | FRm,FRn | When FRn > FRm, $1 \rightarrow T$<br>Otherwise, $0 \rightarrow T$ | 1111nnnnmmmm0101 | _ | Comparis<br>on result | _ | | FDIV | FRm,FRn | $FRn/FRm \to FRn$ | 1111nnnnmmmm0011 | _ | _ | _ | | FLOAT | FPUL,FRn | (float) FPUL $\rightarrow$ FRn | 1111nnnn00101101 | _ | _ | _ | | FMAC | FR0,FRm,FRn | $FR0*FRm + FRn \rightarrow FRn$ | 1111nnnnmmmm1110 | _ | _ | _ | | FMUL | FRm,FRn | $FRn {*} FRm \to FRn$ | 1111nnnnmmmm0010 | _ | _ | _ | | FNEG | FRn | $FRn \wedge H'8000\ 0000 \rightarrow FRn$ | 1111nnnn01001101 | _ | _ | _ | | FSQRT | FRn | $\sqrt{FRn} \to FRn$ | 1111nnnn01101101 | _ | _ | _ | | FSUB | FRm,FRn | $FRn-FRm\toFRn$ | 1111nnnnmmmm0001 | _ | _ | _ | | FTRC | FRm,FPUL | (long) FRm $\rightarrow$ FPUL | 1111mmmm00111101 | _ | _ | _ | | | | | | | | | **Table 3.11 Floating-Point Double-Precision Instructions** | FABS DRn DRn & H'7FFF FFFF | 1111nnn001011101 | _ | | | |-----------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|-------------------|---| | $FFFF \to DRn$ | | | _ | _ | | FADD DRm,DRn DRn + DRm $\rightarrow$ DRn | 1111nnn0mmm00000 | _ | _ | _ | | $\begin{tabular}{lll} \hline FCMP/EQ & DRm,DRn & When DRn = DRm, $1 \rightarrow T$ \\ & Otherwise, $0 \rightarrow T$ \\ \hline \end{tabular}$ | 1111nnn0mmm00100 | _ | Comparison result | _ | | $\begin{tabular}{lll} \hline FCMP/GT & DRm,DRn & When DRn > DRm, $1 \rightarrow T$ \\ & Otherwise, $0 \rightarrow T$ \\ \hline \end{tabular}$ | 1111nnn0mmm00101 | _ | Comparison result | _ | | FDIV DRm,DRn DRn/DRm $\rightarrow$ DRn | 1111nnn0mmm00011 | _ | _ | _ | | $\begin{tabular}{lll} \hline FCNVDS & DRm,FPUL & double\_to\_ & float(DRm) \rightarrow \\ & & FPUL \\ \hline \end{tabular}$ | 1111mmm010111101 | _ | _ | _ | | $ \begin{array}{ccc} \hline \text{FCNVSD} & \text{FPUL,DRn} & \text{float\_to\_ double (FPUL)} \rightarrow \\ & & \text{DRn} \end{array} $ | 1111nnn010101101 | _ | _ | _ | | FLOAT FPUL,DRn (float)FPUL $\rightarrow$ DRn | 1111nnn000101101 | _ | _ | _ | | FMUL DRm,DRn DRn *DRm → DRn | 1111nnn0mmm00010 | _ | _ | _ | | FNEG DRn DRn ^ H'8000 0000 0000 0000 0000 → DRn | 1111nnn001001101 | _ | _ | _ | | FSQRT DRn $\sqrt{DRn} \rightarrow DRn$ | 1111nnn001101101 | _ | _ | _ | | FSUB $DRm,DRn$ $DRn-DRm \rightarrow DRn$ | 1111nnn0mmm00001 | _ | | | | FTRC DRm,FPUL (long) DRm $\rightarrow$ FPUL | 1111mmm000111101 | _ | _ | _ | **Table 3.12 Floating-Point Control Instructions** | Instruction | | Operation | Instruction Code | Privileged | T Bit | New | |-------------|------------|-------------------------------------------------|------------------|------------|-------|-----| | LDS | Rm,FPSCR | $Rm \to FPSCR$ | 0100mmmm01101010 | _ | _ | _ | | LDS | Rm,FPUL | $Rm \to FPUL$ | 0100mmmm01011010 | _ | _ | _ | | LDS.L | @Rm+,FPSCR | $(Rm) \to FPSCR, Rm{+}4 \to Rm$ | 0100mmmm01100110 | _ | _ | _ | | LDS.L | @Rm+,FPUL | $(Rm) \to FPUL, Rm{+}4 \to Rm$ | 0100mmmm01010110 | _ | _ | _ | | STS | FPSCR,Rn | $FPSCR \to Rn$ | 0000nnnn01101010 | _ | _ | _ | | STS | FPUL,Rn | $FPUL \to Rn$ | 0000nnnn01011010 | _ | _ | _ | | STS.L | FPSCR,@-Rn | $Rn - 4 \rightarrow Rn, FPSCR \rightarrow (Rn)$ | 0100nnnn01100010 | _ | _ | _ | | STS.L | FPUL,@-Rn | $Rn - 4 \rightarrow Rn, FPUL \rightarrow (Rn)$ | 0100nnnn01010010 | _ | _ | _ | | | | | | | | | **Table 3.13 Floating-Point Graphics Acceleration Instructions** | Instruction | | Operation | Instruction Code | Privileged | T Bit | New | |-------------|--------------|-----------------------------------------------------------------------------------------------|-------------------|------------|-------|-----| | FMOV | DRm,XDn | $DRm \to XDn$ | 1111nnn1mmm01100 | _ | _ | _ | | FMOV | XDm,DRn | $XDm \rightarrow DRn$ | 1111nnn0mmm11100 | _ | _ | _ | | FMOV | XDm,XDn | $XDm \rightarrow XDn$ | 1111nnn1mmm11100 | _ | _ | _ | | FMOV | @Rm,XDn | $(Rm) \rightarrow XDn$ | 1111nnn1mmmm1000 | _ | _ | _ | | FMOV | @Rm+,XDn | $(Rm) \rightarrow XDn, Rm + 8 \rightarrow Rm$ | 1111nnn1mmmm1001 | _ | _ | _ | | FMOV | @(R0,Rm),XDn | $(R0 + Rm) \rightarrow XDn$ | 1111nnn1mmmm0110 | _ | _ | _ | | FMOV | XDm,@Rn | $XDm \rightarrow (Rn)$ | 1111nnnnmmm11010 | _ | _ | _ | | FMOV | XDm,@-Rn | $Rn - 8 \rightarrow Rn, XDm \rightarrow (Rn)$ | 1111nnnnmmm11011 | _ | _ | _ | | FMOV | XDm,@(R0,Rn) | $XDm \rightarrow (R0 + Rn)$ | 1111nnnnmmm10111 | _ | _ | _ | | FIPR | FVm,FVn | $\begin{array}{c} \text{inner\_product (FVm, FVn)} \rightarrow \\ \text{FR[n+3]} \end{array}$ | 1111nnmm11101101 | _ | _ | _ | | FTRV | XMTRX,FVn | transform_vector (XMTRX, FVn) → FVn | 1111nn0111111101 | _ | _ | _ | | FRCHG | | $\sim$ FPSCR.FR $\rightarrow$ FPSCR.FR | 11111011111111101 | _ | _ | _ | | FSCHG | | ${\sim}FPSCR.SZ \to FPSCR.SZ$ | 11110011111111101 | _ | _ | _ | | FPCHG | | $\sim$ FPSCR.PR → FPSCR.PR | 11110111111111101 | _ | _ | New | | FSRRA | FRn | $1/sqrt (FRn)^* \rightarrow FRn$ | 1111nnnn01111101 | _ | _ | New | | FSCA | FPUL,DRn | $\begin{array}{l} sin(FPUL) \rightarrow FRn \\ cos(FPUL) \rightarrow FR[n+1] \end{array}$ | 1111nnn0111111101 | _ | _ | New | Note: \* sqrt (FRn) is the square root of FRn. # Section 4 Pipelining This LSI is a 2-ILP (instruction-level-parallelism) superscalar pipelining microprocessor. Instruction execution is pipelined, and two instructions can be executed in parallel. ### 4.1 Pipelines Figure 4.1 shows the basic pipelines. Normally, a pipeline consists of seven stages: instruction sfetch (I1/I2), decode and register read (ID), execution (E1/E2/E3), and write-back (WB). An instruction is executed as a combination of basic pipelines. Figure 4.1 Basic Pipelines Figure 4.2 shows the instruction execution patterns. Representations in figure 4.2 and their descriptions are listed in table 4.1. **Table 4.1** Representations of Instruction Execution Patterns | Representation | Description | |----------------------------|-------------------------------------------------| | E1 E2 E3 WB | CPU EX pipe is occupied | | S1 S2 S3 WB | CPU LS pipe is occupied (with memory access) | | s1 s2 s3 WB | CPU LS pipe is occupied (without memory access) | | E1/S1 | Either CPU EX pipe or CPU LS pipe is occupied | | E1S1 , E1s1 | Both CPU EX pipe and CPU LS pipe are occupied | | M2 M3 MS | CPU MULT operation unit is occupied | | FE1 FE2 FE3 FE4 FE5 FE6 FS | FPU-EX pipe is occupied | | FS1 FS2 FS3 FS4 FS | FPU-LS pipe is occupied | | ID | ID stage is locked | | | Both CPU and FPU pipes are occupied | Figure 4.2 Instruction Execution Patterns (1) Figure 4.2 Instruction Execution Patterns (2) Figure 4.2 Instruction Execution Patterns (3) Figure 4.2 Instruction Execution Patterns (4) Figure 4.2 Instruction Execution Patterns (5) Figure 4.2 Instruction Execution Patterns (6) Figure 4.2 Instruction Execution Patterns (7) Figure 4.2 Instruction Execution Patterns (8) Figure 4.2 Instruction Execution Patterns (9) # 4.2 Parallel-Executability Instructions are categorized into six groups according to the internal function blocks used, as shown in table 4.2. Table 4.3 shows the parallel-executability of pairs of instructions in terms of groups. For example, ADD in the EX group and BRA in the BR group can be executed in parallel. **Table 4.2 Instruction Groups** | Instruction<br>Group | Instruction | | | | | | | | |----------------------|----------------|----------------|------------------|----------------|--|--|--|--| | EX | ADD | DT | ROTL | SHLR8 | | | | | | | ADDC | EXTS | ROTR | SHLR16 | | | | | | | ADDV | EXTU | SETS | SUB | | | | | | | AND #imm,R0 | MOVT | SETT | SUBC | | | | | | | AND Rm,Rn | MUL.L | SHAD | SUBV | | | | | | | CLRMAC | MULS.W | SHAL | SWAP | | | | | | | CLRS | MULU.W | SHAR | TST #imm,R0 | | | | | | | CLRT | NEG | SHLD | TST Rm,Rn | | | | | | | CMP | NEGC | SHLL | XOR #imm,R0 | | | | | | | DIV0S | NOT | SHLL2 | XOR Rm,Rn | | | | | | | DIV0U | OR #imm,R0 | SHLL8 | XTRCT | | | | | | | DIV1 | OR Rm,Rn | SHLL16 | | | | | | | | DMUS.L | ROTCL | SHLR | | | | | | | | DMULU.L | ROTCR | SHLR2 | | | | | | | MT | MOV #imm,Rn | MOV Rm,Rn | NOP | | | | | | | BR | BF | BRAF | ВТ | JSR | | | | | | | BF/S | BSR | BT/S | RTS | | | | | | | BRA | BSRF | JMP | | | | | | | LS | FABS | FMOV.S FR,@adr | MOV.[BWL] @adr,R | STC CR2,Rn | | | | | | | FNEG | FSTS | MOV.[BWL] R,@adr | STC.L CR2,@-Rn | | | | | | | FLDI0 | LDC Rm,CR1 | MOVA | STS SR2,Rn | | | | | | | FLDI1 | LDC.L @Rm+,CR1 | MOVCA.L | STS.L SR2,@-Rn | | | | | | | FLDS | LDS Rm,SR1 | MOVUA | STS SR1,Rn | | | | | | | FMOV @adr,FR | LDS Rm,SR2 | OCBI | STS.L SR1,@-Rn | | | | | | | FMOV FR,@adr | LDS.L @adr,SR2 | OCBP | | | | | | | | FMOV FR,FR | LDS.L @Rm+,SR1 | OCBWB | | | | | | | | FMOV.S @adr,FR | LDS.L @Rm+,SR2 | PREF | | | | | | REJ09B0158-0100 | Group | | Instru | Instruction | | | | |-------|----------------------|---------------------|---------------|----------------------|--|--| | FE | FADD | FDIV | FRCHG | FSCA | | | | | FSUB | FIPR | FSCHG | FSRRA | | | | | FCMP (S/D) | FLOAT | FSQRT | FPCHG | | | | | FCNVDS | FMAC | FTRC | | | | | | FCNVSD | FMUL | FTRV | | | | | CO | AND.B #imm,@(R0,GBR) | LDC.L @Rm+,SR | PREFI | TRAPA | | | | | ICBI | LDTLB | RTE | TST.B #imm,@(R0,GBR) | | | | | LDC Rm,DBR | MAC.L | SLEEP | XOR.B #imm,@(R0,GBR) | | | | | LDC Rm, SGR | MAC.W | STC SR,Rn | | | | | | LDC Rm,SR | MOVCO | STC.L SR,@-Rn | | | | | | LDC.L @Rm+,DBR | MOVLI | SYNCO | | | | | | LDC.L @Rm+,SGR | OR.B #imm,@(R0,GBR) | TAS.B | | | | #### [Legend] Instruction R: Rm/Rn @adr: Address SR1: MACH/MACL/PR SR2: FPUL/FPSCR CR1: GBR/Rp\_BANK/SPC/SSR/VBR CR2: CR1/DBR/SGR FR: FRm/FRn/DRm/DRn/XDm/XDn The parallel execution of two instructions can be carried out under following conditions. - 1. Both addr (preceding instruction) and addr+2 (following instruction) are specified within the minimum page size (1 Kbyte). - 2. The execution of these two instructions is supported in table 4.3, Combination of Preceding and Following Instructions. - 3. Data used by an instruction of addr does not conflict with data used by a previous instruction - 4. Data used by an instruction of addr+2 does not conflict with data used by a previous instruction - 5. Both instructions are valid Table 4.3 Combination of Preceding and Following Instructions ### Preceding Instruction (addr) | | | EX | MT | BR | LS | FE | СО | | |--------------------------------------|----|-----|-----|-----|-----|-----|----|--| | Following<br>Instruction<br>(addr+2) | EX | No | Yes | Yes | Yes | Yes | No | | | | MT | Yes | Yes | Yes | Yes | Yes | No | | | | BR | Yes | Yes | No | Yes | Yes | No | | | | LS | Yes | Yes | Yes | No | Yes | No | | | | FE | Yes | Yes | Yes | Yes | No | No | | | | СО | No | No | No | No | No | No | | Note: The following table shows the parallel-executability of pairs of instructions in this LSI. It is different from table 4.3. ### **Preceding Instruction (addr)** | | | | | | • | | . , | | | |--------------------------------------|------|-----|-----|-----|-----|------|------|-----|----| | | | EX | MT | BR | LS | FLSR | FLSM | FE | СО | | Following<br>Instruction<br>(addr+2) | EX | No | Yes | Yes | Yes | Yes | Yes | Yes | No | | | MT | Yes No | | | BR | Yes | Yes | No | Yes | Yes | Yes | Yes | No | | | LS | Yes | Yes | Yes | No | Yes | No | Yes | No | | | FLSR | Yes | Yes | Yes | Yes | No | No* | No | No | | | FLSM | Yes | Yes | Yes | No | No* | No | Yes | No | | | FE | Yes | Yes | Yes | Yes | No | Yes | No | No | | | СО | No [Legend] FLSR: FABS, FNEG, FLDI0, FLDI1, FLDS, FSTS, FMOV FR,FR FLSM: FMOV[.S] @adr,FR, FMOV[.S] FR,@adr, LDS Rm,SR2, LDS.L @Rm+,SR2, STS SR2,Rn, STS.L SR2,@-Rn LS: Original LS instructions except FLSR and FLSM Note: \* The CPU can issue these two instructions simultaneously, but they are stalled in the FPU. REJ09B0158-0100 ## 4.3 Issue Rates and Execution Cycles Instruction execution cycles are summarized in table 4.4. Instruction Group in the table 4.4 corresponds to the category in the table 4.2. Penalty cycles due to a pipeline stall are not considered in the issue rates and execution cycles in this section. #### 1. Issue Rate Issue rates indicates the issue period between one instruction and next instruction. #### 2. Execution Cycles Execution cycles indicates the cycle counts an instruction occupied the pipeline based on the next rules. **Table 4.4** Issue Rates and Execution Cycles | Functional | | | | Instruction | | Execution | Execution | |---------------|-----|-------------|-----------------|-------------|------------|-----------|-----------| | Category | No. | Instruction | | Group | Issue Rate | | Pattern | | Data transfer | 1 | EXTS.B | Rm,Rn | EX | 1 | 1 | 2-1 | | instructions | 2 | EXTS.W | Rm,Rn | EX | 1 | 1 | 2-1 | | | 3 | EXTU.B | Rm,Rn | EX | 1 | 1 | 2-1 | | | 4 | EXTU.W | Rm,Rn | EX | 1 | 1 | 2-1 | | | 5 | MOV | Rm,Rn | MT | 1 | 1 | 2-4 | | | 6 | MOV | #imm,Rn | MT | 1 | 1 | 2-3 | | | 7 | MOVA | @(disp,PC),R0 | LS | 1 | 1 | 2-2 | | | 8 | MOV.W | @(disp,PC),Rn | LS | 1 | 1 | 3-1 | | | 9 | MOV.L | @(disp,PC),Rn | LS | 1 | 1 | 3-1 | | | 10 | MOV.B | @Rm,Rn | LS | 1 | 1 | 3-1 | | | 11 | MOV.W | @Rm,Rn | LS | 1 | 1 | 3-1 | | | 12 | MOV.L | @Rm,Rn | LS | 1 | 1 | 3-1 | | | 13 | MOV.B | @Rm+,Rn | LS | 1 | 1 | 3-1 | | | 14 | MOV.W | @Rm+,Rn | LS | 1 | 1 | 3-1 | | | 15 | MOV.L | @Rm+,Rn | LS | 1 | 1 | 3-1 | | | 16 | MOV.B | @(disp,Rm),R0 | LS | 1 | 1 | 3-1 | | | 17 | MOV.W | @(disp,Rm),R0 | LS | 1 | 1 | 3-1 | | | 18 | MOV.L | @(disp,Rm),Rn | LS | 1 | 1 | 3-1 | | | 19 | MOV.B | @(R0,Rm),Rn | LS | 1 | 1 | 3-1 | | | 20 | MOV.W | @(R0,Rm),Rn | LS | 1 | 1 | 3-1 | | | 21 | MOV.L | @(R0,Rm),Rn | LS | 1 | 1 | 3-1 | | | 22 | MOV.B | @(disp,GBR),R0 | LS | 1 | 1 | 3-1 | | | 23 | MOV.W | @(disp, GBR),R0 | LS | 1 | 1 | 3-1 | | | 24 | MOV.L | @(disp, GBR),R0 | LS | 1 | 1 | 3-1 | | | 25 | MOV.B | Rm,@Rn | LS | 1 | 1 | 3-1 | | | 26 | MOV.W | Rm,@Rn | LS | 1 | 1 | 3-1 | | | 27 | MOV.L | Rm,@Rn | LS | 1 | 1 | 3-1 | | | 28 | MOV.B | Rm,@-Rn | LS | 1 | 1 | 3-1 | | | 29 | MOV.W | Rm,@-Rn | LS | 1 | 1 | 3-1 | REJ09B0158-0100 | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |-------------------------|-----|-------------|----------------|----------------------|------------|---|-------------------| | Data transfer | 30 | MOV.L | Rm,@-Rn | LS | 1 | 1 | 3-1 | | instructions | 31 | MOV.B | R0,@(disp,Rn) | LS | 1 | 1 | 3-1 | | | 32 | MOV.W | R0,@(disp,Rn) | LS | 1 | 1 | 3-1 | | | 33 | MOV.L | Rm,@(disp,Rn) | LS | 1 | 1 | 3-1 | | | 34 | MOV.B | Rm,@(R0,Rn) | LS | 1 | 1 | 3-1 | | | 35 | MOV.W | Rm,@(R0,Rn) | LS | 1 | 1 | 3-1 | | | 36 | MOV.L | Rm,@(R0,Rn) | LS | 1 | 1 | 3-1 | | | 37 | MOV.B | R0,@(disp,GBR) | LS | 1 | 1 | 3-1 | | | 38 | MOV.W | R0,@(disp,GBR) | LS | 1 | 1 | 3-1 | | | 39 | MOV.L | R0,@(disp,GBR) | LS | 1 | 1 | 3-1 | | | 40 | MOVCA.L | R0,@Rn | LS | 1 | 1 | 3-4 | | | 41 | MOVCO.L | R0,@Rn | CO | 1 | 1 | 3-9 | | | 42 | MOVLI.L | @Rm,R0 | CO | 1 | 1 | 3-8 | | | 43 | MOVUA.L | @Rm,R0 | LS | 2 | 2 | 3-10 | | | 44 | MOVUA.L | @Rm+,R0 | LS | 2 | 2 | 3-10 | | | 45 | MOVT | Rn | EX | 1 | 1 | 2-1 | | | 46 | OCBI | @Rn | LS | 1 | 1 | 3-4 | | | 47 | OCBP | @Rn | LS | 1 | 1 | 3-4 | | | 48 | OCBWB | @Rn | LS | 1 | 1 | 3-4 | | | 49 | PREF | @Rn | LS | 1 | 1 | 3-4 | | | 50 | SWAP.B | Rm,Rn | EX | 1 | 1 | 2-1 | | | 51 | SWAP.W | Rm,Rn | EX | 1 | 1 | 2-1 | | | 52 | XTRCT | Rm,Rn | EX | 1 | 1 | 2-1 | | Fixed-point | 53 | ADD | Rm,Rn | EX | 1 | 1 | 2-1 | | arithmetic instructions | 54 | ADD | #imm,Rn | EX | 1 | 1 | 2-1 | | inou double | 55 | ADDC | Rm,Rn | EX | 1 | 1 | 2-1 | | | 56 | ADDV | Rm,Rn | EX | 1 | 1 | 2-1 | | | 57 | CMP/EQ | #imm,R0 | EX | 1 | 1 | 2-1 | | | 58 | CMP/EQ | Rm,Rn | EX | 1 | 1 | 2-1 | | | 59 | CMP/GE | Rm,Rn | EX | 1 | 1 | 2-1 | | | 60 | CMP/GT | Rm,Rn | EX | 1 | 1 | 2-1 | | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |-------------------------|-----|-------------|----------------|----------------------|------------|---|-------------------| | Fixed-point | 61 | CMP/HI | Rm,Rn | EX | 1 | 1 | 2-1 | | arithmetic instructions | 62 | CMP/HS | Rm,Rn | EX | 1 | 1 | 2-1 | | matructions | 63 | CMP/PL | Rn | EX | 1 | 1 | 2-1 | | | 64 | CMP/PZ | Rn | EX | 1 | 1 | 2-1 | | | 65 | CMP/STR | Rm,Rn | EX | 1 | 1 | 2-1 | | | 66 | DIV0S | Rm,Rn | EX | 1 | 1 | 2-1 | | | 67 | DIV0U | | EX | 1 | 1 | 2-1 | | | 68 | DIV1 | Rm,Rn | EX | 1 | 1 | 2-1 | | | 69 | DMULS.L | Rm,Rn | EX | 1 | 2 | 5-6 | | | 70 | DMULU.L | Rm,Rn | EX | 1 | 2 | 5-6 | | | 71 | DT | Rn | EX | 1 | 1 | 2-1 | | | 72 | MAC.L | @Rm+,@Rn+ | СО | 2 | 5 | 5-9 | | | 73 | MAC.W | @Rm+,@Rn+ | СО | 2 | 4 | 5-8 | | | 74 | MUL.L | Rm,Rn | EX | 1 | 2 | 5-6 | | | 75 | MULS.W | Rm,Rn | EX | 1 | 1 | 5-5 | | | 76 | MULU.W | Rm,Rn | EX | 1 | 1 | 5-5 | | | 77 | NEG | Rm,Rn | EX | 1 | 1 | 2-1 | | | 78 | NEGC | Rm,Rn | EX | 1 | 1 | 2-1 | | | 79 | SUB | Rm,Rn | EX | 1 | 1 | 2-1 | | | 80 | SUBC | Rm,Rn | EX | 1 | 1 | 2-1 | | | 81 | SUBV | Rm,Rn | EX | 1 | 1 | 2-1 | | Logical | 82 | AND | Rm,Rn | EX | 1 | 1 | 2-1 | | instructions | 83 | AND | #imm,R0 | EX | 1 | 1 | 2-1 | | | 84 | AND.B | #imm,@(R0,GBR) | СО | 3 | 3 | 3-2 | | | 85 | NOT | Rm,Rn | EX | 1 | 1 | 2-1 | | | 86 | OR | Rm,Rn | EX | 1 | 1 | 2-1 | | | 87 | OR | #imm,R0 | EX | 1 | 1 | 2-1 | | | 88 | OR.B | #imm,@(R0,GBR) | СО | 3 | 3 | 3-2 | | | 89 | TAS.B | @Rn | СО | 4 | 4 | 3-3 | | | 90 | TST | Rm,Rn | EX | 1 | 1 | 2-1 | | | 91 | TST | #imm,R0 | EX | 1 | 1 | 2-1 | | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |-------------------------|-----|-------------|----------------|----------------------|------------|---|-------------------| | Logical<br>instructions | 92 | TST.B | #imm,@(R0,GBR) | CO | 3 | 3 | 3-2 | | | 93 | XOR | Rm,Rn | EX | 1 | 1 | 2-1 | | | 94 | XOR | #imm,R0 | EX | 1 | 1 | 2-1 | | | 95 | XOR.B | #imm,@(R0,GBR) | CO | 3 | 3 | 3-2 | | Shift instructions | 96 | ROTL | Rn | EX | 1 | 1 | 2-1 | | | 97 | ROTR | Rn | EX | 1 | 1 | 2-1 | | | 98 | ROTCL | Rn | EX | 1 | 1 | 2-1 | | | 99 | ROTCR | Rn | EX | 1 | 1 | 2-1 | | | 100 | SHAD | Rm,Rn | EX | 1 | 1 | 2-1 | | | 101 | SHAL | Rn | EX | 1 | 1 | 2-1 | | | 102 | SHAR | Rn | EX | 1 | 1 | 2-1 | | | 103 | SHLD | Rm,Rn | EX | 1 | 1 | 2-1 | | | 104 | SHLL | Rn | EX | 1 | 1 | 2-1 | | | 105 | SHLL2 | Rn | EX | 1 | 1 | 2-1 | | | 106 | SHLL8 | Rn | EX | 1 | 1 | 2-1 | | | 107 | SHLL16 | Rn | EX | 1 | 1 | 2-1 | | | 108 | SHLR | Rn | EX | 1 | 1 | 2-1 | | | 109 | SHLR2 | Rn | EX | 1 | 1 | 2-1 | | | 110 | SHLR8 | Rn | EX | 1 | 1 | 2-1 | | | 111 | SHLR16 | Rn | EX | 1 | 1 | 2-1 | | Branch instructions | 112 | BF | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 113 | BF/S | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 114 | ВТ | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 115 | BT/S | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 116 | BRA | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 117 | BRAF | Rm | BR | 1+3 | 1 | 1-2 | | | 118 | BSR | disp | BR | 1+0 to 2 | 1 | 1-1 | | | 119 | BSRF | Rm | BR | 1+3 | 1 | 1-2 | | | 120 | JMP | @Rn | BR | 1+3 | 1 | 1-2 | | | 121 | JSR | @Rn | BR | 1+3 | 1 | 1-2 | | | 122 | RTS | | BR | 1+0 to 3 | 1 | 1-3 | | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |-----------------------------|-----|-------------|--------------|----------------------|------------|-----------|-------------------| | System control instructions | 123 | NOP | | MT | 1 | 1 | 2-3 | | | 124 | CLRMAC | | EX | 1 | 1 | 5-7 | | | 125 | CLRS | | EX | 1 | 1 | 2-1 | | | 126 | CLRT | | EX | 1 | 1 | 2-1 | | | 127 | ICBI | @Rn | СО | 8+5+3 | 13 | 3-6 | | | 128 | SETS | | EX | 1 | 1 | 2-1 | | | 129 | SETT | | EX | 1 | 1 | 2-1 | | | 130 | PREFI | | СО | 5+5+3 | 10 | 3-7 | | | 131 | SYNCO | @Rn | CO | Undefined | Undefined | 3-4 | | | 132 | TRAPA | #imm | СО | 8+5+1 | 13 | 1-5 | | | 133 | RTE | | СО | 4+1 | 4 | 1-4 | | | 134 | SLEEP | | СО | Undefined | Undefined | 1-6 | | | 135 | LDTLB | | СО | 1 | 1 | 3-5 | | | 136 | LDC | Rm,DBR | СО | 4 | 4 | 4-2 | | | 137 | LDC | Rm,SGR | CO | 4 | 4 | 4-2 | | | 138 | LDC | Rm,GBR | LS | 1 | 1 | 4-3 | | | 139 | LDC | Rm,Rp_BANK | LS | 1 | 1 | 4-1 | | | 140 | LDC | Rm,SR | CO | 4+3 | 4 | 4-4 | | | 141 | LDC | Rm,SSR | LS | 1 | 1 | 4-1 | | | 142 | LDC | Rm,SPC | LS | 1 | 1 | 4-1 | | | 143 | LDC | Rm,VBR | LS | 1 | 1 | 4-1 | | | 144 | LDC.L | @Rm+,DBR | СО | 4 | 4 | 4-6 | | | 145 | LDC.L | @Rm+,SGR | СО | 4 | 4 | 4-6 | | | 146 | LDC.L | @Rm+,GBR | LS | 1 | 1 | 4-7 | | | 147 | LDC.L | @Rm+,Rp_BANK | LS | 1 | 1 | 4-5 | | | 148 | LDC.L | @Rm+,SR | CO | 6+3 | 4 | 4-8 | | | 149 | LDC.L | @Rm+,SSR | LS | 1 | 1 | 4-5 | | | 150 | LDC.L | @Rm+,SPC | LS | 1 | 1 | 4-5 | | | 151 | LDC.L | @Rm+,VBR | LS | 1 | 1 | 4-5 | | | 152 | LDS | Rm,MACH | LS | 1 | 1 | 5-1 | | | 153 | LDS | Rm,MACL | LS | 1 | 1 | 5-1 | | System control control instructions | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------------|--------------|----------------------|------------|---|-------------------| | Instructions Inst | • | 154 | LDS | Rm,PR | LS | 1 | 1 | 4-13 | | 156 LDS.L @Rm+,MACL LS 1 1 5-2 | | 155 | LDS.L | @Rm+,MACH | LS | 1 | 1 | 5-2 | | 158 STC DBR,Rn LS | il lott dottor lo | 156 | LDS.L | @Rm+,MACL | LS | 1 | 1 | 5-2 | | 159 STC | | 157 | LDS.L | @Rm+,PR | LS | 1 | 1 | 4-14 | | 160 STC GBR,Rn LS | | 158 | STC | DBR,Rn | LS | 1 | 1 | 4-9 | | 161 STC | | 159 | STC | SGR,Rn | LS | 1 | 1 | 4-9 | | 162 STC | | 160 | STC | GBR,Rn | LS | 1 | 1 | 4-9 | | 163 STC SSR,Rn LS | | 161 | STC | Rp_BANK,Rn | LS | 1 | 1 | 4-9 | | 164 STC SPC,Rn LS | | 162 | STC | SR,Rn | СО | 1 | 1 | 4-10 | | 165 STC | | 163 | STC | SSR,Rn | LS | 1 | 1 | 4-9 | | 166 STC.L DBR,@-Rn LS | | 164 | STC | SPC,Rn | LS | 1 | 1 | 4-9 | | 167 STC.L SGR,@-Rn LS | | 165 | STC | VBR,Rn | LS | 1 | 1 | 4-9 | | 168 STC.L GBR,@-Rn LS | | 166 | STC.L | DBR,@-Rn | LS | 1 | 1 | 4-11 | | 169 STC.L | | 167 | STC.L | SGR,@-Rn | LS | 1 | 1 | 4-11 | | 170 STC.L SR,@-Rn CO | | 168 | STC.L | GBR,@-Rn | LS | 1 | 1 | 4-11 | | 171 STC.L SSR,@-Rn LS | | 169 | STC.L | Rp_BANK,@-Rn | LS | 1 | 1 | 4-11 | | 172 STC.L SPC,@-Rn LS | | 170 | STC.L | SR,@-Rn | СО | 1 | 1 | 4-12 | | 173 STC.L | | 171 | STC.L | SSR,@-Rn | LS | 1 | 1 | 4-11 | | 174 STS MACH,Rn LS | | 172 | STC.L | SPC,@-Rn | LS | 1 | 1 | 4-11 | | 175 STS MACL,Rn LS | | 173 | STC.L | VBR,@-Rn | LS | 1 | 1 | 4-11 | | 176 STS | | 174 | STS | MACH,Rn | LS | 1 | 1 | 5-3 | | 177 STS.L MACH,@-Rn LS 1 1 5-4 178 STS.L MACL,@-Rn LS 1 1 5-4 179 STS.L PR,@-Rn LS 1 1 4-16 Single-precision floating-point instructions 181 FLDI1 FRn LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 | | 175 | STS | MACL,Rn | LS | 1 | 1 | 5-3 | | 178 STS.L MACL,@-Rn LS 1 1 5-4 179 STS.L PR,@-Rn LS 1 1 4-16 Single-precision floating-point instructions 181 FLDI1 FRn LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 | | 176 | STS | PR,Rn | LS | 1 | 1 | 4-15 | | 179 STS.L PR,@-Rn LS 1 1 4-16 Single-precision precision floating-point instructions 181 FLDI1 FRn LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 | | 177 | STS.L | MACH,@-Rn | LS | 1 | 1 | 5-4 | | Single-precision floating-point instructions 180 FLDI0 FRn LS 1 1 6-13 181 FLDI1 FRn LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 | | 178 | STS.L | MACL,@-Rn | LS | 1 | 1 | 5-4 | | precision floating-point instructions 181 FLDI1 FRn LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @ Rm,FRn LS 1 1 6-9 | | 179 | STS.L | PR,@-Rn | LS | 1 | 1 | 4-16 | | 181 FLDI1 FRN LS 1 1 6-13 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 183 FMOV.S @Rm,FRn LS 1 1 6-9 184 FLDI1 FRN LS 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 6-9 185 FMOV.S @Rm,FRn LS 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ū | 180 | FLDI0 | FRn | LS | 1 | 1 | 6-13 | | instructions 182 FMOV FRm,FRn LS 1 1 6-9 183 FMOV.S @ Rm,FRn LS 1 1 6-9 | • | 181 | FLDI1 | FRn | LS | 1 | 1 | 6-13 | | | ٠. | | FMOV | FRm,FRn | LS | 1 | 1 | 6-9 | | 184 FMOV.S @Rm+,FRn LS 1 1 6-9 | | 183 | FMOV.S | @Rm,FRn | LS | 1 | 1 | 6-9 | | | | 184 | FMOV.S | @Rm+,FRn | LS | 1 | 1 | 6-9 | | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |-----------------------------|-----|-------------|---------------|----------------------|------------|----|-------------------| | Single- | 185 | FMOV.S | @(R0,Rm),FRn | LS | 1 | 1 | 6-9 | | precision floating-point | 186 | FMOV.S | FRm,@Rn | LS | 1 | 1 | 6-9 | | instructions | 187 | FMOV.S | FRm,@-Rn | LS | 1 | 1 | 6-9 | | | 188 | FMOV.S | FRm,@(R0,Rn) | LS | 1 | 1 | 6-9 | | | 189 | FLDS | FRm,FPUL | LS | 1 | 1 | 6-10 | | | 190 | FSTS | FPUL,FRn | LS | 1 | 1 | 6-11 | | | 191 | FABS | FRn | LS | 1 | 1 | 6-12 | | | 192 | FADD | FRm,FRn | FE | 1 | 1 | 6-14 | | | 193 | FCMP/EQ | FRm,FRn | FE | 1 | 1 | 6-14 | | | 194 | FCMP/GT | MP/GT FRm,FRn | | 1 | 1 | 6-14 | | | 195 | FDIV | FRm,FRn | FE | 1 | 14 | 6-15 | | | 196 | FLOAT | FPUL,FRn | FE | 1 | 1 | 6-14 | | | 197 | FMAC | FR0,FRm,FRn | FE | 1 | 1 | 6-14 | | | 198 | FMUL | FRm,FRn | FE | 1 | 1 | 6-14 | | • | 199 | FNEG | FRn | LS | 1 | 1 | 6-12 | | | 200 | FSQRT | FRn | FE | 1 | 30 | 6-15 | | | 201 | FSUB | FRm,FRn | FE | 1 | 1 | 6-14 | | | 202 | FTRC | FRm,FPUL | FE | 1 | 1 | 6-14 | | | 203 | FMOV | DRm,DRn | LS | 1 | 1 | 6-9 | | | 204 | FMOV | @Rm,DRn | LS | 1 | 1 | 6-9 | | | 205 | FMOV | @Rm+,DRn | LS | 1 | 1 | 6-9 | | | 206 | FMOV | @(R0,Rm),DRn | LS | 1 | 1 | 6-9 | | | 207 | FMOV | DRm,@Rn | LS | 1 | 1 | 6-9 | | | 208 | FMOV | DRm,@-Rn | LS | 1 | 1 | 6-9 | | | 209 | FMOV | DRm,@(R0,Rn) | LS | 1 | 1 | 6-9 | | Double- | 210 | FABS | DRn | LS | 1 | 1 | 6-12 | | precision<br>floating-point | 211 | FADD | DRm,DRn | FE | 1 | 1 | 6-16 | | instructions | | FCMP/EQ | DRm,DRn | FE | 1 | 1 | 6-16 | | | 213 | FCMP/GT | DRm,DRn | FE | 1 | 1 | 6-16 | | | 214 | FCNVDS | DRm,FPUL | FE | 1 | 1 | 6-16 | | | 215 | FCNVSD | FPUL,DRn | FE | 1 | 1 | 6-16 | REJ09B0158-0100 | Functional<br>Category | No. | Instruction | | Instruction<br>Group | Issue Rate | | Execution Pattern | |---------------------------|-----|-------------|--------------|----------------------|------------|----|-------------------| | Double- | 216 | FDIV | DRm,DRn | FE | 1 | 14 | 6-18 | | precision floating-point | 217 | FLOAT | FPUL,DRn | FE | 1 | 1 | 6-16 | | instructions | | FMUL | DRm,DRn | FE | 1 | 3 | 6-17 | | | 219 | FNEG | DRn | LS | 1 | 1 | 6-12 | | | 220 | FSQRT | DRn | FE | 1 | 30 | 6-18 | | | 221 | FSUB | DRm,DRn | FE | 1 | 1 | 6-16 | | | 222 | FTRC | DRm,FPUL | FE | 1 | 1 | 6-16 | | FPU system | 223 | LDS | Rm,FPUL | LS | 1 | 1 | 6-1 | | control<br>instructions | 224 | LDS | Rm,FPSCR | LS | 1 | 1 | 6-5 | | | 225 | LDS.L | @Rm+,FPUL | LS | 1 | 1 | 6-3 | | | 226 | LDS.L | @Rm+,FPSCR | LS | 1 | 1 | 6-7 | | | 227 | STS | FPUL,Rn | LS | 1 | 1 | 6-2 | | | 228 | STS | FPSCR,Rn | LS | 1 | 1 | 6-6 | | | 229 | STS.L | FPUL,@-Rn | LS | 1 | 1 | 6-4 | | | 230 | STS.L | FPSCR,@-Rn | LS | 1 | 1 | 6-8 | | Graphics | 231 | FMOV | DRm,XDn | LS | 1 | 1 | 6-9 | | acceleration instructions | 232 | FMOV | XDm,DRn | LS | 1 | 1 | 6-9 | | | 233 | FMOV | XDm,XDn | LS | 1 | 1 | 6-9 | | | 234 | FMOV | @Rm,XDn | LS | 1 | 1 | 6-9 | | | 235 | FMOV | @Rm+,XDn | LS | 1 | 1 | 6-9 | | | 236 | FMOV | @(R0,Rm),XDn | LS | 1 | 1 | 6-9 | | | 237 | FMOV | XDm,@Rn | LS | 1 | 1 | 6-9 | | | 238 | FMOV | XDm,@-Rn | LS | 1 | 1 | 6-9 | | | 239 | FMOV | XDm,@(R0,Rn) | LS | 1 | 1 | 6-9 | | | 240 | FIPR | FVm,FVn | FE | 1 | 1 | 6-19 | | | 241 | FRCHG | | FE | 1 | 1 | 6-14 | | | 242 | FSCHG | | FE | 1 | 1 | 6-14 | | | 243 | FPCHG | | FE | 1 | 1 | 6-14 | | | 244 | FSRRA | FRn | FE | 1 | 1 | 6-21 | | | 245 | FSCA | FPUL,DRn | FE | 1 | 3 | 6-22 | | | 246 | FTRV | XMTRX,FVn | FE | 1 | 4 | 6-20 | # Section 5 Exception Handling ### 5.1 Summary of Exception Handling Exception handling processing is handled by a special routine which is executed by a reset, general exception handling, or interrupt. For example, if the executing instruction ends abnormally, appropriate action must be taken in order to return to the original program sequence, or report the abnormality before terminating the processing. The process of generating an exception handling request in response to abnormal termination, and passing control to a user-written exception handling routine, in order to support such functions, is given the generic name of exception handling. The exception handling in this LSI is of three kinds: resets, general exceptions, and interrupts. ## **5.2** Register Descriptions Table 5.1 lists the configuration of registers related exception handling. **Table 5.1** Register Configuration | Register Name | Abbreviation | R/W | P4 Address* | Area 7 Address* | Access<br>Size | |--------------------------|--------------|-----|-------------|-----------------|----------------| | TRAPA exception register | TRA | R/W | H'FF00 0020 | H'1F00 0020 | 32 | | Exception event register | EXPEVT | R/W | H'FF00 0024 | H'1F00 0024 | 32 | | Interrupt event register | INTEVT | R/W | H'FF00 0028 | H'1F00 0028 | 32 | Note: \* P4 is the address when virtual address space P4 area is used. Area 7 is the address when physical address space area 7 is accessed by using the TLB. **Table 5.2** States of Register in Each Operating Mode | Register Name | Abbreviation | Power-on Reset | Manual Reset | Sleep | |--------------------------|--------------|----------------|--------------|----------| | TRAPA exception register | TRA | Undefined | Undefined | Retained | | Exception event register | EXPEVT | H'0000 0000 | H'0000 0020 | Retained | | Interrupt event register | INTEVT | Undefined | Undefined | Retained | ### 5.2.1 TRAPA Exception Register (TRA) The TRAPA exception register (TRA) consists of 8-bit immediate data (imm) for the TRAPA instruction. TRA is set automatically by hardware when a TRAPA instruction is executed. TRA can also be modified by software. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|-----|-----|-----|-----|------|-----|-----|-----|----|----| | | _ | _ | _ | _ | _ | _ | _ | - | | _ | _ | _ | _ | _ | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | | | | TRA | CODE | | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-------|----------------------------------------------------------------------| | 31 to 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 to 2 | TRACODE | Undefined | I R/W | TRAPA Code | | | | | | 8-bit immediate data of TRAPA instruction is set | | 1, 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ### **5.2.2** Exception Event Register (EXPEVT) The exception event register (EXPEVT) consists of a 12-bit exception code. The exception code set in EXPEVT is that for a reset or general exception event. The exception code is set automatically by hardware when an exception occurs. EXPEVT can also be modified by software. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----| | | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | | | | | Е | XPCOD | E | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0/1 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------| | 31 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 0 | EXPCODE | H'000 or | R/W | Exception Code | | | | H'020 | | The exception code for a reset or general exception is set. For details, see table 5.3. | ## 5.2.3 Interrupt Event Register (INTEVT) The interrupt event register (INTEVT) consists of a 14-bit exception code. The exception code is set automatically by hardware when an exception occurs. INTEVT can also be modified by software. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----| | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | | | | | 11 | NTCOD | E | | | | | | | | Initial value: | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-------|-------------------------------------------------------------------------| | 31 to 14 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 13 to 0 | INTCODE | Undefined | d R/W | Exception Code | | | | | | The exception code for an interrupt is set. For details, see table 5.3. | ## **5.3** Exception Handling Functions #### 5.3.1 Exception Handling Flow In exception handling, the contents of the program counter (PC), status register (SR), and R15 are saved in the saved program counter (SPC), saved status register (SSR), and saved general register15 (SGR), and the CPU starts execution of the appropriate exception handling routine according to the vector address. An exception handling routine is a program written by the user to handle a specific exception. The exception handling routine is terminated and control returned to the original program by executing a return-from-exception instruction (RTE). This instruction restores the PC and SR contents and returns control to the normal processing routine at the point at which the exception occurred. The SGR contents are not written back to R15 with an RTE instruction. The basic processing flow is as follows. For the meaning of the SR bits, see section 2, Programming Model. - 1. The PC, SR, and R15 contents are saved in SPC, SSR, and SGR, respectively. - 2. The block bit (BL) in SR is set to 1. - 3. The mode bit (MD) in SR is set to 1. - 4. The register bank bit (RB) in SR is set to 1. - 5. In a reset, the FPU disable bit (FD) in SR is cleared to 0. - 6. The exception code is written to bits 11 to 0 of the exception event register (EXPEVT) or interrupt event register (INTEVT). - 7. The CPU branches to the determined exception handling vector address, and the exception handling routine begins. ### 5.3.2 Exception Handling Vector Addresses The reset vector address is fixed at H'A0000000. Exception and interrupt vector addresses are determined by adding the offset for the specific event to the vector base address, which is set by software in the vector base register (VBR). In the case of the TLB miss exception, for example, the offset is H'00000400, so if H'9C080000 is set in VBR, the exception handling vector address will be H'9C080400. If a further exception occurs at the exception handling vector address, a duplicate exception will result, and recovery will be difficult; therefore, addresses that are not to be converted (in P1 and P2 areas) should be specified for vector addresses. ## **5.4** Exception Types and Priorities Table 5.3 shows the types of exceptions, with their relative priorities, vector addresses, and exception/interrupt codes. **Table 5.3** Exceptions | | | | | | Exception T<br>Direction | | | |-----------------------|-------------------|-------------------------------------------------|---------------------------------|---------------------------------|--------------------------|---------|---------------------| | Exception<br>Category | Execution<br>Mode | Exception | Priority<br>Level* <sup>2</sup> | Priority<br>Order* <sup>2</sup> | Vector<br>Address | Offset | Exception<br>Code*⁴ | | Reset | Abort type | Power-on reset | 1 | 1 | H'A000 0000 | _ | H'000 | | | | Manual reset | 1 | 2 | H'A000 0000 | _ | H'020 | | | | H-UDI reset | 1 | 1 | H'A000 0000 | _ | H'000 | | | | Instruction TLB multiple-hit exception | 1 | 3 | H'A000 0000 | _ | H'140 | | | | Data TLB multiple-hit exception | 1 | 4 | H'A000 0000 | _ | H'140 | | General exception | Re-<br>execution | User break before instruction execution*1 | 2 | 0 | (VBR/DBR) | H'100/— | H'1E0 | | | type | Instruction address error | 2 | 1 | (VBR) | H'100 | H'0E0 | | | | Instruction TLB miss exception | 2 | 2 | (VBR) | H'400 | H'040 | | | | Instruction TLB protection violation exception | 2 | 3 | (VBR) | H'100 | H'0A0 | | | | General illegal instruction exception | 2 | 4 | (VBR) | H'100 | H'180 | | | | Slot illegal instruction exception | 2 | 4 | (VBR) | H'100 | H'1A0 | | | | General FPU disable exception | 2 | 4 | (VBR) | H'100 | H'800 | | | | Slot FPU disable exception | 2 | 4 | (VBR) | H'100 | H'820 | | | | Data address error (read) | 2 | 5 | (VBR) | H'100 | H'0E0 | | | | Data address error (write) | 2 | 5 | (VBR) | H'100 | H'100 | | | | Data TLB miss exception (read) | 2 | 6 | (VBR) | H'400 | H'040 | | | | Data TLB miss exception (write) | 2 | 6 | (VBR) | H'400 | H'060 | | | | Data TLB protection violation exception (read) | 2 | 7 | (VBR) | H'100 | H'0A0 | | | | Data TLB protection violation exception (write) | 2 | 7 | (VBR) | H'100 | H'0C0 | | | | FPU exception | 2 | 8 | (VBR) | H'100 | H'120 | | | | Initial page write exception | 2 | 9 | (VBR) | H'100 | H'080 | REJ09B0158-0100 | Exception | <b>Transition</b> | |-----------|-------------------| | Direc | tion*³ | | Exception Category | Execution<br>Mode | Exception | Priority<br>Level* <sup>2</sup> | Priority<br>Order* <sup>2</sup> | Vector<br>Address | Offset | Exception<br>Code* <sup>4</sup> | |----------------------|-------------------|------------------------------------------|---------------------------------|---------------------------------|-------------------|---------|---------------------------------| | General<br>exception | Completion type | Unconditional trap (TRAPA) | 2 | 4 | (VBR) | H'100 | H'160 | | | | User break after instruction execution*1 | 2 | 10 | (VBR/DBR) | H'100/— | H'1E0 | | Interrupt | Completion type | Nonmaskable interrupt | 3 | _ | (VBR) | H'600 | H'1C0 | | | | General interrupt request | 4 | _ | (VBR) | H'600 | _ | Notes: 1. When UBDE in CBCR = 1, PC = DBR. In other cases, PC = VBR + H'100. - 2. Priority is first assigned by priority level, then by priority order within each level (the lowest number represents the highest priority). - 3. Control passes to H'A000 0000 in a reset, and to [VBR + offset] in other cases. - 4. Stored in EXPEVT for a reset or general exception, and in INTEVT for an interrupt. ## 5.5 Exception Flow ### 5.5.1 Exception Flow Figure 5.1 shows an outline flowchart of the basic operations in instruction execution and exception handling. For the sake of clarity, the following description assumes that instructions are executed sequentially, one by one. Figure 5.1 shows the relative priority order of the different kinds of exceptions (reset, general exception, and interrupt). Register settings in the event of an exception are shown only for SSR, SPC, SGR, EXPEVT/INTEVT, SR, and PC. However, other registers may be set automatically by hardware, depending on the exception. For details, see section 5.6, Description of Exceptions. Also, see section 5.6.4, Priority Order with Multiple Exceptions, for exception handling during execution of a delayed branch instruction and a delay slot instruction, or in the case of instructions in which two data accesses are performed. Figure 5.1 Instruction Execution and Exception Handling ### **5.5.2** Exception Source Acceptance A priority ranking is provided for all exceptions for use in determining which of two or more simultaneously generated exceptions should be accepted. Five of the general exceptions—general illegal instruction exception, slot illegal instruction exception, general FPU disable exception, slot FPU disable exception, and unconditional trap exception—are detected in the process of instruction decoding, and do not occur simultaneously in the instruction pipeline. These exceptions therefore all have the same priority. General exceptions are detected in the order of instruction execution. However, exception handling is performed in the order of instruction flow (program order). Thus, an exception for an earlier instruction is accepted before that for a later instruction. An example of the order of acceptance for general exceptions is shown in figure 5.2. Figure 5.2 Example of General Exception Acceptance Order ### 5.5.3 Exception Requests and BL Bit When the BL bit in SR is 0, exceptions and interrupts are accepted. When the BL bit in SR is 1 and an exception other than a user break is generated, the CPU's internal registers and the registers of the other modules are set to their states following a manual reset, and the CPU branches to the same address as in a reset (H'A0000000). For the operation in the event of a user break, see section 29, User Break Controller (UBC). If an ordinary interrupt occurs, the interrupt request is held pending and is accepted after the BL bit has been cleared to 0 by software. If a nonmaskable interrupt (NMI) occurs, it can be held pending or accepted according to the setting made by software. Thus, normally, SPC and SSR are saved and then the BL bit in SR is cleared to 0, to enable multiple exception state acceptance. ### 5.5.4 Return from Exception Handling The RTE instruction is used to return from exception handling. When the RTE instruction is executed, the SPC contents are restored to PC and the SSR contents to SR, and the CPU returns from the exception handling routine by branching to the SPC address. If SPC and SSR were saved to external memory, set the BL bit in SR to 1 before restoring the SPC and SSR contents and issuing the RTE instruction. ## 5.6 Description of Exceptions The various exception handling operations explained here are exception sources, transition address on the occurrence of exception, and processor operation when a transition is made. #### **5.6.1** Resets #### Power-On Reset: Condition: Power-on reset request • Operations: Exception code H'000 is set in EXPEVT, initialization of the CPU and on-chip peripheral module is carried out, and then a branch is made to the reset vector (H'A0000000). For details, see the register descriptions in the relevant sections. A power-on reset should be executed when power is supplied. #### Manual Reset: • Condition: Manual reset request • Operations: Exception code H'020 is set in EXPEVT, initialization of the CPU and on-chip peripheral module is carried out, and then a branch is made to the branch vector (H'A0000000). The registers initialized by a power-on reset and manual reset are different. For details, see the register descriptions in the relevant sections. #### **H-UDI Reset:** - Source: SDIR.TI[7:4] = B'0110 (negation) or B'0111 (assertion) - Transition address: H'A0000000 - Transition operations: Exception code H'000 is set in EXPEVT, initialization of VBR and SR is performed, and a branch is made to PC = H'A0000000. CPU and on-chip peripheral module initialization is performed. For details, see the register descriptions in the relevant sections. ### **Instruction TLB Multiple-Hit Exception:** • Source: Multiple ITLB address matches • Transition address: H'A0000000 • Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. Exception code H'140 is set in EXPEVT, initialization of VBR and SR is performed, and a branch is made to PC = H'A0000000. CPU and on-chip peripheral module initialization is performed in the same way as in a manual reset. For details, see the register descriptions in the relevant sections. #### **Data TLB Multiple-Hit Exception:** Source: Multiple UTLB address matches • Transition address: H'A0000000 • Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. Exception code H'140 is set in EXPEVT, initialization of VBR and SR is performed, and a branch is made to PC = H'A0000000. CPU and on-chip peripheral module initialization is performed in the same way as in a manual reset. For details, see the register descriptions in the relevant sections. ### 5.6.2 General Exceptions #### **Data TLB Miss Exception:** - Source: Address mismatch in UTLB address comparison - Transition address: VBR + H'00000400 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'040 (for a read access) or H'060 (for a write access) is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0400. To speed up TLB miss processing, the offset is separate from that of other exceptions. ``` Data_TLB_miss_exception() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = read_access ? H'0000 0040 : H'0000 0060; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0400; } ``` #### **Instruction TLB Miss Exception:** - Source: Address mismatch in ITLB address comparison - Transition address: VBR + H'00000400 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'40 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0400. To speed up TLB miss processing, the offset is separate from that of other exceptions. ``` ITLB_miss_exception() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 0040; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0400; } ``` #### **Initial Page Write Exception:** - Source: TLB is hit in a store access, but dirty bit D = 0 - Transition address: VBR + H'00000100 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'080 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` Initial_write_exception() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 0080; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Data TLB Protection Violation Exception:** Source: The access does not accord with the UTLB protection information (PR bits) shown below. | PR | Privileged Mode | User Mode | |----|----------------------------|----------------------------| | 00 | Only read access possible | Access not possible | | 01 | Read/write access possible | Access not possible | | 10 | Only read access possible | Only read access possible | | 11 | Read/write access possible | Read/write access possible | - Transition address: VBR + H'00000100 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'0A0 (for a read access) or H'0C0 (for a write access) is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` Data_TLB_protection_violation_exception() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = read_access ? H'0000 00A0 : H'0000 00C0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Instruction TLB Protection Violation Exception:** Source: The access does not accord with the ITLB protection information (PR bits) shown below. | PR | Privileged Mode | User Mode | |----|-----------------|---------------------| | 0 | Access possible | Access not possible | | 1 | Access possible | Access possible | - Transition address: VBR + H'00000100 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'0A0 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` ITLB_protection_violation_exception() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 00A0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Data Address Error:** - Sources: - Word data access from other than a word boundary (2n + 1) - Longword data access from other than a longword data boundary (4n + 1, 4n + 2, or 4n + 3) - Quadword data access from other than a quadword data boundary (8n + 1, 8n + 2, 8n + 3, 8n + 4, 8n + 5, 8n + 6, or 8n + 7) - Access to area H'80000000 to H'FFFFFFF in user mode Areas H'E0000000 to H'E3FFFFFF and H'E5000000 to H'E5FFFFFF can be accessed in user mode. For details, see section 7, Memory Management Unit (MMU) and section 9, L Memory. - Transition address: VBR + H'0000100 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'0E0 (for a read access) or H'100 (for a write access) is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. For details, see section 7, Memory Management Unit (MMU). ``` Data_address_error() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = read_access? H'0000 00E0: H'0000 0100; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### Instruction Address Error: - Sources: - Instruction fetch from other than a word boundary (2n + 1) - Instruction fetch from area H'80000000 to H'FFFFFFF in user mode Area H'E5000000 to H'E5FFFFF can be accessed in user mode. For details, see section 9, L Memory. - Transition address: VBR + H'00000100 - Transition operations: The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred. The PC and SR contents for the instruction at which this exception occurred are saved in the SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'0E0 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. For details, see section 7, Memory Management Unit (MMU). ``` Instruction_address_error() { TEA = EXCEPTION_ADDRESS; PTEH.VPN = PAGE_NUMBER; SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 00E0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Unconditional Trap:** - Source: Execution of TRAPA instruction - Transition address: VBR + H'00000100 - Transition operations: As this is a processing-completion-type exception, the PC contents for the instruction following the TRAPA instruction are saved in SPC. The value of SR and R15 when the TRAPA instruction is executed are saved in SSR and SGR. The 8-bit immediate value in the TRAPA instruction is multiplied by 4, and the result is set in TRA [9:0]. Exception code H'160 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` TRAPA_exception() { SPC = PC + 2; SSR = SR; SGR = R15; TRA = imm << 2; EXPEVT = H'0000 0160; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **General Illegal Instruction Exception:** - Sources: - Decoding of an undefined instruction not in a delay slot Delayed branch instructions: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT/S, BF/S Undefined instruction: H'FFFD - Decoding in user mode of a privileged instruction not in a delay slot Privileged instructions: LDC, STC, RTE, LDTLB, SLEEP, but excluding LDC/STC instructions that access GBR - Transition address: VBR + H'00000100 - Transition operations: The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'180 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. Operation is not guaranteed if an undefined code other than H'FFFD is decoded. ``` General_illegal_instruction_exception() { SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 0180; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Slot Illegal Instruction Exception:** - Sources: - Decoding of an undefined instruction in a delay slot Delayed branch instructions: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT/S, BF/S Undefined instruction: H'FFFD - Decoding of an instruction that modifies PC in a delay slot Instructions that modify PC: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT, BF, BT/S, BF/S, TRAPA, LDC Rm,SR, LDC.L @Rm+,SR, ICBI, PREFI - Decoding in user mode of a privileged instruction in a delay slot Privileged instructions: LDC, STC, RTE, LDTLB, SLEEP, but excluding LDC/STC instructions that access GBR - Decoding of a PC-relative MOV instruction or MOVA instruction in a delay slot - Transition address: VBR + H'000 0100 - Transition operations: The PC contents for the preceding delayed branch instruction are saved in SPC. The SR and R15 contents when this exception occurred are saved in SSR and SGR. Exception code H'1A0 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. Operation is not guaranteed if an undefined code other than H'FFFD is decoded. ``` Slot_illegal_instruction_exception() { SPC = PC - 2; SSR = SR; SGR = R15; EXPEVT = H'0000 01A0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` ### **General FPU Disable Exception:** - Source: Decoding of an FPU instruction\* not in a delay slot with SR.FD =1 - Transition address: VBR + H'00000100 - Transition operations: The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'800 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. Note: \* FPU instructions are instructions in which the first 4 bits of the instruction code are F (but excluding undefined instruction H'FFFD), and the LDS, STS, LDS.L, and STS.L instructions corresponding to FPUL and FPSCR. ``` General_fpu_disable_exception() { SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 0800; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### **Slot FPU Disable Exception:** - Source: Decoding of an FPU instruction in a delay slot with SR.FD =1 - Transition address: VBR + H'00000100 - Transition operations: The PC contents for the preceding delayed branch instruction are saved in SPC. The SR and R15 contents when this exception occurred are saved in SSR and SGR. Exception code H'820 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` Slot_fpu_disable_exception() { SPC = PC - 2; SSR = SR; SGR = R15; EXPEVT = H'0000 0820; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` #### Pre-Execution User Break/Post-Execution User Break: - Source: Fulfilling of a break condition set in the user break controller - Transition address: VBR + H'00000100, or DBR - Transition operations: In the case of a post-execution break, the PC contents for the instruction following the instruction at which the breakpoint is set are set in SPC. In the case of a pre-execution break, the PC contents for the instruction at which the breakpoint is set are set in SPC. The SR and R15 contents when the break occurred are saved in SSR and SGR. Exception code H'1E0 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. It is also possible to branch to PC = DBR. For details of PC, etc., when a data break is set, see section 29, User Break Controller (UBC). ``` User_break_exception() { SPC = (pre_execution break? PC : PC + 2); SSR = SR; SGR = R15; EXPEVT = H'0000 01E0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = (BRCR.UBDE==1 ? DBR : VBR + H'0000 0100); } ``` ### **FPU Exception:** - Source: Exception due to execution of a floating-point operation - Transition address: VBR + H'00000100 - Transition operations: The PC and SR contents for the instruction at which this exception occurred are saved in SPC and SSR . The R15 contents at this time are saved in SGR. Exception code H'120 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. ``` FPU_exception() { SPC = PC; SSR = SR; SGR = R15; EXPEVT = H'0000 0120; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0100; } ``` ### 5.6.3 Interrupts #### NMI (Nonmaskable Interrupt): - Source: NMI pin edge detection - Transition address: VBR + H'00000600 - Transition operations: The PC and SR contents for the instruction immediately after this exception is accepted are saved in SPC and SSR. The R15 contents at this time are saved in SGR. Exception code H'1C0 is set in INTEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0600. When the BL bit in SR is 0, this interrupt is not masked by the interrupt mask bits in SR, and is accepted at the highest priority level. When the BL bit in SR is 1, a software setting can specify whether this interrupt is to be masked or accepted. ``` NMI() { SPC = PC; SSR = SR; SGR = R15; INTEVT = H'0000 01C0; SR.MD = 1; SR.RB = 1; SR.BL = 1; PC = VBR + H'0000 0600; } ``` #### **General Interrupt Request:** - Source: The interrupt mask level bits setting in SR is smaller than the interrupt level of interrupt request, and the BL bit in SR is 0 (accepted at instruction boundary). - Transition address: VBR + H'00000600 - Transition operations: The PC contents immediately after the instruction at which the interrupt is accepted are set in SPC. The SR and R15 contents at the time of acceptance are set in SSR and SGR. The code corresponding to the each interrupt source is set in INTEVT. The BL, MD, and RB bits are set to 1 in SR, and a branch is made to VBR + H'0600. ``` Module_interruption() { SPC = PC; SSR = SR; SGR = R15; INTEVT = H'0000 0400 ~ H'0000 3FE0; SR.MD = 1; SR.RB = 1; SR.BL = 1; if (cond) SR.IMASK = level_of accepted_interrupt (); PC = VBR + H'0000 0600; } ``` ### 5.6.4 Priority Order with Multiple Exceptions With some instructions, such as instructions that make two accesses to memory, and the indivisible pair comprising a delayed branch instruction and delay slot instruction, multiple exceptions occur. Care is required in these cases, as the exception priority order differs from the normal order. Instructions that make two accesses to memory With MAC instructions, memory-to-memory arithmetic/logic instructions, TAS instructions, and MOVUA instructions, two data transfers are performed by a single instruction, and an exception will be detected for each of these data transfers. In these cases, therefore, the following order is used to determine priority. - 1. Data address error in first data transfer - 2. TLB miss in first data transfer - 3. TLB protection violation in first data transfer - 4. Initial page write exception in first data transfer - 5. Data address error in second data transfer - 6. TLB miss in second data transfer - 7. TLB protection violation in second data transfer - 8. Initial page write exception in second data transfer - Indivisible delayed branch instruction and delay slot instruction As a delayed branch instruction and its associated delay slot instruction are indivisible, they are treated as a single instruction. Consequently, the priority order for exceptions that occur in these instructions differs from the usual priority order. The priority order shown below is for the case where the delay slot instruction has only one data transfer. - 1. A check is performed for the interrupt type and re-execution type exceptions of priority levels 1 and 2 in the delayed branch instruction. - 2. A check is performed for the interrupt type and re-execution type exceptions of priority levels 1 and 2 in the delay slot instruction. - 3. A check is performed for the completion type exception of priority level 2 in the delayed branch instruction. - 4. A check is performed for the completion type exception of priority level 2 in the delay slot instruction. - 5. A check is performed for priority level 3 in the delayed branch instruction and priority level 3 in the delay slot instruction. (There is no priority ranking between these two.) - 6. A check is performed for priority level 4 in the delayed branch instruction and priority level 4 in the delay slot instruction. (There is no priority ranking between these two.) If the delay slot instruction has a second data transfer, two checks are performed in step 2, as in the above case (Instructions that make two accesses to memory). If the accepted exception (the highest-priority exception) is a delay slot instruction reexecution type exception, the branch instruction PR register write operation (PC $\rightarrow$ PR operation performed in a BSR, BSRF, or JSR instruction) is not disabled. Note that in this case, the contents of PR register are not guaranteed. ## 5.7 Usage Notes - 1. Return from exception handling - A. Check the BL bit in SR with software. If SPC and SSR have been saved to memory, set the BL bit in SR to 1 before restoring them. - B. Issue an RTE instruction. When RTE is executed, the SPC contents are saved in PC, the SSR contents are saved in SR, and branch is made to the SPC address to return from the exception handling routine. - 2. If an exception or interrupt occurs when BL bit in SR = 1 - A. Exception When an exception other than a user break occurs, a manual reset is executed. The value in EXPEVT at this time is H'00000020; the SPC and SSR contents are undefined. B. Interrupt If an ordinary interrupt occurs, the interrupt request is held pending and is accepted after the BL bit in SR has been cleared to 0 by software. If a nonmaskable interrupt (NMI) occurs, it can be held pending or accepted according to the setting made by software. In sleep mode, however, an interrupt is accepted even if the BL bit in SR is set to 1. - 3. SPC when an exception occurs - A. Re-execution type exception The PC value for the instruction at which the exception occurred is set in SPC, and the instruction is re-executed after returning from the exception handling routine. If an exception occurs in a delay slot instruction, however, the PC value for the delayed branch instruction is saved in SPC regardless of whether or not the preceding delay slot instruction condition is satisfied. B. Completion type exception or interrupt The PC value for the instruction following that at which the exception occurred is set in SPC. If an exception occurs in a branch instruction with delay slot, however, the PC value for the branch destination is saved in SPC. - 4. RTE instruction delay slot - A. The instruction in the delay slot of the RTE instruction is executed only after the value saved in SSR has been restored to SR. The acceptance of the exception related to the instruction access is determined depending on SR before restoring, while the acceptance of other exceptions is determined depending on the processing mode by SR after restoring or the BL bit. The completion type exception is accepted before branching to the destination of RTE instruction. However, if the re-execution type exception is occurred, the operation cannot be guaranteed. - B. The user break is not accepted by the instruction in the delay slot of the RTE instruction. - 5. Changing the SR register value and accepting exception - A. When the MD or BL bit in the SR register is changed by the LDC instruction, the acceptance of the exception is determined by the changed SR value, starting from the next instruction.\* In the completion type exception, an exception is accepted after the next instruction has been executed. However, an interrupt of completion type exception is accepted before the next instruction is executed. Note: \* When the LDC instruction for SR is executed, following instructions are fetched again and the instruction fetch exception is evaluated again by the changed SR. # Section 6 Floating-Point Unit (FPU) ### **6.1** Features The FPU has the following features. - Conforms to IEEE754 standard - 32 single-precision floating-point registers (can also be referenced as 16 double-precision registers) - Two rounding modes: Round to Nearest and Round to Zero - Two denormalization modes: Flush to Zero and Treat Denormalized Number - Six exception sources: FPU Error, Invalid Operation, Divide By Zero, Overflow, Underflow, and Inexact - Comprehensive instructions: Single-precision, double-precision, graphics support, and system control - Following three instructions are added in the SH-4A FSRRA, FSCA, and FPCHG When the FD bit in SR is set to 1, the FPU cannot be used, and an attempt to execute an FPU instruction will cause an FPU disable exception (general FPU disable exception or slot FPU disable exception). ### **6.2** Data Formats ### **6.2.1** Floating-Point Format A floating-point number consists of the following three fields: - Sign bit (s) - Exponent field (e) - Fraction field (f) The SH-4A can handle single-precision and double-precision floating-point numbers, using the formats shown in figures 6.1 and 6.2. Figure 6.1 Format of Single-Precision Floating-Point Number $Figure \ 6.2 \quad Format \ of \ Double-Precision \ Floating-Point \ Number$ The exponent is expressed in biased form, as follows: $$e = E + bias$$ The range of unbiased exponent E is $E_{\text{min}}-1$ to $E_{\text{max}}+1$ . The two values $E_{\text{min}}-1$ and $E_{\text{max}}+1$ are distinguished as follows. $E_{\text{min}}-1$ indicates zero (both positive and negative sign) and a denormalized number, and $E_{\text{max}}+1$ indicates positive or negative infinity or a non-number (NaN). Table 6.1 shows floating-point formats and parameters. **Table 6.1** Floating-Point Number Formats and Parameters | Parameter | Single-Precision | Double-Precision | | |------------------|------------------|------------------|--| | Total bit width | 32 bits | 64 bits | | | Sign bit | 1 bit | 1 bit | | | Exponent field | 8 bits | 11 bits | | | Fraction field | 23 bits | 52 bits | | | Precision | 24 bits | 53 bits | | | Bias | +127 | +1023 | | | E <sub>max</sub> | +127 | +1023 | | | E <sub>min</sub> | -126 | -1022 | | Floating-point number value v is determined as follows: ``` If E=E_{max}+1 and f\neq 0, v is a non-number (NaN) irrespective of sign s If E=E_{max}+1 and f=0, v=(-1)^s (infinity) [positive or negative infinity] If E_{min}\leq E\leq E_{max}, v=(-1)^s2^E (1.f) [normalized number] If E=E_{min}-1 and f\neq 0, v=(-1)^s2^{Emin} (0.f) [denormalized number] If E=E_{min}-1 and f=0, v=(-1)^s0 [positive or negative zero] ``` Table 6.2 shows the ranges of the various numbers in hexadecimal notation. For the signaling non-number and quiet non-number, see section 6.2.2, Non-Numbers (NaN). For the denormalized number, see section 6.2.3, Denormalized Numbers. **Table 6.2** Floating-Point Ranges | Туре | Single-Precision | Double-Precision | |------------------------------|----------------------------|---------------------------------------------------| | Signaling non-number | H'7FFF FFFF to H'7FC0 0000 | H'7FFF FFFF FFFF FFFF to<br>H'7FF8 0000 0000 0000 | | Quiet non-number | H'7FBF FFFF to H'7F80 0001 | H'7FF7 FFFF FFFF FFFF to<br>H'7FF0 0000 0000 0001 | | Positive infinity | H'7F80 0000 | H'7FF0 0000 0000 0000 | | Positive normalized number | H'7F7F FFFF to H'0080 0000 | H'7FEF FFFF FFFF FFFF to<br>H'0010 0000 0000 0000 | | Positive denormalized number | H'007F FFFF to H'0000 0001 | H'000F FFFF FFFF FFFF to<br>H'0000 0000 0000 0001 | | Positive zero | H'0000 0000 | H'0000 0000 0000 0000 | | Negative zero | H'8000 0000 | H'8000 0000 0000 0000 | | Negative denormalized number | H'8000 0001 to H'807F FFFF | H'8000 0000 0000 0001 to<br>H'800F FFFF FFFF FFFF | | Negative normalized number | H'8080 0000 to H'FF7F FFFF | H'8010 0000 0000 0000 to<br>H'FFEF FFFF FFFF | | Negative infinity | H'FF80 0000 | H'FFF0 0000 0000 0000 | | Quiet non-number | H'FF80 0001 to H'FFBF FFFF | H'FFF0 0000 0000 0001 to<br>H'FFF7 FFFF FFFF FFFF | | Signaling non-number | H'FFC0 0000 to H'FFFF FFFF | H'FFF8 0000 0000 0000 to<br>H'FFFF FFFF FFFF | ### 6.2.2 Non-Numbers (NaN) Figure 6.3 shows the bit pattern of a non-number (NaN). A value is NaN in the following case: • Sign bit: Don't care • Exponent field: All bits are 1 • Fraction field: At least one bit is 1 The NaN is a signaling NaN (sNaN) if the MSB of the fraction field is 1, and a quiet NaN (qNaN) if the MSB is 0. Figure 6.3 Single-Precision NaN Bit Pattern An sNaN is assumed to be the input data in an operation, except the transfer instructions between registers, FABS, and FNEG, that generates a floating-point value. - When the EN.V bit in FPSCR is 0, the operation result (output) is a qNaN. - When the EN.V bit in FPSCR is 1, an invalid operation exception will be generated. In this case, the contents of the operation destination register are unchanged. Following three instructions are used as transfer instructions between registers. - FMOV FRm.FRn - FLDS FRm,FPUL - FSTS FPUL,FRn If a qNaN is input in an operation that generates a floating-point value, and an sNaN has not been input in that operation, the output will always be a qNaN irrespective of the setting of the EN.V bit in FPSCR. An exception will not be generated in this case. The qNAN values as operation results will be as follows: - Single-precision qNaN: H'7FBF FFFF - Double-precision qNaN: H'7FF7 FFFF FFFF See SH-4A Software Manual for details of floating-point operations when a non-number (NaN) is input. #### **6.2.3** Denormalized Numbers For a denormalized number floating-point value, the exponent field is expressed as 0, and the fraction field as a non-zero value. When the DN bit in FPSCR of the FPU is 1, a denormalized number (source operand or operation result) is always positive or negative zero in a floating-point operation that generates a value (an operation other than transfer instructions between registers, FNEG, or FABS). When the DN bit in FPSCR is 0, a denormalized number (source operand or operation result) is processed as it is. See SH-4A Software Manual for details of floating-point operations when a denormalized number is input. # 6.3 Register Descriptions ### **6.3.1** Floating-Point Registers Figure 6.4 shows the floating-point register configuration. There are thirty-two 32-bit floating-point registers comprised with two banks: FPR0\_BANK0 to FPR15\_BANK0, and FPR0\_BANK1 to FPR15\_BANK1. These thirty-two registers are referenced as FR0 to FR15, DR0/2/4/6/8/10/12/14, FV0/4/8/12, XF0 to XF15, XD0/2/4/6/8/10/12/14, and XMTRX. Corresponding registers to FPR0\_BANK0 to FPR15\_BANK0, and FPR0\_BANK1 to FPR15\_BANK1 are determined according to the FR bit of FPSCR. - Floating-point registers, FPRi\_BANKj (32 registers) FPR0\_BANK0 to FPR15\_BANK0 FPR0\_BANK1 to FPR15\_BANK1 - 2. Single-precision floating-point registers, FRi (16 registers) When FPSCR.FR = 0, FR0 to FR15 are allocated to FPR0\_BANK0 to FPR15\_BANK0; when FPSCR.FR = 1, FR0 to FR15 are allocated to FPR0\_BANK1 to FPR15\_BANK1. - 3. Double-precision floating-point registers, DRi (8 registers): A DR register comprises two FR registers. ``` DR0 = \{FR0, FR1\}, DR2 = \{FR2, FR3\}, DR4 = \{FR4, FR5\}, DR6 = \{FR6, FR7\}, DR8 = \{FR8, FR9\}, DR10 = \{FR10, FR11\}, DR12 = \{FR12, FR13\}, DR14 = \{FR14, FR15\} ``` 4. Single-precision floating-point vector registers, FVi (4 registers): An FV register comprises four FR registers. ``` FV0 = \{FR0, FR1, FR2, FR3\}, FV4 = \{FR4, FR5, FR6, FR7\}, \\FV8 = \{FR8, FR9, FR10, FR11\}, FV12 = \{FR12, FR13, FR14, FR15\} ``` - 5. Single-precision floating-point extended registers, XFi (16 registers) When FPSCR.FR = 0, XF0 to XF15 are allocated to FPR0\_BANK1 to FPR15\_BANK1; when FPSCR.FR = 1, XF0 to XF15 are allocated to FPR0\_BANK0 to FPR15\_BANK0. - 6. Double-precision floating-point extended registers, XDi (8 registers): An XD register comprises two XF registers. ``` XD0 = {XF0, XF1}, XD2 = {XF2, XF3}, XD4 = {XF4, XF5}, XD6 = {XF6, XF7}, XD8 = {XF8, XF9}, XD10 = {XF10, XF11}, XD12 = {XF12, XF13}, XD14 = {XF14, XF15} ``` 7. Single-precision floating-point extended register matrix, XMTRX: XMTRX comprises all 16 XF registers. | FPSCR.FR | = 0 | | FPS | CR.FR = | <u>: 1</u> | |-----------|--------|-------------|------|---------|------------| | FV0 DR0 | FR0 | FPR0 BANK0 | XF0 | XD0 | XMTRX | | | FR1 | FPR1 BANK0 | XF1 | | | | DR2 | FR2 | FPR2 BANK0 | XF2 | XD2 | | | | FR3 | FPR3 BANK0 | XF3 | | | | FV4 DR4 | FR4 | FPR4 BANK0 | XF4 | XD4 | | | | FR5 | FPR5 BANK0 | XF5 | | | | DR6 | FR6 | FPR6 BANK0 | XF6 | XD6 | | | | FR7 | FPR7 BANK0 | XF7 | | | | FV8 DR8 | FR8 | FPR8 BANK0 | XF8 | XD8 | | | | FR9 | FPR9 BANK0 | XF9 | | | | DR1 | 0 FR10 | FPR10 BANK0 | XF10 | XD10 | | | | FR11 | FPR11 BANK0 | XF11 | | | | FV12 DR1 | 2 FR12 | FPR12 BANK0 | XF12 | XD12 | | | | FR13 | FPR13 BANK0 | XF13 | | | | DR1 | 4 FR14 | FPR14 BANK0 | XF14 | XD14 | | | | FR15 | FPR15 BANK0 | XF15 | | | | | | | • | | | | XMTRX XD0 | | FPR0 BANK1 | FR0 | DR0 | FV0 | | | XF1 | FPR1 BANK1 | FR1 | | | | XD2 | | FPR2 BANK1 | FR2 | DR2 | | | | XF3 | FPR3 BANK1 | FR3 | | | | XD4 | | FPR4 BANK1 | FR4 | DR4 | FV4 | | | XF5 | FPR5 BANK1 | FR5 | | | | XD6 | | FPR6 BANK1 | FR6 | DR6 | | | | XF7 | FPR7 BANK1 | FR7 | | | | XD8 | XF8 | FPR8 BANK1 | FR8 | DR8 | FV8 | | | XF9 | FPR9 BANK1 | FR9 | | | | XD1 | 0 XF10 | FPR10 BANK1 | FR10 | DR10 | ) | | | XF11 | FPR11 BANK1 | FR11 | | | | XD1 | 2 XF12 | FPR12 BANK1 | FR12 | DR12 | P FV12 | | | XF13 | FPR13 BANK1 | FR13 | | | | XD1 | 4 XF14 | FPR14 BANK1 | FR14 | DR14 | l . | | | XF15 | FPR15 BANK1 | FR15 | | | | | | | | | | Figure 6.4 Floating-Point Registers # 6.3.2 Floating-Point Status/Control Register (FPSCR) | bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----|------|-----|-----|-----|-----| | | | _ | 1 | | - | | | | | _ | FR | SZ | PR | DN | Ca | use | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Cai | use | | | Er | nable (E | N) | | | | Flag | | | R | М | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R/W | Bit | Bit Name | Initial Value | R/W | Description | |----------|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 22 | _ | All 0 | R | Reserved These bits are always read as 0. The write value should always be 0. | | 21 | FR | 0 | R/W | Floating-Point Register Bank | | | | | | 0: FPR0_BANK0 to FPR15_BANK0 are assigned to FR0 to FR15 and FPR0_BANK1 to FPR15_BANK1 are assigned to XF0 to XF15 | | | | | | 1: FPR0_BANK0 to FPR15_BANK0 are assigned to XF0 to XF15 and FPR0_BANK1 to FPR15_BANK1 are assigned to FR0 to FR15 | | 20 | SZ | 0 | R/W | Transfer Size Mode | | | | | | <ul><li>0: Data size of FMOV instruction is 32-bits</li><li>1: Data size of FMOV instruction is a 32-bit register pair (64 bits)</li></ul> | | | | | | For relations between endian and the SZ and PR bits, see figure 6.5. | | 19 | PR | 0 | R/W | Precision Mode | | | | | | <ul><li>0: Floating-point instructions are executed as single-precision operations</li><li>1: Floating-point instructions are executed as double-precision operations (graphics support instructions are undefined)</li></ul> | | | | | | For relations between endian and the SZ and PR bits, see figure 6.5. | | 18 | DN | 1 | R/W | Denormalization Mode | | | | | | Denormalized number is treated as such Denormalized number is treated as zero | | Bit | Bit Name | Initial Value | R/W | Description | |----------|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 to 12 | Cause | All 0 | R/W | FPU Exception Cause Field | | 11 to 7 | Enable | All 0 | R/W | FPU Exception Enable Field<br>FPU Exception Flag Field | | 6 to 2 | Flag | All 0 | R/W | Each time an FPU operation instruction is executed, the FPU exception cause field is cleared to 0. When an FPU exception occurs, the bits corresponding to FPU exception cause field and flag field are set to 1. The FPU exception flag field remains set to 1 until it is cleared to 0 by software. For bit allocations of each field, see table 6.3. | | 1 | RM1 | 0 | R/W | Rounding Mode | | 0 | RM0 | 1 | R/W | These bits select the rounding mode. | | | | | | 00: Round to Nearest 01: Round to Zero 10: Reserved 11: Reserved | Figure 6.5 Relation between SZ Bit and Endian Table 6.3 Bit Allocation for FPU Exception Handling | 1 | Field Name | FPU<br>Error (E) | Invalid<br>Operation (V) | Division<br>by Zero (Z) | Overflow<br>(O) | Underflow<br>(U) | Inexact<br>(I) | |--------|----------------------------|------------------|--------------------------|-------------------------|-----------------|------------------|----------------| | Cause | FPU exception cause field | Bit 17 | Bit 16 | Bit 15 | Bit 14 | Bit 13 | Bit 12 | | Enable | FPU exception enable field | None | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | | Flag | FPU exception flag field | None | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | ## **6.3.3** Floating-Point Communication Register (FPUL) Information is transferred between the FPU and CPU via FPUL. FPUL is a 32-bit system register that is accessed from the CPU side by means of LDS and STS instructions. For example, to convert the integer stored in general register R1 to a single-precision floating-point number, the processing flow is as follows: $R1 \rightarrow (LDS \text{ instruction}) \rightarrow FPUL \rightarrow (single-precision FLOAT instruction}) \rightarrow FR1$ # 6.4 Rounding In a floating-point instruction, rounding is performed when generating the final operation result from the intermediate result. Therefore, the result of combination instructions such as FMAC, FTRV, and FIPR will differ from the result when using a basic instruction such as FADD, FSUB, or FMUL. Rounding is performed once in FMAC, but twice in FADD, FSUB, and FMUL. Which of the two rounding methods is to be used is determined by the RM bits in FPSCR. FPSCR.RM[1:0] = 00: Round to Nearest FPSCR.RM[1:0] = 01: Round to Zero **Round to Nearest:** The operation result is rounded to the nearest expressible value. If there are two nearest expressible values, the one with an LSB of 0 is selected. If the unrounded value is $2^{\text{Emax}} (2 - 2^{-P})$ or more, the result will be infinity with the same sign as the unrounded value. The values of Emax and P, respectively, are 127 and 24 for single-precision, and 1023 and 53 for double-precision. **Round to Zero:** The digits below the round bit of the unrounded value are discarded. If the unrounded value is larger than the maximum expressible absolute value, the value will become the maximum expressible absolute value with the same sign as unrounded value. # **6.5** Floating-Point Exceptions ### 6.5.1 General FPU Disable Exceptions and Slot FPU Disable Exceptions FPU-related exceptions are occurred when an FPU instruction is executed with SR.FD set to 1. When the FPU instruction is in other than delayed slot, the general FPU disable exception is occurred. When the FPU instruction is in the delay slot, the slot FPU disable exception is occurred. ### 6.5.2 FPU Exception Sources The exception sources are as follows: - FPU error (E): When FPSCR.DN = 0 and a denormalized number is input - Invalid operation (V): In case of an invalid operation, such as NaN input - Division by zero (Z): Division with a zero divisor - Overflow (O): When the operation result overflows - Underflow (U): When the operation result underflows - Inexact exception (I): When overflow, underflow, or rounding occurs The FPU exception cause field in FPSCR contains bits corresponding to all of above sources E, V, Z, O, U, and I, and the FPU exception flag and enable fields in FPSCR contain bits corresponding to sources V, Z, O, U, and I, but not E. Thus, FPU errors cannot be disabled. When an FPU exception occurs, the corresponding bit in the FPU exception cause field is set to 1, and 1 is added to the corresponding bit in the FPU exception flag field. When an FPU exception does not occur, the corresponding bit in the FPU exception cause field is cleared to 0, but the corresponding bit in the FPU exception flag field remains unchanged. # 6.5.3 FPU Exception Handling FPU exception handling is initiated in the following cases: - FPU error (E): FPSCR.DN = 0 and a denormalized number is input - Invalid operation (V): FPSCR.Enable.V = 1 and (instruction = FTRV or invalid operation) - Division by zero (Z): FPSCR.Enable.Z = 1 and division with a zero divisor or the input of FSRRA is zero - Overflow (O): FPSCR.Enable.O = 1 and instruction with possibility of operation result overflow - Underflow (U): FPSCR.Enable.U = 1 and instruction with possibility of operation result underflow - Inexact exception (I): FPSCR.Enable.I = 1 and instruction with possibility of inexact operation result All exception events that originate in the FPU are assigned as the same exception event. The meaning of an exception is determined by software by reading from FPSCR and interpreting the information it contains. Also, the destination register is not changed by any FPU exception handling operation. If the FPU exception sources except for above are generated, the bit corresponding to source V, Z, O, U, or I is set to 1, and a default value is generated as the operation result. - Invalid operation (V): qNaN is generated as the result. - Division by zero (Z): Infinity with the same sign as the unrounded value is generated. - Overflow (O): - When rounding mode = RZ, the maximum normalized number, with the same sign as the unrounded value, is generated. - When rounding mode = RN, infinity with the same sign as the unrounded value is generated. - Underflow (U): - When FPSCR.DN = 0, a denormalized number with the same sign as the unrounded value, or zero with the same sign as the unrounded value, is generated. - When FPSCR.DN = 1, zero with the same sign as the unrounded value, is generated. - Inexact exception (I): An inexact result is generated. # 6.6 Graphics Support Functions The SH-4A supports two kinds of graphics functions: new instructions for geometric operations, and pair single-precision transfer instructions that enable high-speed data transfer. ### **6.6.1** Geometric Operation Instructions Geometric operation instructions perform approximate-value computations. To enable high-speed computation with a minimum of hardware, the SH-4A ignores comparatively small values in the partial computation results of four multiplications. Consequently, the error shown below is produced in the result of the computation: ``` Maximum error = MAX (individual multiplication result \times 2^{-MIN \text{ (number of multiplier significant digits-1, number of multiplicand significant digits-1)}} + MAX (result value <math>\times 2^{-23}, 2^{-149}) ``` The number of significant digits is 24 for a normalized number and 23 for a denormalized number (number of leading zeros in the fractional part). In a future version of the SH Series, the above error is guaranteed, but the same result between different processor cores is not guaranteed. FIPR FVm, FVn (m, n: 0, 4, 8, 12): This instruction is basically used for the following purposes: - Inner product (m ≠ n): This operation is generally used for surface/rear surface determination for polygon surfaces. - Sum of square of elements (m = n): This operation is generally used to find the length of a vector. Since an inexact exception is not detected by an FIPR instruction, the inexact exception (I) bit in both the FPU exception cause field and flag field are always set to 1 when an FIPR instruction is executed. Therefore, if the I bit is set in the FPU exception enable field, FPU exception handling will be executed. FTRV XMTRX, FVn (n: 0, 4, 8, 12): This instruction is basically used for the following purposes: Matrix (4 × 4) · vector (4): This operation is generally used for viewpoint changes, angle This operation is generally used for viewpoint changes, angle changes, or movements called vector transformations (4-dimensional). Since affine transformation processing for angle + parallel movement basically requires a $4 \times 4$ matrix, the SH-4A supports 4-dimensional operations. Matrix (4 × 4) × matrix (4 × 4): This operation requires the execution of four FTRV instructions. Since an inexact exception is not detected by an FIRV instruction, the inexact exception (I) bit in both the FPU exception cause field and flag field are always set to 1 when an FTRV instruction is executed. Therefore, if the I bit is set in the FPU exception enable field, FPU exception handling will be executed. It is not possible to check all data types in the registers beforehand when executing an FTRV instruction. If the V bit is set in the FPU exception enable field, FPU exception handling will be executed. **FRCHG:** This instruction modifies banked registers. For example, when the FTRV instruction is executed, matrix elements must be set in an array in the background bank. However, to create the actual elements of a translation matrix, it is easier to use registers in the foreground bank. When the LDS instruction is used on FPSCR, this instruction takes four to five cycles in order to maintain the FPU state. With the FRCHG instruction, the FR bit in FPSCR can be changed in one cycle. ### 6.6.2 Pair Single-Precision Data Transfer In addition to the powerful new geometric operation instructions, the SH-4A also supports high-speed data transfer instructions. When the SZ bit is 1, the SH-4A can perform data transfer by means of pair single-precision data transfer instructions. - FMOV DRm/XDm, DRn/XDRn (m, n: 0, 2, 4, 6, 8, 10, 12, 14) - FMOV DRm/XDm, @Rn (m: 0, 2, 4, 6, 8, 10, 12, 14; n: 0 to 15) These instructions enable two single-precision $(2 \times 32\text{-bit})$ data items to be transferred; that is, the transfer performance of these instructions is doubled. #### FSCHG This instruction changes the value of the SZ bit in FPSCR, enabling fast switching between use and non-use of pair single-precision data transfer. # Section 7 Memory Management Unit (MMU) This LSI supports an 8-bit address space identifier, a 32-bit virtual address space, and a 29-bit physical address space. Address translation from virtual addresses to physical addresses is enabled by the memory management unit (MMU) in this LSI. The MMU performs high-speed address translation by caching user-created address translation table information in an address translation buffer (translation lookaside buffer: TLB). This LSI has four instruction TLB (ITLB) entries and 64 unified TLB (UTLB) entries. UTLB copies are stored in the ITLB by hardware. A paging system is used for address translation, with four page sizes (1, 4, and 64 Kbytes, and 1 Mbyte) supported. It is possible to set the virtual address space access right and implement memory protection independently for privileged mode and user mode. #### 7.1 Overview of MMU The MMU was conceived as a means of making efficient use of physical memory. As shown in (0) in figure 7.1, when a process is smaller in size than the physical memory, the entire process can be mapped onto physical memory, but if the process increases in size to the point where it does not fit into physical memory, it becomes necessary to divide the process into smaller parts, and map the parts requiring execution onto physical memory as occasion arises ((1) in figure 7.1). Having this mapping onto physical memory executed consciously by the process itself imposes a heavy burden on the process. The virtual memory system was devised as a means of handling all physical memory mapping to reduce this burden ((2) in figure 7.1). With a virtual memory system, the size of the available virtual memory is much larger than the actual physical memory, and processes are mapped onto this virtual memory. Thus processes only have to consider their operation in virtual memory, and mapping from virtual memory to physical memory is handled by the MMU. The MMU is normally managed by the OS, and physical memory switching is carried out so as to enable the virtual memory required by a process to be mapped smoothly onto physical memory. Physical memory switching is performed via secondary storage, etc. The virtual memory system that came into being in this way works to best effect in a time sharing system (TSS) that allows a number of processes to run simultaneously ((3) in figure 7.1). Running a number of processes in a TSS did not increase efficiency since each process had to take account of physical memory mapping. Efficiency is improved and the load on each process reduced by the use of a virtual memory system ((4) in figure 7.1). In this virtual memory system, virtual memory is allocated to each process. The task of the MMU is to map a number of virtual memory areas onto physical memory in an efficient manner. It is also provided with memory protection functions to prevent a process from inadvertently accessing another process's physical memory. When address translation from virtual memory to physical memory is performed using the MMU, it may happen that the translation information has not been recorded in the MMU, or the virtual memory of a different process is accessed by mistake. In such cases, the MMU will generate an exception, change the physical memory mapping, and record the new address translation information. Although the functions of the MMU could be implemented by software alone, having address translation performed by software each time a process accessed physical memory would be very inefficient. For this reason, a buffer for address translation (the translation lookaside buffer: TLB) is provided by hardware, and frequently used address translation information is placed here. The TLB can be described as a cache for address translation information. However, unlike a cache, if address translation fails—that is, if an exception occurs—switching of the address translation information is normally performed by software. Thus memory management can be performed in a flexible manner by software. There are two methods by which the MMU can perform mapping from virtual memory to physical memory: the paging method, using fixed-length address translation, and the segment method, using variable-length address translation. With the paging method, the unit of translation is a fixed-size address space called a page. In the following descriptions, the address space in virtual memory in this LSI is referred to as virtual address space, and the address space in physical memory as physical address space. Figure 7.1 Role of MMU # 7.1.1 Address Spaces **Virtual Address Space:** This LSI supports a 32-bit virtual address space, and can access a 4-Gbyte address space. The virtual address space is divided into a number of areas, as shown in figures 7.2 and 7.3. In privileged mode, the 4-Gbyte space from the P0 area to the P4 area can be accessed. In user mode, a 2-Gbyte space in the U0 area can be accessed. When the SQMD bit in the MMU control register (MMUCR) is 0, a 64-Mbyte space in the store queue area can be accessed. When the RMD bit in the on-chip memory control register (RAMCR) is 1, a 16-Mbyte space in on-chip memory area can be accessed. Accessing areas other than the U0 area, store queue area, and on-chip memory area in user mode will cause an address error. When the AT bit in MMUCR is set to 1 and the MMU is enabled, the P0, P3, and U0 areas can be mapped onto any physical address space in 1-, 4-, or 64-Kbyte, or 1-Mbyte page units. By using an 8-bit address space identifier, the P0, P3, and U0 areas can be increased to a maximum of 256. Mapping from the virtual address space to the 29-bit physical address space is carried out using the TLB. Figure 7.2 Virtual Address Space (AT in MMUCR = 0) Figure 7.3 Virtual Address Space (AT in MMUCR = 1) #### • P0, P3, and U0 Areas: The P0, P3, and U0 areas allow address translation using the TLB and access using the cache. When the MMU is disabled, replacing the upper 3 bits of an address with 0s gives the corresponding physical address. Whether or not the cache is used is determined by the CCR setting. When the cache is used, switching between the copy-back method and the write- through method for write accesses is specified by the WT bit in CCR. When the MMU is enabled, these areas can be mapped onto any physical address space in 1-, 4-, or 64-Kbyte, or 1-Mbyte page units using the TLB. When CCR is in the cache enabled state and the C bit for the corresponding page of the TLB entry is 1, accesses can be performed using the cache. When the cache is used, switching between the copy-back method and the write-through method for write accesses is specified by the WT bit of the TLB entry. When the P0, P3, and U0 areas are mapped onto the control register area which is allocated in the area 7 in physical address space by means of the TLB, the C bit for the corresponding page must be cleared to 0. #### • P1 Area: The P1 area does not allow address translation using the TLB but can be accessed using the cache. Regardless of whether the MMU is enabled or disabled, clearing the upper 3 bits of an address to 0 gives the corresponding physical address. Whether or not the cache is used is determined by the CCR setting. When the cache is used, switching between the copy-back method and the write-through method for write accesses is specified by the CB bit in CCR. #### • P2 Area: The P2 area does not allow address translation using the TLB and access using the cache. Regardless of whether the MMU is enabled or disabled, clearing the upper 3 bits of an address to 0 gives the corresponding physical address. #### P4 Area: The P4 area is mapped onto the internal resource of this LSI. This area except the store queue and on-chip memory areas does not allow address translation using the TLB. This area cannot be accessed using the cache. The P4 area is shown in detail in figure 7.4. | LUE000 0000 | | | |----------------------------|-----------------------------------|--| | H'E000 0000 | Store queue | | | H'E400 0000 | Reserved area | | | H'E500 0000<br>H'E600 0000 | On-chip memory area | | | 2555 5555 | Reserved area | | | H'F000 0000 | Instruction cache address array | | | H'F100 0000 | Instruction cache data array | | | H'F200 0000 | Instruction TLB address array | | | H'F300 0000 | Instruction TLB data array | | | H'F400 0000 | Operand cache address array | | | H'F500 0000 | | | | H'F600 0000 | Operand cache data array | | | | Unified TLB and PMB address array | | | H'F700 0000 | Unified TLB and PMB data array | | | H'F800 0000 | Reserved area | | | H'FC00 0000 | | | | H FC00 0000 | Control register area | | | H'FFFF FFFF | | | Figure 7.4 P4 Area The area from H'E000 0000 to H'E3FF FFFF comprises addresses for accessing the store queues (SQs). In user mode, the access right is specified by the SQMD bit in MMUCR. For details, see section 8.7, Store Queues. The area from H'E500 0000 to H'E5FF FFFF comprises addresses for accessing the on-chip memory. In user mode, the access right is specified by the RMD bit in RAMCR. For details, see section 9, L Memory. The area from H'F000 0000 to H'F0FF FFFF is used for direct access to the instruction cache address array. For details, see section 8.6.1, IC Address Array. The area from H'F100 0000 to H'F1FF FFFF is used for direct access to the instruction cache data array. For details, see section 8.6.2, IC Data Array. The area from H'F200 0000 to H'F2FF FFFF is used for direct access to the instruction TLB address array. For details, see section 7.6.1, ITLB Address Array. The area from H'F300 0000 to H'F37F FFFF is used for direct access to instruction TLB data array. For details, see section 7.6.2, ITLB Data Array. The area from H'F400 0000 to H'F4FF FFFF is used for direct access to the operand cache address array. For details, see section 8.6.3, OC Address Array. The area from H'F500 0000 to H'F5FF FFFF is used for direct access to the operand cache data array. For details, see section 8.6.4, OC Data Array. The area from H'F600 0000 to H'F60F FFFF is used for direct access to the unified TLB address array. For details, see section 7.6.3, UTLB Address Array. The area from H'F700 0000 to H'F70F FFFF is used for direct access to unified TLB data array. For details, see section 7.6.4, UTLB Data Array. The area from H'F610 0000 to H'F61F FFFF is used for direct access to the PMB address array. For details, see section 7.7.5, Memory-Mapped PMB Configuration. The area from H'F710 0000 to H'F71F FFFF is used for direct access to the PMB data array. For details, see section 7.7.5, Memory-Mapped PMB Configuration. The area from H'FC00 0000 to H'FFFF FFFF is the on-chip peripheral module control register area. For details, see register descriptions in each section. **Physical Address Space:** This LSI supports a 29-bit physical address space. The physical address space is divided into eight areas as shown in figure 7.5. Area 7 is a reserved area. Only when area 7 in the physical address space is accessed using the TLB, addresses H'1C00 0000 to H'1FFF FFFF of area 7 are not designated as a reserved area, but are equivalent to the control register area in the P4 area in the virtual address space. | H'0000 0000 | Area 0 | | |----------------------------|------------------------|------------------| | H'0400 0000 | Area 1 | | | H'0800 0000 | Area 2 | | | H'0C00 0000 | Area 3 | | | H'1000 0000 | Area 4 | | | H'1400 0000 | Area 5 | | | H'1800 0000 | Area 6 | | | H'1C00 0000<br>H'1FFF FFFF | Area 7 (reserved area) | | | | | <del>-</del><br> | Figure 7.5 Physical Address Space **Address Translation:** When the MMU is used, the virtual address space is divided into units called pages, and translation to physical addresses is carried out in these page units. The address translation table in external memory contains the physical addresses corresponding to virtual addresses and additional information such as memory protection codes. Fast address translation is achieved by caching the contents of the address translation table located in external memory into the TLB. In this LSI, basically, the ITLB is used for instruction accesses and the UTLB for data accesses. In the event of an access to an area other than the P4 area, the accessed virtual address is translated to a physical address. If the virtual address belongs to the P1 or P2 area, the physical address is uniquely determined without accessing the TLB. If the virtual address belongs to the P0, U0, or P3 area, the TLB is searched using the virtual address, and if the virtual address is recorded in the TLB, a TLB hit is made and the corresponding physical address is read from the TLB. If the accessed virtual address is not recorded in the TLB, a TLB miss exception is generated and processing switches to the TLB miss exception handling routine. In the TLB miss exception handling routine, the address translation table in external memory is searched, and the corresponding physical address and page management information are recorded in the TLB. After the return from the exception handling routine, the instruction which caused the TLB miss exception is re-executed. Single Virtual Memory Mode and Multiple Virtual Memory Mode: There are two virtual memory systems, single virtual memory and multiple virtual memory, either of which can be selected with the SV bit in MMUCR. In the single virtual memory system, a number of processes run simultaneously, using virtual address space on an exclusive basis, and the physical address corresponding to a particular virtual address is uniquely determined. In the multiple virtual memory system, a number of processes run while sharing the virtual address space, and particular virtual addresses may be translated into different physical addresses depending on the process. The only difference between the single virtual memory and multiple virtual memory systems in terms of operation is in the TLB address comparison method (see section 7.3.3, Address Translation Method). **Address Space Identifier (ASID):** In multiple virtual memory mode, an 8-bit address space identifier (ASID) is used to distinguish between multiple processes running simultaneously while sharing the virtual address space. Software can set the 8-bit ASID of the currently executing process in PTEH in the MMU. The TLB does not have to be purged when processes are switched by means of ASID. In single virtual memory mode, ASID is used to provide memory protection for multiple processes running simultaneously while using the virtual address space on an exclusive basis. Note: Two or more entries with the same virtual page number (VPN) but different ASID must not be set in the TLB simultaneously in single virtual memory mode. # 7.2 Register Descriptions The following registers are related to MMU processing. **Table 7.1** Register Configuration | Register Name | Abbreviation | R/W | P4 Address* | Area 7 Address* | Access<br>Size | |-----------------------------------------------|--------------|-----|-------------|-----------------|----------------| | Page table entry high register | PTEH | R/W | H'FF00 0000 | H'1F00 0000 | 32 | | Page table entry low register | PTEL | R/W | H'FF00 0004 | H'1F00 0004 | 32 | | Translation table base register | TTB | R/W | H'FF00 0008 | H'1F00 0008 | 32 | | TLB exception address register | TEA | R/W | H'FF00 000C | H'1F00 000C | 32 | | MMU control register | MMUCR | R/W | H'FF00 0010 | H'1F00 0010 | 32 | | Physical address space control register | PASCR | R/W | H'FF00 0070 | H'1F00 0070 | 32 | | Instruction re-fetch inhibit control register | IRMCR | R/W | H'FF00 0078 | H'1F00 0078 | 32 | Note: \* These P4 addresses are for the P4 area in the virtual address space. These area 7 addresses are accessed from area 7 in the physical address space by means of the TLB. **Table 7.2** Register States in Each Processing State | Reset Manual Reset Sleep | |--------------------------| | Undefined Retained | | Undefined Retained | | Undefined Retained | | Retained Retained | | 00 H'0000 0000 Retained | | 00 H'0000 0000 Retained | | 00 H'0000 0000 Retained | | 0 | ### 7.2.1 Page Table Entry High Register (PTEH) PTEH consists of the virtual page number (VPN) and address space identifier (ASID). When an MMU exception or address error exception occurs, the VPN of the virtual address at which the exception occurred is set in the VPN bit by hardware. VPN varies according to the page size, but the VPN set by hardware when an exception occurs consists of the upper 22 bits of the virtual address which caused the exception. VPN setting can also be carried out by software. The number of the currently executing process is set in the ASID bit by software. ASID is not updated by hardware. VPN and ASID are recorded in the UTLB by means of the LDTLB instruction. After the ASID field in PTEH has been updated, execute one of the following three methods before an access (including an instruction fetch) to the P0, P3, or U0 area that uses the updated ASID value is performed. - 1. Execute a branch using the RTE instruction. In this case, the branch destination may be the P0, P3, or U0 area. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the R2 bit in IRMCR is 0 (initial value) before updating the ASID field, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after the ASID field has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | VPN | | | | | | | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | | _ | | _ | | _ | | _ | _ | _ | | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | VI | PN | | | _ | - | | | | AS | SID | | | | | Initial value: | _ | _ | _ | _ | _ | _ | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------| | 31 to 10 | VPN | _ | R/W | Virtual Page Number | | 9, 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 to 0 | ASID | _ | R/W | Address Space Identifier | # 7.2.2 Page Table Entry Low Register (PTEL) PTEL is used to hold the physical page number and page management information to be recorded in the UTLB by means of the LDTLB instruction. The contents of this register are not changed unless a software directive is issued. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | _ | _ | _ | | PPN | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PF | N | | | _ | ٧ | SZ1 | PR1 | PR0 | SZ0 | С | D | SH | WT | | Initial value: | _ | | | | _ | _ | 0 | | _ | | _ | _ | | _ | _ | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------| | 31 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 28 to 10 | PPN | _ | R/W | Physical Page Number | | 9 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------| | 8 | V | _ | R/W | Page Management Information | | 7 | SZ1 | _ | R/W | The meaning of each bit is same as that of | | 6 | PR1 | _ | R/W | corresponding bit in Common TLB (UTLB). | | 5 | PR0 | _ | R/W | For details, see section 7.3, TLB Functions. | | 4 | SZ0 | _ | R/W | _ | | 3 | С | _ | R/W | _ | | 2 | D | _ | R/W | _ | | 1 | SH | _ | R/W | _ | | 0 | WT | _ | R/W | | ### 7.2.3 Translation Table Base Register (TTB) TTB is used to store the base address of the currently used page table, and so on. The contents of TTB are not changed unless a software directive is issued. This register can be used freely by software. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | TT | В | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | T | В | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W # 7.2.4 TLB Exception Address Register (TEA) After an MMU exception or address error exception occurs, the virtual address at which the exception occurred is stored. The contents of this register can be changed by software. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|---------|---------|----------|--------|--------|-----------|---------|---------|---------|-----|-----|-----|-----| | | | TEA | | Virtual | address | at which | ch MML | Jexcep | tion or a | address | error o | ccurred | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TEA | | Virtual | address | at which | ch MML | Jexcep | tion or a | address | error o | ccurred | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | R/W: | R/W ### 7.2.5 MMU Control Register (MMUCR) The individual bits perform MMU settings as shown below. Therefore, MMUCR rewriting should be performed by a program in the P1 or P2 area. After MMUCR has been updated, execute one of the following three methods before an access (including an instruction fetch) to the P0, P3, U0, or store queue area is performed. - 1. Execute a branch using the RTE instruction. In this case, the branch destination may be the P0, P3, or U0 area. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the R2 bit in IRMCR is 0 (initial value) before updating MMUCR, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after MMUCR has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. MMUCR contents can be changed by software. However, the LRUI and URC bits may also be updated by hardware. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|----|-----| | | | | LR | UI | | | - | _ | | | UF | RB | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | UF | RC | | | SQMD | SV | - | 1 | _ | _ | _ | TI | _ | AT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R/W | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 26 | LRUI | All 0 | R/W | Least Recently Used ITLB | | | | | | These bits indicate the ITLB entry to be replaced. The LRU (least recently used) method is used to decide the ITLB entry to be replaced in the event of an ITLB miss. The entry to be purged from the ITLB can be confirmed using the LRUI bits. | | | | | | LRUI is updated by means of the algorithm shown below. X means that updating is not performed. | | | | | | 000XXX: ITLB entry 0 is used | | | | | | 1XX00X: ITLB entry 1 is used | | | | | | X1X1X0: ITLB entry 2 is used | | | | | | XX1X11: ITLB entry 3 is used | | | | | | XXXXXX: Other than above | | | | | | When the LRUI bit settings are as shown below, the corresponding ITLB entry is updated by an ITLB miss. Ensure that values for which "Setting prohibited" is indicated below are not set at the discretion of software. After a power-on or manual reset, the LRUI bits are initialized to 0, and therefore a prohibited setting is never made by a hardware update. X means "don't care". | | | | | | 111XXX: ITLB entry 0 is updated | | | | | | 0XX11X: ITLB entry 1 is updated | | | | | | X0X0X1: ITLB entry 2 is updated | | | | | | XX0X00: ITLB entry 3 is updated | | | | | | Other than above: Setting prohibited | | 25, 24 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 23 to 18 | URB | All 0 | R/W | UTLB Replace Boundary | | | | | | These bits indicate the UTLB entry boundary at which replacement is to be performed. Valid only when URB $\neq$ 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17, 16 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 15 to 10 | URC | All 0 | R/W | UTLB Replace Counter | | | | | | These bits serve as a random counter for indicating the UTLB entry for which replacement is to be performed with an LDTLB instruction. This bit is incremented each time the UTLB is accessed. If URB > 0, URC is cleared to 0 when the condition URC = URB is satisfied. Also note that if a value is written to URC by software which results in the condition of URC > URB, incrementing is first performed in excess of URB until URC = H'3F. URC is not incremented by an LDTLB instruction. | | 9 | SQMD | 0 | R/W | Store Queue Mode Bit | | | | | | Specifies the right of access to the store queues. | | | | | | 0: User/privileged access possible | | | | | | Privileged access possible (address error exception in case of user access) | | 8 | SV | 0 | R/W | Single Virtual Memory Mode/Multiple Virtual Memory Mode Switching Bit | | | | | | When this bit is changed, ensure that 1 is also written to the TI bit. | | | | | | 0: Multiple virtual memory mode | | | | | | 1: Single virtual memory mode | | 7 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 | TI | 0 | R/W | TLB Invalidate Bit | | | | | | Writing 1 to this bit invalidates (clears to 0) all valid UTLB/ITLB bits. This bit is always read as 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 1 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 0 | AT | 0 | R/W | Address Translation Enable Bit | | | | | | These bits enable or disable the MMU. | | | | | | 0: MMU disabled | | | | | | 1: MMU enabled | | | | | | MMU exceptions are not generated when the AT bit is 0. In the case of software that does not use the MMU, the AT bit should be cleared to 0. | # 7.2.6 Physical Address Space Control Register (PASCR) PASCR controls the operation in the physical address space. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | - | _ | _ | - | _ | | | | L | JB | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 to 0 | UB | All 0 | R/W | Buffered Write Control for Each Area (64 Mbytes) | | | | | | When writing is performed without using the cache or in the cache write-through mode, these bits specify whether the next bus access from the CPU waits for the end of writing for each area. | | | | | | The CPU does not wait for the end of writing bus access and starts the next bus access | | | | | | The CPU waits for the end of writing bus access and starts the next bus access | | | | | | UB[7]: Corresponding to the control register area | | | | | | UB[6]: Corresponding to area 6 | | | | | | UB[5]: Corresponding to area 5 | | | | | | UB[4]: Corresponding to area 4 | | | | | | UB[3]: Corresponding to area 3 | | | | | | UB[2]: Corresponding to area 2 | | | | | | UB[1]: Corresponding to area 1 | | | | | | UB[0]: Corresponding to area 0 | ## 7.2.7 Instruction Re-Fetch Inhibit Control Register (IRMCR) When the specific resource is changed, IRMCR controls whether the instruction fetch is performed again for the next instruction. The specific resource means the part of control registers, TLB, and cache. In the initial state, the instruction fetch is performed again for the next instruction after changing the resource. However, the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction every time the resource is changed. Therefore, it is recommended that each bit in IRMCR is set to 1 and the specific instruction should be executed after all necessary resources have been changed prior to execution of the program which uses changed resources. For details on the specific sequence, see descriptions in each resource. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | R2 | R1 | LT | MT | МС | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | | <b>5</b> 1 | <b>D</b> . 11 | Initial | - na | <b>—</b> 1.41 | | | | |------------|---------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | 31 to 5 | _ | All 0 | R | Reserved | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | 4 | R2 | 0 | R/W | Re-Fetch Inhibit 2 after Register Change | | | | | | | | | When MMUCR, PASCR, CCR, PTEH, or RAMCR is changed, this bit controls whether re-fetch is performed for the next instruction. | | | | | | | | | 0: Re-fetch is performed | | | | | | | | | 1: Re-fetch is not performed | | | | | 3 | R1 | 0 | R/W | Re-Fetch Inhibit 1 after Register Change | | | | | | | | | When a register allocated in addresses H'FF200000 to H'FF2FFFF is changed, this bit controls whether refetch is performed for the next instruction. | | | | | | | | | 0: Re-fetch is performed | | | | | | | | | 1: Re-fetch is not performed | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | LT | 0 | R/W | Re-Fetch Inhibit after LDTLB Execution | | | | | | This bit controls whether re-fetch is performed for the next instruction after the LDTLB instruction has been executed. | | | | | | 0: Re-fetch is performed | | | | | | 1: Re-fetch is not performed | | 1 | MT | 0 | R/W | Re-Fetch Inhibit after Writing Memory-Mapped TLB | | | | | | This bit controls whether re-fetch is performed for the next instruction after writing memory-mapped ITLB/UTLB while the AT bit in MMUCR is set to 1. | | | | | | 0: Re-fetch is performed | | | | | | 1: Re-fetch is not performed | | 0 | MC | 0 | R/W | Re-Fetch Inhibit after Writing Memory-Mapped IC | | | | | | This bit controls whether re-fetch is performed for the next instruction after writing memory-mapped IC while the ICE bit in CCR is set to 1. | | | | | | 0: Re-fetch is performed | | | | | | 1: Re-fetch is not performed | ## 7.3 TLB Functions ## 7.3.1 Unified TLB (UTLB) Configuration The UTLB is used for the following two purposes: - 1. To translate a virtual address to a physical address in a data access - 2. As a table of address translation information to be recorded in the ITLB in the event of an ITLB miss The UTLB is so called because of its use for the above two purposes. Information in the address translation table located in external memory is cached into the UTLB. The address translation table contains virtual page numbers and address space identifiers, and corresponding physical page numbers and page management information. Figure 7.6 shows the UTLB configuration. The UTLB consists of 64 fully-associative type entries. Figure 7.7 shows the relationship between the page size and address format. Figure 7.6 UTLB Configuration ## [Legend] VPN: Virtual page number For 1-Kbyte page: Upper 22 bits of virtual address For 4-Kbyte page: Upper 20 bits of virtual address For 64-Kbyte page: Upper 16 bits of virtual address For 1-Mbyte page: Upper 12 bits of virtual address • ASID: Address space identifier Indicates the process that can access a virtual page. In single virtual memory mode and user mode, or in multiple virtual memory mode, if the SH bit is 0, this identifier is compared with the ASID in PTEH when address comparison is performed. #### • SH: Share status bit When 0, pages are not shared by processes. When 1, pages are shared by processes. ## SZ[1:0]: Page size bits Specify the page size. 00: 1-Kbyte page 01: 4-Kbyte page 10: 64-Kbyte page 11: 1-Mbyte page ## • V: Validity bit Indicates whether the entry is valid. 0: Invalid 1: Valid Cleared to 0 by a power-on reset. Not affected by a manual reset. ### • PPN: Physical page number Upper 22 bits of the physical address of the physical page number. With a 1-Kbyte page, PPN[28:10] are valid. With a 4-Kbyte page, PPN[28:12] are valid. With a 64-Kbyte page, PPN[28:16] are valid. With a 1-Mbyte page, PPN[28:20] are valid. The synonym problem must be taken into account when setting the PPN (see section 7.4.5, Avoiding Synonym Problems). # • PR[1:0]: Protection key data 2-bit data expressing the page access right as a code. 00: Can be read from only in privileged mode 01: Can be read from and written to in privileged mode 10: Can be read from only in privileged or user mode 11: Can be read from and written to in privileged mode or user mode # • C: Cacheability bit Indicates whether a page is cacheable. 0: Not cacheable 1: Cacheable When the control register area is mapped, this bit must be cleared to 0. • D: Dirty bit Indicates whether a write has been performed to a page. 0: Write has not been performed 1: Write has been performed • WT: Write-through bit Specifies the cache write mode. 0: Copy-back mode 1: Write-through mode Figure 7.7 Relationship between Page Size and Address Format # 7.3.2 Instruction TLB (ITLB) Configuration The ITLB is used to translate a virtual address to a physical address in an instruction access. Information in the address translation table located in the UTLB is cached into the ITLB. Figure 7.8 shows the ITLB configuration. The ITLB consists of four fully-associative type entries. | Entry 0 | ASID [7:0] | VPN [31:10] | ٧ | PPN [28:10] | SZ [1:0] | SH | С | PR | |---------|------------|----------------|---|-------------|----------|----|---|----| | Entry 1 | ASID [7:0] | VPN [31:10] | ٧ | PPN [28:10] | SZ [1:0] | SH | С | PR | | Entry 2 | ASID [7:0] | VPN [31:10] | ٧ | PPN [28:10] | SZ [1:0] | SH | С | PR | | Entry 3 | ASID [7:0] | VPN [31:10] | ٧ | PPN [28:10] | SZ [1:0] | SH | С | PR | | | | WT bits are no | | | | | | | Figure 7.8 ITLB Configuration ### 7.3.3 Address Translation Method Figure 7.9 shows a flowchart of a memory access using the UTLB. Figure 7.9 Flowchart of Memory Access Using UTLB Figure 7.10 shows a flowchart of a memory access using the ITLB. Figure 7.10 Flowchart of Memory Access Using ITLB #### 7.4 **MMU Functions** #### 7.4.1 **MMU Hardware Management** This LSI supports the following MMU functions. - 1. The MMU decodes the virtual address to be accessed by software, and performs address translation by controlling the UTLB/ITLB in accordance with the MMUCR settings. - 2. The MMU determines the cache access status on the basis of the page management information read during address translation (C and WT bits). - 3. If address translation cannot be performed normally in a data access or instruction access, the MMU notifies software by means of an MMU exception. - 4. If address translation information is not recorded in the ITLB in an instruction access, the MMU searches the UTLB. If the necessary address translation information is recorded in the UTLB, the MMU copies this information into the ITLB in accordance with the LRUI bit setting in MMUCR. #### 7.4.2 **MMU Software Management** Software processing for the MMU consists of the following: - 1. Setting of MMU-related registers. Some registers are also partially updated by hardware automatically. - 2. Recording, deletion, and reading of TLB entries. There are two methods of recording UTLB entries: by using the LDTLB instruction, or by writing directly to the memory-mapped UTLB. ITLB entries can only be recorded by writing directly to the memory-mapped ITLB. Deleting or reading UTLB/ITLB entries is enabled by accessing the memory-mapped UTLB/ITLB. - 3. MMU exception handling. When an MMU exception occurs, processing is performed based on information set by hardware. ### 7.4.3 MMU Instruction (LDTLB) A TLB load instruction (LDTLB) is provided for recording UTLB entries. When an LDTLB instruction is issued, this LSI copies the contents of PTEH and PTEL to the UTLB entry indicated by the URC bit in MMUCR. ITLB entries are not updated by the LDTLB instruction, and therefore address translation information purged from the UTLB entry may still remain in the ITLB entry. As the LDTLB instruction changes address translation information, ensure that it is issued by a program in the P1 or P2 area. After the LDTLB instruction has been executed, execute one of the following three methods before an access (include an instruction fetch) the area where TLB is used to translate the address is performed. - Execute a branch using the RTE instruction. In this case, the branch destination may be the area where TLB is used to translate the address. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the LT bit in IRMCR is 0 (initial value) before executing the LDTLB instruction, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after MMUCR has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH series. The operation of the LDTLB instruction is shown in figure 7.11. Figure 7.11 Operation of LDTLB Instruction # 7.4.4 Hardware ITLB Miss Handling In an instruction access, this LSI searches the ITLB. If it cannot find the necessary address translation information (ITLB miss occurred), the UTLB is searched by hardware, and if the necessary address translation information is present, it is recorded in the ITLB. This procedure is known as hardware ITLB miss handling. If the necessary address translation information is not found in the UTLB search, an instruction TLB miss exception is generated and processing passes to software. ## 7.4.5 Avoiding Synonym Problems When 1- or 4-Kbyte pages are recorded in TLB entries, a synonym problem may arise. The problem is that, when a number of virtual addresses are mapped onto a single physical address, the same physical address data is recorded in a number of cache entries, and it becomes impossible to guarantee data integrity. This problem does not occur with the instruction TLB and instruction cache because data is only read in these cases. In this LSI, entry specification is performed using bits 12 to 5 of the virtual address in order to achieve fast operand cache operation. However, bits 12 to 10 of the virtual address in the case of a 1-Kbyte page, and bit 12 of the virtual address in the case of a 4-Kbyte page, are subject to address translation. As a result, bits 12 to 10 of the physical address after translation may differ from bits 12 to 10 of the virtual address. Consequently, the following restrictions apply to the recording of address translation information in UTLB entries. - When address translation information whereby a number of 1-Kbyte page UTLB entries are translated into the same physical address is recorded in the UTLB, ensure that the VPN[12:10] values are the same. - When address translation information whereby a number of 4-Kbyte page UTLB entries are translated into the same physical address is recorded in the UTLB, ensure that the VPN[12] value is the same. - Do not use 1-Kbyte page UTLB entry physical addresses with UTLB entries of a different page size. - Do not use 4-Kbyte page UTLB entry physical addresses with UTLB entries of a different page size. The above restrictions apply only when performing accesses using the cache. Note: When multiple items of address translation information use the same physical memory to provide for future expansion of the SuperH RISC engine family, ensure that the VPN[20:10] values are the same. Also, do not use the same physical address for address translation information of different page sizes. #### **MMU Exceptions** 7.5 There are seven MMU exceptions: instruction TLB multiple hit exception, instruction TLB miss exception, instruction TLB protection violation exception, data TLB multiple hit exception, data TLB miss exception, data TLB protection violation exception, and initial page write exception. Refer to figures 7.9 and 7.10 for the conditions under which each of these exceptions occurs. #### 7.5.1 **Instruction TLB Multiple Hit Exception** An instruction TLB multiple hit exception occurs when more than one ITLB entry matches the virtual address to which an instruction access has been made. If multiple hits occur when the UTLB is searched by hardware in hardware ITLB miss handling, an instruction TLB multiple hit exception will result. When an instruction TLB multiple hit exception occurs, a reset is executed and cache coherency is not guaranteed. Hardware Processing: In the event of an instruction TLB multiple hit exception, hardware carries out the following processing: - 1. Sets the virtual address at which the exception occurred in TEA. - 2. Sets exception code H'140 in EXPEVT. - 3. Branches to the reset handling routine (H'A000 0000). Software Processing (Reset Routine): The ITLB entries which caused the multiple hit exception are checked in the reset handling routine. This exception is intended for use in program debugging, and should not normally be generated. ## 7.5.2 Instruction TLB Miss Exception An instruction TLB miss exception occurs when address translation information for the virtual address to which an instruction access is made is not found in the UTLB entries by the hardware ITLB miss handling routine. The instruction TLB miss exception processing carried out by hardware and software is shown below. This is the same as the processing for a data TLB miss exception. **Hardware Processing:** In the event of an instruction TLB miss exception, hardware carries out the following processing: - 1. Sets the VPN of the virtual address at which the exception occurred in PTEH. - 2. Sets the virtual address at which the exception occurred in TEA. - 3. Sets exception code H'040 in EXPEVT. - 4. Sets the PC value indicating the address of the instruction at which the exception occurred in SPC. If the exception occurred at a delay slot, sets the PC value indicating the address of the delayed branch instruction in SPC. - 5. Sets the SR contents at the time of the exception in SSR. The R15 contents at this time are saved in SGR. - 6. Sets the MD bit in SR to 1, and switches to privileged mode. - 7. Sets the BL bit in SR to 1, and masks subsequent exception requests. - 8. Sets the RB bit in SR to 1. - 9. Branches to the address obtained by adding offset H'0000 0400 to the contents of VBR, and starts the instruction TLB miss exception handling routine. **Software Processing (Instruction TLB Miss Exception Handling Routine):** Software is responsible for searching the external memory page table and assigning the necessary page table entry. Software should carry out the following processing in order to find and assign the necessary page table entry. - 1. Write to PTEL the values of the PPN, PR, SZ, C, D, SH, V, and WT bits in the page table entry recorded in the external memory address translation table. - 2. When the entry to be replaced in entry replacement is specified by software, write that value to the URC bits in MMUCR. If URC is greater than URB at this time, the value should be changed to an appropriate value after issuing an LDTLB instruction. - 3. Execute the LDTLB instruction and write the contents of PTEH and PTEL to the TLB. - 4. Finally, execute the exception handling return instruction (RTE), terminate the exception handling routine, and return control to the normal flow. The RTE instruction should be issued at least one instruction after the LDTLB instruction. ## 7.5.3 Instruction TLB Protection Violation Exception An instruction TLB protection violation exception occurs when, even though an ITLB entry contains address translation information matching the virtual address to which an instruction access is made, the actual access type is not permitted by the access right specified by the PR bit. The instruction TLB protection violation exception processing carried out by hardware and software is shown below. **Hardware Processing:** In the event of an instruction TLB protection violation exception, hardware carries out the following processing: - 1. Sets the VPN of the virtual address at which the exception occurred in PTEH. - 2. Sets the virtual address at which the exception occurred in TEA. - 3. Sets exception code H'0A0 in EXPEVT. - 4. Sets the PC value indicating the address of the instruction at which the exception occurred in SPC. If the exception occurred at a delay slot, sets the PC value indicating the address of the delayed branch instruction in SPC. - 5. Sets the SR contents at the time of the exception in SSR. The R15 contents at this time are saved in SGR. - 6. Sets the MD bit in SR to 1, and switches to privileged mode. - 7. Sets the BL bit in SR to 1, and masks subsequent exception requests. - 8. Sets the RB bit in SR to 1. - 9. Branches to the address obtained by adding offset H'0000 0100 to the contents of VBR, and starts the instruction TLB protection violation exception handling routine. Software Processing (Instruction TLB Protection Violation Exception Handling Routine): Resolve the instruction TLB protection violation, execute the exception handling return instruction (RTE), terminate the exception handling routine, and return control to the normal flow. The RTE instruction should be issued at least one instruction after the LDTLB instruction. ## 7.5.4 Data TLB Multiple Hit Exception A data TLB multiple hit exception occurs when more than one UTLB entry matches the virtual address to which a data access has been made. When a data TLB multiple hit exception occurs, a reset is executed, and cache coherency is not guaranteed. The contents of PPN in the UTLB prior to the exception may also be corrupted. **Hardware Processing:** In the event of a data TLB multiple hit exception, hardware carries out the following processing: - 1. Sets the virtual address at which the exception occurred in TEA. - 2. Sets exception code H'140 in EXPEVT. - 3. Branches to the reset handling routine (H'A000 0000). **Software Processing (Reset Routine):** The UTLB entries which caused the multiple hit exception are checked in the reset handling routine. This exception is intended for use in program debugging, and should not normally be generated. ## 7.5.5 Data TLB Miss Exception A data TLB miss exception occurs when address translation information for the virtual address to which a data access is made is not found in the UTLB entries. The data TLB miss exception processing carried out by hardware and software is shown below. **Hardware Processing:** In the event of a data TLB miss exception, hardware carries out the following processing: - 1. Sets the VPN of the virtual address at which the exception occurred in PTEH. - 2. Sets the virtual address at which the exception occurred in TEA. - 3. Sets exception code H'040 in the case of a read, or H'060 in the case of a write in EXPEVT (OCBP, OCBWB: read; OCBI, MOVCA.L: write). - 4. Sets the PC value indicating the address of the instruction at which the exception occurred in SPC. If the exception occurred at a delay slot, sets the PC value indicating the address of the delayed branch instruction in SPC. - 5. Sets the SR contents at the time of the exception in SSR. The R15 contents at this time are saved in SGR. - 6. Sets the MD bit in SR to 1, and switches to privileged mode. - 7. Sets the BL bit in SR to 1, and masks subsequent exception requests. - 8. Sets the RB bit in SR to 1. 9. Branches to the address obtained by adding offset H'0000 0400 to the contents of VBR, and starts the data TLB miss exception handling routine. **Software Processing (Data TLB Miss Exception Handling Routine):** Software is responsible for searching the external memory page table and assigning the necessary page table entry. Software should carry out the following processing in order to find and assign the necessary page table entry. - 1. Write to PTEL the values of the PPN, PR, SZ, C, D, SH, V, and WT bits in the page table entry recorded in the external memory address translation table. - 2. When the entry to be replaced in entry replacement is specified by software, write that value to the URC bits in MMUCR. If URC is greater than URB at this time, the value should be changed to an appropriate value after issuing an LDTLB instruction. - 3. Execute the LDTLB instruction and write the contents of PTEH and PTEL to the UTLB. - 4. Finally, execute the exception handling return instruction (RTE), terminate the exception handling routine, and return control to the normal flow. The RTE instruction should be issued at least one instruction after the LDTLB instruction. ## 7.5.6 Data TLB Protection Violation Exception A data TLB protection violation exception occurs when, even though a UTLB entry contains address translation information matching the virtual address to which a data access is made, the actual access type is not permitted by the access right specified by the PR bit. The data TLB protection violation exception processing carried out by hardware and software is shown below. **Hardware Processing:** In the event of a data TLB protection violation exception, hardware carries out the following processing: - 1. Sets the VPN of the virtual address at which the exception occurred in PTEH. - 2. Sets the virtual address at which the exception occurred in TEA. - 3. Sets exception code H'0A0 in the case of a read, or H'0C0 in the case of a write in EXPEVT (OCBP, OCBWB: read; OCBI, MOVCA.L: write). - 4. Sets the PC value indicating the address of the instruction at which the exception occurred in SPC. If the exception occurred at a delay slot, sets the PC value indicating the address of the delayed branch instruction in SPC. - 5. Sets the SR contents at the time of the exception in SSR. The R15 contents at this time are saved in SGR. - 6. Sets the MD bit in SR to 1, and switches to privileged mode. - 7. Sets the BL bit in SR to 1, and masks subsequent exception requests. - 8. Sets the RB bit in SR to 1. 9. Branches to the address obtained by adding offset H'0000 0100 to the contents of VBR, and starts the data TLB protection violation exception handling routine. **Software Processing (Data TLB Protection Violation Exception Handling Routine):** Resolve the data TLB protection violation, execute the exception handling return instruction (RTE), terminate the exception handling routine, and return control to the normal flow. The RTE instruction should be issued at least one instruction after the LDTLB instruction. ## 7.5.7 Initial Page Write Exception An initial page write exception occurs when the D bit is 0 even though a UTLB entry contains address translation information matching the virtual address to which a data access (write) is made, and the access is permitted. The initial page write exception processing carried out by hardware and software is shown below. **Hardware Processing:** In the event of an initial page write exception, hardware carries out the following processing: - 1. Sets the VPN of the virtual address at which the exception occurred in PTEH. - 2. Sets the virtual address at which the exception occurred in TEA. - 3. Sets exception code H'080 in EXPEVT. - 4. Sets the PC value indicating the address of the instruction at which the exception occurred in SPC. If the exception occurred at a delay slot, sets the PC value indicating the address of the delayed branch instruction in SPC. - 5. Sets the SR contents at the time of the exception in SSR. The R15 contents at this time are saved in SGR. - 6. Sets the MD bit in SR to 1, and switches to privileged mode. - 7. Sets the BL bit in SR to 1, and masks subsequent exception requests. - 8. Sets the RB bit in SR to 1. - 9. Branches to the address obtained by adding offset H'0000 0100 to the contents of VBR, and starts the initial page write exception handling routine. **Software Processing (Initial Page Write Exception Handling Routine):** Software is responsible for the following processing: - 1. Retrieve the necessary page table entry from external memory. - 2. Write 1 to the D bit in the external memory page table entry. - 3. Write to PTEL the values of the PPN, PR, SZ, C, D, WT, SH, and V bits in the page table entry recorded in external memory. - 4. When the entry to be replaced in entry replacement is specified by software, write that value to the URC bits in MMUCR. If URC is greater than URB at this time, the value should be changed to an appropriate value after issuing an LDTLB instruction. - 5. Execute the LDTLB instruction and write the contents of PTEH and PTEL to the UTLB. - 6. Finally, execute the exception handling return instruction (RTE), terminate the exception handling routine, and return control to the normal flow. The RTE instruction should be issued at least one instruction after the LDTLB instruction. # 7.6 Memory-Mapped TLB Configuration To enable the ITLB and UTLB to be managed by software, their contents are allowed to be read from and written to by a program in the P2 area with a MOV instruction in privileged mode. Operation is not guaranteed if access is made from a program in another area. After the memory-mapped TLB has been accessed, execute one of the following three methods before an access (including an instruction fetch) to an area other than the P2 area is performed. - 1. Execute a branch using the RTE instruction. In this case, the branch destination may be an area other than the P2 area. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the MT bit in IRMCR is 0 (initial value) before accessing the memory-mapped TLB, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after MMUCR has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. The ITLB and UTLB are allocated to the P4 area in the virtual address space. VPN, V, and ASID in the ITLB can be accessed as an address array, PPN, V, SZ, PR, C, and SH as a data array. VPN, D, V, and ASID in the UTLB can be accessed as an address array, PPN, V, SZ, PR, C, D, WT, and SH as a data array. V and D can be accessed from both the address array side and the data array side. Only longword access is possible. Instruction fetches cannot be performed in these areas. For reserved bits, a write value of 0 should be specified; their read value is undefined. ## 7.6.1 ITLB Address Array The ITLB address array is allocated to addresses H'F200 0000 to H'F2FF FFFF in the P4 area. An address array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification (when writing). Information for selecting the entry to be accessed is specified in the address field, and VPN, V, and ASID to be written to the address array are specified in the data field. In the address field, bits [31:24] have the value HF2 indicating the ITLB address array and the entry is specified by bits [9:8]. As only longword access is used, 0 should be specified for address field bits [1:0]. In the data field, bits [31:10] indicate VPN, bit [8] indicates V, and bits [7:0] indicate ASID. The following two kinds of operation can be used on the ITLB address array: - ITLB address array read VPN, V, and ASID are read into the data field from the ITLB entry corresponding to the entry set in the address field. - ITLB address array write VPN, V, and ASID specified in the data field are written to the ITLB entry corresponding to the entry set in the address field. Figure 7.12 Memory-Mapped ITLB Address Array ## 7.6.2 ITLB Data Array The ITLB data array is allocated to addresses H'F300 0000 to H'F37F FFFF in the P4 area. A data array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification (when writing). Information for selecting the entry to be accessed is specified in the address field, and PPN, V, SZ, PR, C, and SH to be written to the data array are specified in the data field. In the address field, bits [31:23] have the value H'F30 indicating ITLB data array and the entry is specified by bits [9:8]. In the data field, bits [28:10] indicate PPN, bit [8] indicates V, bits [7] and [4] indicate SZ, bit [6] indicates PR, bit [3] indicates C, and bit [1] indicates SH. The following two kinds of operation can be used on ITLB data array: - 1. ITLB data array read - PPN, V, SZ, PR, C, and SH are read into the data field from the ITLB entry corresponding to the entry set in the address field. - 2. ITLB data array write - PPN, V, SZ, PR, C, and SH specified in the data field are written to the ITLB entry corresponding to the entry set in the address field. Figure 7.13 Memory-Mapped ITLB Data Array ## 7.6.3 UTLB Address Array The UTLB address array is allocated to addresses H'F600 0000 to H'F60F FFFF in the P4 area. An address array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification (when writing). Information for selecting the entry to be accessed is specified in the address field, and VPN, D, V, and ASID to be written to the address array are specified in the data field. In the address field, bits [31:20] have the value H'F60 indicating the UTLB address array and the entry is specified by bits [13:8]. Bit [7] that is the association bit (A bit) in the address field specifies whether address comparison is performed in a write to the UTLB address array. In the data field, bits [31:10] indicate VPN, bit [9] indicates D, bit [8] indicates V, and bits [7:0] indicate ASID. The following three kinds of operation can be used on the UTLB address array: - 1. UTLB address array read - VPN, D, V, and ASID are read into the data field from the UTLB entry corresponding to the entry set in the address field. In a read, associative operation is not performed regardless of whether the association bit specified in the address field is 1 or 0. - UTLB address array write (non-associative) VPN, D, V, and ASID specified in the data field are written to the UTLB entry corresponding to the entry set in the address field. The A bit in the address field should be cleared to 0. - 3. UTLB address array write (associative) - When a write is performed with the A bit in the address field set to 1, comparison of all the UTLB entries is carried out using the VPN specified in the data field and ASID in PTEH. The usual address comparison rules are followed, but if a UTLB miss occurs, the result is no operation, and an exception is not generated. If the comparison identifies a UTLB entry corresponding to the VPN specified in the data field, D and V specified in the data field are written to that entry. This associative operation is simultaneously carried out on the ITLB, and if a matching entry is found in the ITLB, V is written to that entry. Even if the UTLB comparison results in no operation, a write to the ITLB is performed as long as a matching entry is found in the ITLB. If there is a match in both the UTLB and ITLB, the UTLB information is also written to the ITLB. Figure 7.14 Memory-Mapped UTLB Address Array ## 7.6.4 UTLB Data Array The UTLB data array is allocated to addresses H'F700 0000 to H'F70F FFFF in the P4 area. A data array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification (when writing). Information for selecting the entry to be accessed is specified in the address field, and PPN, V, SZ, PR, C, D, SH, and WT to be written to data array are specified in the data field. In the address field, bits [31:20] have the value H'F70 indicating UTLB data array and the entry is specified by bits [13:8]. In the data field, bits [28:10] indicate PPN, bit [8] indicates V, bits [7] and [4] indicate SZ, bits [6:5] indicate PR, bit [3] indicates C, bit [2] indicates D, bit [1] indicates SH, and bit [0] indicates WT. The following two kinds of operation can be used on UTLB data array: - 1. UTLB data array read - PPN, V, SZ, PR, C, D, SH, and WT are read into the data field from the UTLB entry corresponding to the entry set in the address field. - 2. UTLB data array write - PPN, V, SZ, PR, C, D, SH, and WT specified in the data field are written to the UTLB entry corresponding to the entry set in the address field. Figure 7.15 Memory-Mapped UTLB Data Array ## 7.7 32-Bit Address Extended Mode Setting the SE bit in PASCR to 1 changes mode from 29-bit address mode which handles the 29-bit physical address space to 32-bit address extended mode which handles the 32-bit physical address space. Figure 7.16 Physical Address Space (32-Bit Address Extended Mode) #### 7.7.1 Overview of 32-Bit Address Extended Mode In 32-bit address extended mode, the privileged space mapping buffer (PMB) is introduced. The PMB maps virtual addresses in the P1 or P2 area which are not translated in 29-bit address mode to the 32-bit physical address space. In areas which are target for address translation of the TLB (UTLB/ITLB), upper three bits in the PPN field of the UTLB or ITLB are extended and then addresses after the TLB translation can handle the 32-bit physical addresses. As for the cache operation, P1 area is cacheable and P2 area is non-cacheable in the case of 29-bit address mode, but the cache operation of both P1 and P2 area are determined by the C bit and WT bit in the PMB in the case of 32-bit address mode. ### 7.7.2 Transition to 32-Bit Address Extended Mode This LSI enters 29-bit address mode after a power-on reset. Transition is made to 32-bit address extended mode by setting the SE bit in PASCR to 1. In 32-bit address extended mode, the MMU operates as follows. - 1. When the AT bit in MMUCR is 0, virtual addresses in the U0, P0, or P3 area become 32-bit physical addresses. Addresses in the P1 or P2 area are translated according to the PMB mapping information. - B'10 should be set to the upper 2 bits of virtual page number (VPN[31:30]) in the PMB in order to indicate P1 or P2 area. The operation is not guaranteed when the value except B'10 is set to these bits. - 2. When the AT bit in MMUCR is 1, virtual addresses in the U0, P0, or P3 area are translated to 32-bit physical addresses according to the TLB conversion information. Addresses in the P1 or P2 area are translated according to the PMB mapping information. - B'10 should be set to the upper 2 bits of virtual page number (VPN[31:30]) in the PMB in order to indicate P1 or P2 area. The operation is not guaranteed when the value except B'10 is set to these bits. - 3. Regardless of the setting of the AT bit in MMUCR, bits 31 to 29 in physical addresses become B'111 in the control register area (addresses HFC00 0000 to H'FFFF FFFF). When the control register area is recorded in the UTLB and accessed, B'111 should be set to PPN[31:29]. # 7.7.3 Privileged Space Mapping Buffer (PMB) Configuration In 32-bit address extended mode, virtual addresses in the P1 or P2 area are translated according to the PMB mapping information. The PMB has 16 entries and configuration of each entry is as follows. Figure 7.17 PMB Configuration ## [Legend] VPN: Virtual page number For 16-Mbyte page: Upper 8 bits of virtual address For 64-Mbyte page: Upper 6 bits of virtual address For 128-Mbyte page: Upper 5 bits of virtual address For 512-Mbyte page: Upper 3 bits of virtual address Note: B'10 should be set to the upper 2 bits of VPN in order to indicate P1 or P2 area. SZ: Page size bits Specify the page size. 00: 16-Mbyte page 01: 64-Mbyte page 10: 128-Mbyte page 11: 512-Mbyte page V: Validity bit Indicates whether the entry is valid. 0: Invalid 1: Valid Cleared to 0 by a power-on reset. Not affected by a manual reset. PPN: Physical page number Upper 8 bits of the physical address of the physical page number. With a 16-Mbyte page, PPN[31:24] are valid. With a 64-Mbyte page, PPN[31:26] are valid. With a 128-Mbyte page, PPN[31:27] are valid. With a 512-Mbyte page, PPN[31:29] are valid. • C: Cacheability bit Indicates whether a page is cacheable. 0: Not cacheable 1: Cacheable • WT: Write-through bit Specifies the cache write mode. 0: Copy-back mode 1: Write-through mode UB: Buffered write bit Specifies whether a buffered write is performed. - 0: Buffered write (Data access of subsequent processing proceeds without waiting for the write to complete.) - 1: Unbuffered write (Data access of subsequent processing is stalled until the write has completed.) #### 7.7.4 **PMB Function** This LSI supports the following PMB functions. - 1. Only memory-mapped write can be used for writing to the PMB. The LDTLB instruction cannot be used to write to the PMB. - 2. Software must ensure that every accessed P1 or P2 address has a corresponding PMB entry before the access occurs. When an access to an address in the P1 or P2 area which is not recorded in the PMB is made, this LSI is reset by the TLB. In this case, the accessed address in the P1 or P2 area which causes the TLB reset is stored in the TEA and code H'140 in the EXPEVT - 3. This LSI does not guarantee the operation when multiple hit occurs in the PMB. Special care should be taken when the PMB mapping information is recorded by software. - 4. The PMB does not have an associative write function. - 5. Since there is no PR field in the PMB, read/write protection cannot be preformed. The address translation target of the PMB is the P1 or P2 address. In user mode access, an address error exception occurs. - 6. Both entries from the UTLB and PMB are mixed and recorded in the ITLB by means of the hardware ITLB miss handling. However, these entries can be identified by checking whether VPN[31:30] is 10 or not. When an entry from the PMB is recorded in the ITLB, H'00, 01, and 1 are recorded in the ASID, PR, and SH fields which do not exist in the PMB, respectively. ## 7.7.5 Memory-Mapped PMB Configuration To enable the PMB to be managed by software, its contents are allowed to be read from and written to by a P1 or P2 area program with a MOV instruction in privileged mode. The PMB address array is allocated to addresses HF610 0000 to HF61F FFFF in the P4 area and the PMB data array to addresses HF710 0000 to HF71F FFFF in the P4 area. VPN and V in the PMB can be accessed as an address array, PPN, V, SZ, C, WT, and UB as a data array. V can be accessed from both the address array side and the data array side. A program which executes a PMB memory-mapped access should be placed in the page area at which the C bit in PMB is cleared to 0. ## 1. PMB address array read When memory reading is performed while bits 31 to 20 in the address field are specified as H'F61 which indicates the PMB address array and bits 11 to 8 in the address field as an entry, bits 31 to 24 in the data field are read as VPN and bit 8 in the data field as V. ### 2. PMB address array write When memory writing is performed while bits 31 to 20 in the address field are specified as H'F61 which indicates the PMB address array and bits 11 to 8 in the address field as an entry, and bits 31 to 24 in the data field are specified as VPN and bit 8 in the data field as V, data is written to the specified entry. ### 3. PMB data array read When memory reading is performed while bits 31 to 20 in the address field are specified as H'F71 which indicates the PMB data array and bits 11 to 8 in the address field as an entry, bits 31 to 24 in the data field are read as PPN, bit 9 in the data field as UB, bit 8 in the data field as V, bits 7 and 4 in the data field as SZ, bit 3 in the data field as C, and bit 0 in the data field as WT. ### 4. PMB data array write When memory writing is performed while bits 31 to 20 in the address field are specified as H'F71 which indicates the PMB data array and bits 11 to 8 in the address field as an entry, and bits 31 to 24 in the data field are specified as PPN, bit 9 in the data field as UB, bit 8 in the data field as V, bits 7 and 4 in the data field as SZ, bit 3 in the data field as C, and bit 0 in the data field as WT, data is written to the specified entry. Figure 7.18 Memory-Mapped PMB Address Array Figure 7.19 Memory-Mapped PMB Data Array # 7.7.6 Notes on Using 32-Bit Address Extended Mode When using 32-bit address extended mode, note that the items described in this section are extended or changed as follows. **PASCR:** The SE bit is added in bit 31 in the control register (PASCR). The bits 6 to 0 of the UB in the PASCR are invalid (Note that the bit 7 of the UB is still valid). When writing to the P1 or P2 area, the UB bit in the PMB controls whether a buffered write is performed or not. When the MMU is enabled, the UB bit in the TLB controls writing to the P0, P3, or U0 area. When the MMU is disabled, writing to the P0, P3, or U0 area is always performed as a buffered write. | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | |---------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31 | SE | 0 | R/W | 0: 29-bit address mode | | | | | | | | | 1: 32-bit address extended mode | | | | | 30 to 8 | _ | All 0 | R | Reserved | | | | | | | | | For details on reading from or writing to these bits, see description in General Precautions on Handling of Product. | | | | | 7 to 0 | UB | All 0 | R/W | Buffered Write Control for Each Area (64 Mbytes) | | | | | | | | | When writing is performed without using the cache or in the cache write-through mode, these bits specify whether the CPU waits for the end of writing for each area. | | | | | | | | | 0: The CPU does not wait for the end of writing | | | | | | | | | 1: The CPU stalls and waits for the end of writing | | | | | | | | | UB[7]: Corresponding to the control register area | | | | | | | | | UB[6:0]: These bits are invalid in 32-bit address extended mode. | | | | **ITLB:** The PPN field in the ITLB is extended to bits 31 to 10. **UTLB:** The PPN field in the UTLB is extended to bits 31 to 10. The same UB bit as that in the PMB is added in each entry of the UTLB. - UB: Buffered write bit Specifies whether a buffered write is performed. - 0: Buffered write (Subsequent processing proceeds without waiting for the write to complete.) - 1: Unbuffered write (Subsequent processing is stalled until the write has completed.) In a memory-mapped TLB access, the UB bit can be read from or written to by bit 9 in the data array. **PTEL:** The same UB bit as that in the PMB is added in bit 9 in PTEL. This UB bit is written to the UB bit in the UTLB by the LDTLB instruction. The PPN field is extended to bits 31 to 10. **CCR.CB:** The CB bit in CCR is invalid. Whether a cacheable write for the P1 area is performed in copy-back mode or write-though mode is determined by the WT bit in the PMB. **IRMCR.MT:** The MT bit in IRMCR is valid for a memory-mapped PMB write. **QACR0, QACR1:** AREA0[4:2]/AREA1[4:2] fields of QACR0/QACR1 are extended to AREA0[7:2]/AREA1[7:2] corresponding to physical address [31:26]. See section 8.2.2, Queue Address Control Register 0 (QACR0) and 8.2.3, Queue Address Control Register 1 (QACR1). **LSA0, LSA1, LDA0, LDA1:** LOSADR, L1SADR, L0DADR and L1DADR fields are extended to bits 31 to 10. See section 9.2.2, L Memory Transfer Source Address Register 0 (LSA0), section 9.2.3, L Memory Transfer Source Address Register 1 (LSA1), section 9.2.4, L Memory Transfer Destination Address Register 0 (LDA0), and section 9.2.5, L Memory Transfer Destination Address Register 1 (LDA1). When using 32-bit address mode, the following notes should be applied to software. - 1. For the SE bit switching, only switching from 0 to 1 is supported in Cache and MMU disabled boot routine after a power-on reset or manual reset. - 2. After switching the SE bit, an area in which the program is allocated becomes the target of the PMB address translation. Therefore, the area should be recorded in the PMB before switching the SE bit. An address which may be accessed in the P1 or P2 area such as the exception handler should also be recorded in the PMB. - When an external memory access occurs by an operand memory access located before the MOV.L instruction which switches the SE bit, external memory space addresses accessed in both address modes should be the same. REJ09B0158-0100 4. Note that the V bit is mapped to both address array and data array in PMB registration. That is, first write 0 to the V bit in one of arrays and then write 1 to the V bit in another array. # Section 8 Caches This LSI has an on-chip 32-Kbyte instruction cache (IC) for instructions and an on-chip 32-Kbyte operand cache (OC) for data. ## 8.1 Features The features of the cache are shown in table 8.1. This LSI supports two 32-byte store queues (SQs) to perform high-speed writes to external memory. The features of the store queues are given in table 8.2. **Table 8.1** Cache Features | Item | Instruction Cache | Operand Cache | |--------------------|-------------------------------------------------------------------|-------------------------------------------------------------------| | Capacity | 32-Kbyte cache | 32-Kbyte cache | | Туре | 4-way set-associative, virtual address index/physical address tag | 4-way set-associative, virtual address index/physical address tag | | Line size | 32 bytes | 32 bytes | | Entries | 256 entries/way | 256 entries/way | | Write method | _ | Copy-back/write-through selectable | | Replacement method | LRU (least-recently-used) algorithm | LRU (least-recently-used) algorithm | **Table 8.2** Store Queue Features | Item | Store Queues | |--------------|-------------------------------------------------------| | Capacity | 32 bytes × 2 | | Addresses | H'E000 0000 to H'E3FF FFFF | | Write | Store instruction (1-cycle write) | | Write-back | Prefetch instruction (PREF instruction) | | Access right | When MMU is disabled: Determined by SQMD bit in MMUCR | | | When MMU is enabled: Determined by PR for each page | The operand cache of this LSI uses the 4-way set-associative, each way comprising 256 cache lines. Figure 8.1 shows the configuration of the operand cache. The instruction cache is 4-way set-associative, each way is comprising 256 cache lines. Figure 8.2 shows the configuration of the instruction cache. Figure 8.1 Configuration of Operand Cache (OC) Figure 8.2 Configuration of Instruction Cache (IC) ## Tag Stores the upper 19 bits of the 29-bit physical address of the data line to be cached. The tag is not initialized by a power-on or manual reset. # • V bit (validity bit) Indicates that valid data is stored in the cache line. When this bit is 1, the cache line data is valid. The V bit is initialized to 0 by a power-on reset, but retains its value in a manual reset. # • U bit (dirty bit) The U bit is set to 1 if data is written to the cache line while the cache is being used in copyback mode. That is, the U bit indicates a mismatch between the data in the cache line and the data in external memory. The U bit is never set to 1 while the cache is being used in write-through mode, unless it is modified by accessing the memory-mapped cache (see section 8.6, Memory-Mapped Cache Configuration). The U bit is initialized to 0 by a power-on reset, but retains its value in a manual reset. #### Data array The data field holds 32 bytes (256 bits) of data per cache line. The data array is not initialized by a power-on or manual reset. #### LRU In a 4-way set-associative method, up to 4 items of data can be registered in the cache at each entry address. When an entry is registered, the LRU bit indicates which of the 4 ways it is to be registered in. The LRU mechanism uses 6 bits of each entry, and its usage is controlled by hardware. The LRU (least-recently-used) algorithm is used for way selection, and selects the less recently accessed way. The LRU bits are initialized to 0 by a power-on reset but not by a manual reset. The LRU bits cannot be read from or written to by software. # 8.2 Register Descriptions The following registers are related to cache. **Table 8.3** Register Configuration | Register Name | Abbreviation | R/W | P4 Address* | Area 7 Address* | Access<br>Size | |----------------------------------|--------------|-----|-------------|-----------------|----------------| | Cache control register | CCR | R/W | H'FF00 001C | H'1F00 001C | 32 | | Queue address control register 0 | QACR0 | R/W | H'FF00 0038 | H'1F00 0038 | 32 | | Queue address control register 1 | QACR1 | R/W | H'FF00 003C | H'1F00 003C | 32 | | On-chip memory control register | RAMCR | R/W | H'FF00 0074 | H'1F00 0074 | 32 | Note: \* These P4 addresses are for the P4 area in the virtual address space. These area 7 addresses are accessed from area 7 in the physical address space by means of the TLB. **Table 8.4** Register States in Each Processing State | Register Name | Abbreviation | Power-on Reset | Manual Reset | Sleep | |----------------------------------|--------------|----------------|--------------|----------| | Cache control register | CCR | H'0000 0000 | H'0000 0000 | Retained | | Queue address control register 0 | QACR0 | Undefined | Undefined | Retained | | Queue address control register 1 | QACR1 | Undefined | Undefined | Retained | | On-chip memory control register | RAMCR | H'0000 0000 | H'0000 0000 | Retained | ### 8.2.1 Cache Control Register (CCR) CCR controls the cache operating mode, the cache write mode, and invalidation of all cache entries. CCR modifications must only be made by a program in the non-cacheable P2 area. After CCR has been updated, execute one of the following three methods before an access (including an instruction fetch) to the cacheable area is performed. - Execute a branch using the RTE instruction. In this case, the branch destination may be the cacheable area. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the R2 bit in IRMCR is 0 (initial value) before updating CCR, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after CCR has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|-----|----|----|-----|----|----|----|----|-----|-----|-----|-----| | | _ | _ | - | _ | _ | - | _ | _ | _ | - | _ | _ | - | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | ICI | _ | _ | ICE | _ | _ | _ | _ | OCI | СВ | WT | OCE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | R | R | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------| | 31 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 | ICI | 0 | R/W | IC Invalidation Bit | | | | | | When 1 is written to this bit, the V bits of all IC entries are cleared to 0. This bit is always read as 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10, 9 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 8 | ICE | 0 | R/W | IC Enable Bit | | | | | | Selects whether the IC is used. Note however when address translation is performed, the IC cannot be used unless the C bit in the page management information is also 1. | | | | | | 0: IC not used | | | | | | 1: IC used | | 7 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | OCI | 0 | R/W | OC Invalidation Bit | | | | | | When 1 is written to this bit, the V and U bits of all OC entries are cleared to 0. This bit is always read as 0. | | 2 | СВ | 0 | R/W | Copy-Back Bit | | | | | | Indicates the P1 area cache write mode. | | | | | | 0: Write-through mode | | | | | | 1: Copy-back mode | | 1 | WT | 0 | R/W | Write-Through Mode | | | | | | Indicates the P0, U0, and P3 area cache write mode. When address translation is performed, the value of the WT bit in the page management information has priority. | | | | | | 0: Copy-back mode | | | | | | 1: Write-through mode | | 0 | OCE | 0 | R/W | OC Enable Bit | | | | | | Selects whether the OC is used. Note however when address translation is performed, the OC cannot be used unless the C bit in the page management information is also 1. | | | | | | 0: OC not used | | 1 | | | | 1: OC used | # 8.2.2 Queue Address Control Register 0 (QACR0) QACR0 specifies the area maped which store queue 0 (SQ0) is mapped when the MMU is disabled. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-------|-----|----|----| | | _ | 1 | _ | _ | | _ | _ | - | _ | _ | _ | _ | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | AREA0 | ) | - | - | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-------|--------------------------------------------------------------------------------------| | 31 to 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 4 to 2 | AREA0 | Undefined | d R/W | When the MMU is disabled, these bits generate physical address bits [28:26] for SQ0. | | 1, 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 8.2.3 Queue Address Control Register 1 (QACR1) QACR1 specifies the area onto which store queue 1 (SQ1) is mapped when the MMU is disabled. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-------|-----|----|----| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | - | _ | _ | _ | _ | _ | - | _ | _ | | AREA1 | | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-------|--------------------------------------------------------------------------------------| | 31 to 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 4 to 2 | AREA1 | Undefined | d R/W | When the MMU is disabled, these bits generate physical address bits [28:26] for SQ1. | | 1, 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | #### 8.2.4 On-Chip Memory Control Register (RAMCR) RAMCR controls the number of ways in the IC and OC. RAMCR modifications must only be made by a program in the non-cacheable P2 area. After RAMCR has been updated, execute one of the following three methods before an access (including an instruction fetch) to the cacheable area or the L memory area is performed. - 1. Execute a branch using the RTE instruction. In this case, the branch destination may be the non-cacheable area or the L memory area. - 2. Execute the ICBI instruction for any address (including non-cacheable area). - 3. If the R2 bit in IRMCR is 0 (initial value) before updating RAMCR, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after RAMCR has been updated. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|-----|-----|------|------|----|----|----|----|----|----| | | - | ١ | 1 | - | ı | - | _ | ı | _ | _ | _ | - | 1 | ı | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | RMD | RP | IC2W | OC2W | _ | _ | - | _ | _ | - | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------| | 31 to 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 | RMD | 0 | R/W | On-Chip Memory Access Mode Bit | | | | | | For details, see section 9.4, L Memory Protective Functions. | | 8 | RP | 0 | R/W | On-Chip Memory Protection Enable Bit | | | | | | For details, see section 9.4, L Memory Protective Functions. | | 7 | IC2W | 0 | R/W | IC Two-Way Mode bit | | | | | | 0: IC is a four-way operation | | | | | | 1: IC is a two-way operation | | | | | | For details, see section 8.4.3, IC Two-Way Mode. | | 6 | OC2W | 0 | R/W | OC Two-Way Mode bit | | | | | | 0: OC is a four-way operation | | | | | | 1: OC is a two-way operation | | | | | | For details, see section 8.3.6, OC Two-Way Mode. | | 5 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 8.3 Operand Cache Operation #### 8.3.1 Read Operation When the Operand Cache (OC) is enabled (OCE = 1 in CCR) and data is read from a cacheable area, the cache operates as follows: - 1. The tag, V bit, U bit, and LRU bits on each way are read from the cache line indexed by virtual address bits [12:5]. - 2. The tag read from the each way is compared with bits [28:10] of the physical address resulting from virtual address translation by the MMU: - If there is a way whose tag matches and its V bit is 1, see No. 3. - If there is no way whose tag matches and its V bit is 1 and the U bit of the way which is selected to replace using the LRU bits is 0, see No. 4. - If there is no way whose tag matches and its V bit is 1 and the U bit of the way which is selected to replace using the LRU bits is 1, see No. 5. #### 3. Cache hit The data indexed by virtual address bits [4:0] is read from the data field of the cache line on the hitted way in accordance with the access size. Then the LRU bits are updated to indicate the hitted way is the latest one. #### 4. Cache miss (no write-back) Data is read into the cache line on the way, which is selected to replace, from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data(8 bytes) including the cache-missed data. When the corresponding data arrives in the cache, the read data is returned to the CPU. While the remaining data on the cache line is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, 1 is written to the V bit and 0 is written to the U bit on the way. Then the LRU bit is updated to indicate the way is latest one. #### 5. Cache miss (with write-back) The tag and data field of the cache line on the way which is selected to replace are saved in the write-back buffer. Then data is read into the cache line on the way which is selected to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cache-missed data, and when the corresponding data arrives in the cache, the read data is returned to the CPU. While the remaining one cache line of data is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, 1 is written to the V bit, and 0 to the U bit. And the LRU bits are updated to indicate the way is latest one. The data in the write-back buffer is then written back to external memory. ### 8.3.2 Prefetch Operation When the Operand Cache (OC) is enabled (OCE = 1 in CCR) and data is prefetched from a cacheable area, the cache operates as follows: - 1. The tag, V bit, U bit, and LRU bits on each way are read from the cache line indexed by virtual address bits [12:5]. - 2. The tag, read from each way, is compared with bits [28:10] of the physical address resulting from virtual address translation by the MMU: - If there is a way whose tag matches and its V bit is 1, see No. 3. - If there is no way whose tag matches and the V bit is 1, and the U bit of the way which is selected to replace using the LRU bits is 0, see No. 4. - If there is no way whose tag matches and the V bit is 1, and the U bit of the way which is selected to replace using the LRU bits is 1, see No. 5. - 3. Cache hit (copy-back) Then the LRU bits are updated to indicate the hitted way is the latest one. 4. Cache miss (no write-back) Data is read into the cache line on the way, which is selected to replace, from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cache-missed data. In the prefetch operation the CPU doesn't wait the data arrives. While the one cache line of data is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, 1 is written to the V bit and 0 is written to the U bit on the way. And the LRU bit is updated to indicate the way is latest one. #### 5. Cache miss (with write-back) The tag and data field of the cache line on the way which is selected to replace are saved in the write-back buffer. Then data is read into the cache line on the way which is selected to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cache-missed data. In the prefetch operation the CPU doesn't wait the data arrives. While the one cache line of data is being read, the CPU can execute the next processing. And the LRU bits are updated to indicate the way is latest one. The data in the write-back buffer is then written back to external memory. #### 8.3.3 Write Operation When the Operand cache (OC) is enabled (OCE = 1 in CCR) and data is written to a cacheable area, the cache operates as follows: - 1. The tag, V bit, U bit, and LRU bits on each way are read from the cache line indexed by virtual address bits [12:5]. - 2. The tag, read from each way, is compared with bits [28:10] of the physical address resulting from virtual address translation by the MMU: - If there is a way whose tag matches and its V bit is 1, see No. 3 for copy-back and No. 4 for write-through. - I If there is no way whose tag matches and its V bit is 1 and the U bit of the way which is selected to replace using the LRU bits is 0, see No. 5 for copy-back and No. 7 for writethrough. - If there is no way whose tag matches and its V bit is 1 and the U bit of the way which is selected to replace using the LRU bits is 1, see No. 6 for copy-back and No. 7 for writethrough. ### 3. Cache hit (copy-back) A data write in accordance with the access size is performed for the data field on the hit way which is indexed by virtual address bits [4:0]. Then 1 is written to the U bit. The LRU bits are updated to indicate the way is the latest one. #### 4. Cache hit (write-through) A data write in accordance with the access size is performed for the data field on the hit way which is indexed by virtual address bits [4:0]. A write is also performed to external memory corresponding to the virtual address. Then the LRU bits are updated to indicate the way is the latest one. In this case, the U bit isn't updated. #### 5. Cache miss (copy-back, no write-back) A data write in accordance with the access size is performed for the data of the data field on the hit way which is indexed by virtual address bits [4:0]. Then, the data, excluding the cachemissed data which is written already, is read into the cache line on the way which is selected to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cache-missed data. While the remaining data on the cache line is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, 1 is written to the V bit and the U bit on the way. Then the LRU bit is updated to indicate the way is latest one. #### 6. Cache miss (copy-back, with write-back) The tag and data field of the cache line on the way which is selected to replace are saved in the write-back buffer. Then a data write in accordance with the access size is performed for the data field on the hit way which is indexed by virtual address bits [4:0]. Then, the data, excluding the cache-missed data which is written already, is read into the cache line on the way which is selected to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quadword data (8 bytes) including the cache-missed data. While the remaining data on the cache line is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, 1 is written to the V bit and the U bit on the way. Then the LRU bit is updated to indicate the way is latest one. Then the data in the write-back buffer is then written back to external memory. #### 7. Cache miss (write-through) A write of the specified access size is performed to the external memory corresponding to the virtual address. In this case, a write to cache is not performed. #### 8.3.4 Write-Back Buffer In order to give priority to data reads to the cache and improve performance, this LSI has a write-back buffer which holds the relevant cache entry when it becomes necessary to purge a dirty cache entry into external memory as the result of a cache miss. The write-back buffer contains one cache line of data and the physical address of the purge destination. Figure 8.3 Configuration of Write-Back Buffer #### 8.3.5 Write-Through Buffer This LSI has a 64-bit buffer for holding write data when writing data in write-through mode or writing to a non-cacheable area. This allows the CPU to proceed to the next operation as soon as the write to the write-through buffer is completed, without waiting for completion of the write to external memory. Figure 8.4 Configuration of Write-Through Buffer ## 8.3.6 OC Two-Way Mode When the OC2W bit in RAMCR is set to 1, OC two-way mode which only uses way 0 and way 1 in the OC is entered. Thus, power consumption can be reduced. In this mode, only way 0 and way 1 are used even if a memory-mapped OC access is made. The OC2W bit should be modified by a program in the P2 area. At that time, if the valid line has already been recorded in the OC, data should be written back by software, if necessary, 1 should be written to the OCI bit in CCR, and all entries in the OC should be invalid before modifying the OC2W bit. ## 8.4 Instruction Cache Operation #### 8.4.1 Read Operation When the IC is enabled (ICE = 1 in CCR) and instruction fetches are performed from a cacheable area, the instruction cache operates as follows: - 1. The tag, V bit, U bit and LRU bits on each way are read from the cache line indexed by virtual address bits [12:5]. - 2. The tag, read from each way, is compared with bits [28:10] of the physical address resulting from virtual address translation by the MMU: - If there is a way whose tag matches and the V bit is 1, see No. 3. - If there is no way whose tag matches and the V bit is 1, see No. 4. #### 3. Cache hit The data indexed by virtual address bits [4:2] is read as an instruction from the data field on the hit way. The LRU bits are updated to indicate the way is the latest one. #### 4. Cache miss Data is read into the cache line on the way which selected using LRU bits to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cachemissed data, and when the corresponding data arrives in the cache, the read data is returned to the CPU as an instruction. While the remaining one cache line of data is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, and 1 is written to the V bit, the LRU bits are updated to indicate the way is the latest one. ### 8.4.2 Prefetch Operation When the IC is enabled (ICE = 1 in CCR) and instruction prefetches are performed from a cacheable area, the instruction cache operates as follows: - 1. The tag, V bit, Ubit and LRU bits on each way are read from the cache line indexed by virtual address bits [12:5]. - 2. The tag, read from each way, is compared with bits [28:10] of the physical address resulting from virtual address translation by the MMU: - If there is a way whose tag matches and the V bit is 1, see No. 3. - If there is no way whose tag matches and the V bit is 1, see No. 4. - 3. Cache hit The LRU bits is updated to indicate the way is the latest one. #### 4. Cache miss Data is read into the cache line on a way which selected using the LRU bits to replace from the physical address space corresponding to the virtual address. Data reading is performed, using the wraparound method, in order from the quad-word data (8 bytes) including the cachemissed data. In the prefetch operation, the CPU doesn't wait the data arrived. While the one cache line of data is being read, the CPU can execute the next processing. When reading of one line of data is completed, the tag corresponding to the physical address is recorded in the cache, and 1 is written to the V bit, the LRU bits is updated to indicate the way is the latest one. ## 8.4.3 IC Two-Way Mode When the IC2W bit in RAMCR is set to 1, IC two-way mode which only uses way 0 and way 1 in the IC is entered. Thus, power consumption can be reduced. In this mode, only way 0 and way 1 are used even if a memory-mapped IC access is made. The IC2W bit should be modified by a program in the P2 area. At that time, if the valid line has already been recorded in the IC, 1 should be written to the ICI bit in CCR and all entries in the IC should be invalid before modifying the IC2W bit. ## 8.5 Cache Operation Instruction #### 8.5.1 Coherency between Cache and External Memory Coherency between cache and external memory should be assured by software. In this LSI, the following six instructions are supported for cache operations. Details of these instructions are given in the Software Manual. - Operand cache invalidate instruction: OCBI @Rn Operand cache invalidation (no write-back) - Operand cache purge instruction: OCBP @Rn Operand cache invalidation (with write-back) - Operand cache write-back instruction: OCBWB @Rn Operand cache write-back - Operand cache allocate instruction: MOVCA.L R0,@Rn Operand cache allocation - Instruction cache invalidate instruction: ICBI @Rn Instruction cache invalidation - Operand access synchronization instruction: SYNCO Wait for data transfer completion The operand cache can receive "PURGE" and "FLUSH" transaction from SuperHyway bus to control the cache coherency. Since the address used by the PURGE and FLUSH transaction is a physical address, the following restrictions occur to avoid cache synonym problem in MMU enable mode. • 1 Kbyte page size cannot be used. **PURGE transaction:** When the operand cache is enabled, the PURGE transaction checks the operand cache and invalidates the hit entry. If the invalidated entry is dirty, the data is written back to the external memory. If the transaction is not hit to the cache, it is no-operation. **FLUSH transaction:** When the operand cache is enabled, the FLUSH transaction checks the operand cache and if the hit line is dirty, then the data is written back to the external memory. If the transaction is not hit to the cache or the hit entry is not dirty, it is no-operation. #### 8.5.2 **Prefetch Operation** This LSI supports a prefetch instruction to reduce the cache fill penalty incurred as the result of a cache miss. If it is known that a cache miss will result from a read or write operation, it is possible to fill the cache with data beforehand by means of the prefetch instruction to prevent a cache miss due to the read or write operation, and so improve software performance. If a prefetch instruction is executed for data already held in the cache, or if the prefetch address results in a UTLB miss or a protection violation, the result is no operation, and an exception is not generated. Details of the prefetch instruction are given in the Software Manual. : PREF @Rn Prefetch instruction (OC) Prefetch instruction (IC) : PREFI @Rn ## 8.6 Memory-Mapped Cache Configuration To enable the IC and OC to be managed by software, the IC contents can be read from or written to by a program in the P2 area by means of a MOV instruction in privileged mode. Operation is not guaranteed if access is made from a program in another area. In this case, execute one of the following three methods for executing a branch to the P0, U0, P1, or P3 area. - 1. Execute a branch using the RTE instruction. - 2. Execute a branch to the P0, U0, P1, or P3 area after executing the ICBI instruction for any address (including non-cacheable area). - 3. If the MC bit in IRMCR is 0 (initial value) before making an access to the memory-mapped IC, the specific instruction does not need to be executed. However, note that the CPU processing performance will be lowered because the instruction fetch is performed again for the next instruction after making an access to the memory-mapped IC. Note that the method 3 may not be guaranteed in the future SuperH Series. Therefore, it is recommended that the method 1 or 2 should be used for being compatible with the future SuperH Series. In privileged mode, the OC contents can be read from or written to by a program in the P1 or P2 area by means of a MOV instruction. Operation is not guaranteed if access is made from a program in another area. The IC and OC are allocated to the P4 area in the virtual address space. Only data accesses can be used on both the IC address array and data array and the OC address array and data array, and accesses are always longword-size. Instruction fetches cannot be performed in these areas. For reserved bits, a write value of 0 should be specified and the read value is undefined. ### 8.6.1 IC Address Array The IC address array is allocated to addresses H'F000 0000 to H'F0FF FFFF in the P4 area. An address array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification. The way and entry to be accessed are specified in the address field, and the write tag and V bit are specified in the data field. In the address field, bits [31:24] have the value H'F0 indicating the IC address array, and the way is specified by bits [14:13] and the entry by bits [12:5]. The association bit (A bit) [3] in the address field specifies whether or not association is performed when writing to the IC address array. As only longword access is used, 0 should be specified for address field bits [1:0]. In the data field, the tag is indicated by bits [31:10], and the V bit by bit [0]. As the IC address array tag is 19 bits in length, data field bits [31:29] are not used in the case of a write in which association is not performed. Data field bits [31:29] are used for the virtual address specification only in the case of a write in which association is performed. The following three kinds of operation can be used on the IC address array: #### 1. IC address array read The tag and V bit are read into the data field from the IC entry corresponding to the way and entry set in the address field. In a read, associative operation is not performed regardless of whether the association bit specified in the address field is 1 or 0. - 2. IC address array write (non-associative) - The tag and V bit specified in the data field are written to the IC entry corresponding to the way and entry set in the address field. The A bit in the address field should be cleared to 0. - 3. IC address array write (associative) When a write is performed with the A bit in the address field set to 1, the tag in each way stored in the entry specified in the address field is compared with the tag specified in the data field. The way numbers of bits [14:13] in the address field are not used. If the MMU is enabled at this time, comparison is performed after the virtual address specified by data field bits [31:10] has been translated to a physical address using the ITLB. If the addresses match and the V bit in the way is 1, the V bit specified in the data field is written into the IC entry. In other cases, no operation is performed. This operation is used to invalidate a specific IC entry. If an ITLB miss occurs during address translation, or the comparison shows a mismatch, an exception is not generated, no operation is performed, and the write is not executed. Note: This function may not be supported in the future SuperH Series. Therefore, it is recommended that the ICBI instruction should be used to operate the IC definitely by handling ITLB miss and reporting ITLB miss exception. Figure 8.5 Memory-Mapped IC Address Array ### 8.6.2 IC Data Array The IC data array is allocated to addresses H'F100 0000 to H'F1FF FFFF in the P4 area. A data array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification. The way and entry to be accessed are specified in the address field, and the longword data to be written is specified in the data field. In the address field, bits [31:24] have the value H'F1 indicating the IC data array, and the way is specified by bits [14:13] and the entry by bits [12:5]. Address field bits [4:2] are used for the longword data specification in the entry. As only longword access is used, 0 should be specified for address field bits [1:0]. The data field is used for the longword data specification. The following two kinds of operation can be used on the IC data array: #### 1. IC data array read Longword data is read into the data field from the data specified by the longword specification bits in the address field in the IC entry corresponding to the way and entry set in the address field. #### 2. IC data array write The longword data specified in the data field is written for the data specified by the longword specification bits in the address field in the IC entry corresponding to the way and entry set in the address field. Figure 8.6 Memory-Mapped IC Data Array #### 8.6.3 OC Address Array The OC address array is allocated to addresses H'F400 0000 to H'F4FF FFFF in the P4 area. An address array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification. The way and entry to be accessed are specified in the address field, and the write tag, U bit, and V bit are specified in the data field. In the address field, bits [31:24] have the value HF4 indicating the OC address array, and the way is specified by bits [14:13] and the entry by bits [12:5]. The association bit (A bit) [3] in the address field specifies whether or not association is performed when writing to the OC address array. As only longword access is used, 0 should be specified for address field bits [1:0]. In the data field, the tag is indicated by bits [31:10], the U bit by bit [1], and the V bit by bit [0]. As the OC address array tag is 19 bits in length, data field bits [31:29] are not used in the case of a write in which association is not performed. Data field bits [31:29] are used for the virtual address specification only in the case of a write in which association is performed. The following three kinds of operation can be used on the OC address array: #### 1. OC address array read The tag, U bit, and V bit are read into the data field from the OC entry corresponding to the way and entry set in the address field. In a read, associative operation is not performed regardless of whether the association bit specified in the address field is 1 or 0. #### 2. OC address array write (non-associative) The tag, U bit, and V bit specified in the data field are written to the OC entry corresponding to the way and entry set in the address field. The A bit in the address field should be cleared to 0. When a write is performed to a cache line for which the U bit and V bit are both 1, after writeback of that cache line, the tag, U bit, and V bit specified in the data field are written. #### 3. OC address array write (associative) When a write is performed with the A bit in the address field set to 1, the tag in each way stored in the entry specified in the address field is compared with the tag specified in the data field. The way numbers of bits [14:13] in the address field are not used. If the MMU is enabled at this time, comparison is performed after the virtual address specified by data field bits [31:10] has been translated to a physical address using the UTLB. If the addresses match and the V bit in the way is 1, the U bit and V bit specified in the data field are written into the OC entry. In other cases, no operation is performed. This operation is used to invalidate a specific OC entry. If the OC entry U bit is 1, and 0 is written to the V bit or to the U bit, write-back is performed. If a UTLB miss occurs during address translation, or the comparison shows a mismatch, an exception is not generated, no operation is performed, and the write is not executed. Note: This function may not be supported in the future SuperH Series. Therefore, it is recommended that the OCBI, OCBP, or OCBWB instruction should be used to operate the OC definitely by reporting data TLB miss exception. Figure 8.7 Memory-Mapped OC Address Array #### 8.6.4 OC Data Array The OC data array is allocated to addresses H'F500 0000 to H'F5FF FFFF in the P4 area. A data array access requires a 32-bit address field specification (when reading or writing) and a 32-bit data field specification. The way and entry to be accessed are specified in the address field, and the longword data to be written is specified in the data field. In the address field, bits [31:24] have the value H'F5 indicating the OC data array, and the way is specified by bits [14:13] and the entry by bits [12:5]. Address field bits [4:2] are used for the longword data specification in the entry. As only longword access is used, 0 should be specified for address field bits [1:0]. The data field is used for the longword data specification. The following two kinds of operation can be used on the OC data array: #### 1. OC data array read Longword data is read into the data field from the data specified by the longword specification bits in the address field in the OC entry corresponding to the way and entry set in the address field. ### 2. OC data array write The longword data specified in the data field is written for the data specified by the longword specification bits in the address field in the OC entry corresponding to the way and entry set in the address field. This write does not set the U bit to 1 on the address array side. Figure 8.8 Memory-Mapped OC Data Array ## 8.7 Store Queues This LSI supports two 32-byte store queues (SQs) to perform high-speed writes to external memory. ## 8.7.1 SQ Configuration There are two 32-byte store queues, SQ0 and SQ1, as shown in figure 8.9. These two store queues can be set independently. Figure 8.9 Store Queue Configuration #### 8.7.2 Writing to SQ A write to the SQs can be performed using a store instruction for addresses H'E000 0000 to H'E3FF FFFC in the P4 area. A longword or quadword access size can be used. The meanings of the address bits are as follows: RENESAS | [31:26] | : 111000 | Store queue specification | |---------|--------------------|------------------------------------------------| | [25:6] | : Don't care | Used for external memory transfer/access right | | [5] | : 0/1 | 0: SQ0 specification | | | | 1: SQ1 specification | | [4:2] | : LW specification | Specifies longword position in SQ0/SQ1 | | [1:0] | : 00 | Fixed at 0 | #### 8.7.3 Transfer to External Memory Transfer from the SQs to external memory can be performed with a prefetch instruction (PREF). Issuing a PREF instruction for addresses H'E000 0000 to H'E3FF FFFC in the P4 area starts a transfer from the SQs to external memory. The transfer length is fixed at 32 bytes, and the start address is always at a 32-byte boundary. While the contents of one SQ are being transferred to external memory, the other SQ can be written to without a penalty cycle. However, writing to the SQ involved in the transfer to external memory is kept waiting until the transfer is completed. The physical address bits [28:0] of the SQ transfer destination are specified as shown below, according to whether the MMU is enabled or disabled. • When MMU is enabled (AT = 1 in MMUCR) The SQ area (H'E000 0000 to H'E3FF FFFF) is set in VPN of the UTLB, and the transfer destination physical address in PPN. The ASID, V, SZ, SH, PR, and D bits have the same meaning as for normal address translation, but the C and WT bits have no meaning with regard to this page. When a prefetch instruction is issued for the SQ area, address translation is performed and physical address bits [28:10] are generated in accordance with the SZ bit specification. For physical address bits [9:5], the address prior to address translation is generated in the same way as when the MMU is disabled. Physical address bits [4:0] are fixed at 0. Transfer from the SQs to external memory is performed to this address. • When MMU is disabled (AT = 0 in MMUCR) The SQ area (H'E000 0000 to H'E3FF FFFF) is specified as the address at which a PREF instruction is issued. The meanings of address bits [31:0] are as follows: [31:26] : 111000 Store queue specification [25:6] : Address Transfer destination physical address bits [25:6] [5] : 0/1 0: SQ0 specification 1: SQ1 specification and transfer destination physical address bit [5] [4:2] : Don't care No meaning in a prefetch [1:0] : 00 Fixed at 0 Physical address bits [28:26], which cannot be generated from the above address, are generated from QACR0 and QACR1. QACR0[4:2] : Physical address bits [28:26] corresponding to SQ0 QACR1[4:2] : Physical address bits [28:26] corresponding to SQ1 Physical address bits [4:0] are always fixed at 0 since burst transfer starts at a 32-byte boundary. ## 8.7.4 Determination of SQ Access Exception Determination of an exception in a write to an SQ or transfer to external memory (PREF instruction) is performed as follows according to whether the MMU is enabled or disabled. If an exception occurs during a write to an SQ, the SQ contents before the write are retained. If an exception occurs in a data transfer from an SQ to external memory, the transfer to external memory will be aborted. #### • When MMU is enabled (AT = 1 in MMUCR) Operation is in accordance with the address translation information recorded in the UTLB, and the SQMD bit in MMUCR. Write type exception judgment is performed for writes to the SQs, and read type exception judgment for transfer from the SQs to external memory (using a PREF instruction). As a result, a TLB miss exception or protection violation exception is generated as required. However, if SQ access is enabled in privileged mode only by the SQMD bit in MMUCR, an address error will occur even if address translation is successful in user mode. • When MMU is disabled (AT = 0 in MMUCR) Operation is in accordance with the SQMD bit in MMUCR. 0: Privileged/user mode access possible 1: Privileged mode access possible If the SQ area is accessed in user mode when the SQMD bit in MMUCR is set to 1, an address error will occur. ## 8.7.5 Reading from SQ In privileged mode in this LSI, reading the contents of the SQs may be performed by means of a load instruction for addresses H'FF00 1000 to H'FF00 103C in the P4 area. Only longword access is possible. | [31:6] | : H'FF00 1000 | Store queue specification | |--------|---------------|---------------------------| | [5] | : 0/1 | 0: SQ0 specification | | | | 1: SQ1 specification | [4:2] : LW specification Specifies longword position in SQ0/SQ1 [1:0] : 00 Fixed at 0 ## 8.8 Notes on Using 32-Bit Address Extended Mode In 32-bit address extended mode, the items described in this section are extended as follows. - 1. The tag bits [28:10] (19 bits) in the IC and OC are extended to bits [31:10] (22 bits). - 2. An instruction which operates the IC (a memory-mapped IC access and writing to the ICI bit in CCR) should be located in the P1 or P2 area. The cacheable bit (C bit) in the corresponding entry in the PMB should be 0. - 3. Bits [4:2] (3 bits) for the AREA0 bit in QACR0 and the AREA1 bit in QACR1 are extended to bits [7:2] (6 bits). # Section 9 L Memory This LSI includes on-chip L-memory which stores instructions or data. #### 9.1 **Features** - Capacity - Total L memory capacity is 16 Kbytes. The L memory is divided into two pages (pages 0 and 1). Memory map The L memory is allocated in the addresses shown in table 9.1 in both the virtual address space and the physical address space. #### Table 9.1 L Memory Addresses | | Memory Size (Two Pages Total) | |--------------------|-------------------------------| | Page | 16 Kbytes | | Page 0 of L memory | H'E500E000 to H'E500FFFF | Pa H'E5010000 to H'E5011FFF Page 1 of L memory #### Ports Each page has three independent read/write ports and is connected to each bus. The instruction bus is used when L memory is accessed through instruction fetch. The operand bus is used when L memory is accessed through operand access. The SuperHyway bus is used for L memory access from the SuperHyway bus master module. #### Priority In the event of simultaneous accesses to the same page from different buses, the access requests are processed according to priority. The priority order is: SuperHyway bus > operand bus > instruction bus. # 9.2 Register Descriptions The following registers are related to L memory. **Table 9.2** Register Configuration | Register Name | Abbreviation | R/W | P4 Address* | Area 7 Address* | Access<br>Size | |--------------------------------------------------|--------------|-----|-------------|-----------------|----------------| | On-chip memory control register | RAMCR | R/W | H'FF000074 | H'1F000074 | 32 | | L memory transfer source address register 0 | LSA0 | R/W | H'FF000050 | H'1F000050 | 32 | | L memory transfer source address register 1 | LSA1 | R/W | H'FF000054 | H'1F000054 | 32 | | L memory transfer destination address register 0 | LDA0 | R/W | H'FF000058 | H'1F000058 | 32 | | L memory transfer destination address register 1 | LDA1 | R/W | H'FF00005C | H'1F00005C | 32 | Note: \* The P4 address is the address used when using P4 area in the virtual address space. The area 7 address is the address used when accessing from area 7 in the physical address space using the TLB. **Table 9.3** Register Status in Each Processing State | Name | Abbreviation | Power-On Reset | Manual Reset | Sleep | |--------------------------------------------------|--------------|----------------|--------------|----------| | On-chip memory control register | RAMCR | H'00000000 | H'00000000 | Retained | | L memory transfer source address register 0 | LSA0 | Undefined | Undefined | Retained | | L memory transfer source address register 1 | LSA1 | Undefined | Undefined | Retained | | L memory transfer destination address register 0 | LDA0 | Undefined | Undefined | Retained | | L memory transfer destination address register 1 | LDA1 | Undefined | Undefined | Retained | # 9.2.1 On-Chip Memory Control Register (RAMCR) RAMCR controls the protective functions in the L memory. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|------|----|-----|-----|------|------|----|----|----------|----|----|----| | | _ | ı | | _ | _ | _ | _ | | _ | - | | _ | _ | _ | _ | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 4 | 0 | | DIL. | 15 | 14 | 13 | 12 | - 11 | 10 | 9 | 0 | | | 3 | 4 | <u> </u> | | | | | | _ | _ | - | _ | _ | _ | RMD | RP | IC2W | OC2W | _ | _ | _ | _ | _ | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | R | R | R | | | | Initial | | | |--------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31to10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 | RMD | 0 | R/W | On-Chip Memory Access Mode | | | | | | Specifies the right of access to the L memory from the virtual address space. | | | | | | O: An access in privileged mode is allowed. (An address error exception occurs in user mode.) | | | | | | 1: An access user/privileged mode is allowed. | | 8 | RP | 0 | R/W | On-Chip Memory Protection Enable | | | | | | Selects whether or not to use the protective functions using ITLB and UTLB for accessing the L memory from the virtual address space. | | | | | | 0: Protective functions are not used. | | | | | | 1: Protective functions are used. | | | | | | For further details, refer to section 9.4, L Memory Protective Functions. | | 7 | IC2W | 0 | R/W | IC Two-Way Mode | | | | | | For further details, refer to section 8.4.3, IC Two-Way Mode. | | 6 | OC2W | 0 | R/W | OC Two-Way Mode | | | | | | For further details, refer to section 8.3.6, OC Two-Way Mode. | | 5 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 9.2.2 L Memory Transfer Source Address Register 0 (LSA0) When MMUCR.AT = 0 or RAMCR.RP = 0, the LSA0 specifies the transfer source physical address for block transfer to page 0 of the L memory. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----| | | _ | | _ | | | | | | L | .0SADI | 7 | | | | | | | Initial value : | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R/W | | | | | | | | | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | LOS | ADR | | | _ | - | | - | | | LOS | SSZ | | | | Initial value : | _ | _ | _ | _ | _ | _ | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 28 to 10 | L0SADR | Undefined | R/W | L Memory Page 0 Block Transfer Source Address | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits specify the transfer source physical address for block transfer to page 0 in the L memory. | | 9 to 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 to 0 | L0SSZ | Undefined | R/W | L Memory Page 0 Block Transfer Source Address<br>Select | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits select whether the operand addresses or LOSADR values are used as bits 15 to 10 of the transfer source physical address for block transfer to the L memory. LOSSZ[5:0] correspond to the transfer source physical addresses[15:10]. | | | | | | 0: The operand address is used as the transfer source physical address. | | | | | | 1: The LOSADR value is used as the transfer source physical address. | | | | | | Settable values: | | | | | | 111111: Transfer source physical address is specified in 1-Kbyte units. | | | | | | 111110: Transfer source physical address is specified in 2-Kbyte units. | | | | | | 111100: Transfer source physical address is specified in 4-Kbyte units. | | | | | | 111000: Transfer source physical address is specified in 8-Kbyte units. | | | | | | 110000: Transfer source physical address is specified in 16-Kbyte units. | | | | | | 100000: Transfer source physical address is specified in 32-Kbyte units. | | | | | | 000000: Transfer source physical address is specified in 64-Kbyte units. | | | | | | Settings other than the ones given above are prohibited. | ## 9.2.3 L Memory Transfer Source Address Register 1 (LSA1) When MMUCR.AT = 0 or RAMCR.RP = 0, the LSA1 specifies the transfer source physical address for block transfer to page 1 in the L memory. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----| | [ | | | | | | | | | L | .1DADI | R | | | | | | | Initial value : | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | | R/W: | R | R | R | R/W | | | | | | | | _ | _ | _ | | _ | | _ | _ | | _ | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | L1D | ADR | | | 1 | _ | _ | - | | | L10 | OSZ | | | | Initial value : | _ | _ | _ | _ | _ | _ | 0 | 0 | 0 | 0 | _ | _ | _ | _ | | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------| | 31 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 28 to 10 | L1SADR | Undefined | R/W | L Memory Page 1 Block Transfer Source Address | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits specify transfer source physical address for block transfer to page 1 in the L memory. | | 9 to 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 to 0 | L1SSZ | Undefined | R/W | L Memory Page 1 Block Transfer Source Address<br>Select | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits select whether the operand addresses or L1SADR values are used as bits 15 to 10 of the transfer source physical address for block transfer to page 1 in the L memory. L1SSZ bits [5:0] correspond to the transfer source physical addresses [15:10]. | | | | | | 0: The operand address is used as the transfer source physical address. | | | | | | 1: The L1SADR value is used as the transfer source physical address. | | | | | | Settable values: | | | | | | 111111: Transfer source physical address is specified in 1-Kbyte units. | | | | | | 111110: Transfer source physical address is specified in 2-Kbyte units. | | | | | | 111100: Transfer source physical address is specified in 4-Kbyte units. | | | | | | 111000: Transfer source physical address is specified in 8-Kbyte units. | | | | | | 110000: Transfer source physical address is specified in 16-Kbyte units. | | | | | | 100000: Transfer source physical address is specified in 32-Kbyte units. | | | | | | 000000: Transfer source physical address is specified in 64-Kbyte units. | | | | | | Settings other than the ones given above are prohibited. | ## 9.2.4 L Memory Transfer Destination Address Register 0 (LDA0) When MMUCR.AT = 0 or RAMCR.RP = 0, LDA0 specifies the transfer destination physical address for block transfer to page 0 of the L memory. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----| | | _ | | _ | | | | | | L | .0SADI | 3 | | | | | | | Initial value : | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | LOS | ADR | | | _ | _ | _ | _ | | | LOS | SSZ | | | | Initial value : | _ | _ | _ | _ | _ | _ | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 28 to 10 | L0DADR | Undefined | R/W | L Memory Page 0 Block Transfer Destination Address | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits specify transfer destination physical address for block transfer to page 0 in the L memory. | | 9 to 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 5 to 0 | L0DSZ | Undefined | R/W | L Memory Page 0 Block Transfer Destination Addresselect | | | | | | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits select whether the operand addresses or L0DADR values are used as bits 15 to 10 of the transfer destination physical address for block transfer to page 0 in the L memory. L0DSZ bits [5:0] correspond to the transfer destination physical address bits [15:10]. | | | | | | | | | | | <ol> <li>The operand address is used as the transfer<br/>destination physical address.</li> </ol> | | | | | | | | | | | <ol> <li>The L0DADR value is used as the transfer<br/>destination physical address.</li> </ol> | | | | | | | | | | | Settable values: | | | | | | | | | | | 111111: Transfer destination physical address is specified in 1-Kbyte units. | | | | | | | | | | | 111110: Transfer destination physical address is specified in 2-Kbyte units. | | | | | | | | | | | 111100: Transfer destination physical address is specified in 4-Kbyte units. | | | | | | | | | | | 111000: Transfer destination physical address is specified in 8-Kbyte units. | | | | | | | | | | | 110000: Transfer destination physical address is specified in 16-Kbyte units. | | | | | | | | | | | 100000: Transfer destination physical address is specified in 32-Kbyte units. | | | | | | | | | | | 000000: Transfer destination physical address is specified in 64-Kbyte units. | | | | | | | | | | | Settings other than the ones given above are prohibited. | | | | | | ## 9.2.5 L Memory Transfer Destination Address Register 1 (LDA1) When MMUCR.AT = 0 or RAMCR.RP = 0, LDA1 specifies the transfer destination physical address for block transfer to page 1 in the L memory. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|--------|-----|-----|-----|-----|-----|-----|-------|-------|-----|-----|-----|-----|-----| | | _ | | _ | | | | | | L | 1SADI | 7 | | | | | | | Initial value : | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R/W | | | | | | | | | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | L1SADR | | | | _ | _ | | - | L1SSZ | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | | | R/W: | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 28 to 10 | L1DADR | Undefined | R/W | L Memory Page 1 Block Transfer Destination Address | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits specify transfer destination physical address for block transfer to page 1 in the L memory. | | 9 to 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 to 0 | L1DSZ | Undefined | R/W | L Memory Page 1 Block Transfer Destination Address<br>Select | | | | | | When MMUCR.AT = 0 or RAMCR.RP = 0, these bits select whether the operand addresses or L1DADR values are used as bits 15 to 10 of the transfer destination physical address for block transfer to page 1 in the L memory. L1DSZ bits [5:0] correspond to the transfer destination physical addresses [15:10]. | | | | | | <ol> <li>The operand address is used as the transfer<br/>destination physical address.</li> </ol> | | | | | | <ol> <li>The L1DADR value is used as the transfer<br/>destination physical address.</li> </ol> | | | | | | Settable values: | | | | | | 111111: Transfer destination physical address is specified in 1-Kbyte units. | | | | | | 111110: Transfer destination physical address is specified in 2-Kbyte units. | | | | | | 111100: Transfer destination physical address is specified in 4-Kbyte units. | | | | | | 111000: Transfer destination physical address is specified in 8-Kbyte units. | | | | | | 110000: Transfer destination physical address is specified in 16-Kbyte units. | | | | | | 100000: Transfer destination physical address is specified in 32-Kbyte units. | | | | | | 000000: Transfer destination physical address is specified in 64-Kbyte units. | | | | | | Settings other than the ones given above are prohibited. | ## 9.3 Operation #### 9.3.1 Access from the CPU and FPU L memory access from the CPU and FPU is direct via the instruction bus and operand bus by means of the virtual address. As long as there is no conflict on the page, the L memory is accessed in one cycle. ### 9.3.2 Access from the SuperHyway Bus Master Module L memory is always accessed by the SuperHyway bus master module, such as DMAC, via the SuperHyway bus which is a physical address bus. The same addresses as for the virtual addresses must be used. #### 9.3.3 Block Transfer High-speed data transfer can be performed through block transfer between the L memory and external memory without cache utilization. Data can be transferred from the external memory to the L memory through a prefetch instruction (PREF). Block transfer from the external memory to the L memory begins when the PREF instruction is issued to the address in the L memory area in the virtual address space. Data can be transferred from the L memory to the external memory through a write-back instruction (OCBWB). Block transfer from the L memory to the external memory begins when the OCBWB instruction is issued to the address in the L memory area in the virtual address space. In either case, transfer rate is fixed to 32 bytes. Since the start address is always limited to a 32-byte boundary, the lower five bits of the address indicated by Rn are ignored, and are always dealt with as all 0s. In either case, other pages and cache can be accessed during block transfer, but the CPU will stall if the page which is being transferred is accessed before data transfer ends. The physical addresses [28:0] of the external memory performing data transfers with the L memory are specified as follows according to whether the MMU is enabled or disabled. When MMU is Enabled (MMUCR.AT = 1) and RAMCR.RP = 1: An address of the L memory area is specified to the UTLB VPN field, and to the physical address of the transfer source (in the case of the PREF instruction) or the transfer destination (in the case of the OCBWB instruction) to the PPN field. The ASID, V, SZ, SH, PR, and D bits have the same meaning as normal address conversion; however, the C and WT bits have no meaning in this page. When the PREF instruction is issued to the L memory area, address conversion is performed in order to generate the physical address bits [28:10] in accordance with the SZ bit specification. The physical address bits [9:5] are generated from the virtual address prior to address conversion. The physical address bits [4:0] are fixed to 0. Block transfer is performed to the L memory from the external memory which is specified by these physical addresses. When the OCBWB instruction is issued to the L memory area, address conversion is performed in order to generate the physical address bits [28:10] in accordance with the SZ bit specification. The physical address bits [9:5] are generated from the virtual address prior to address conversion. The physical address bits [4:0] are fixed to 0. Block transfer is performed from the L memory to the external memory specified by these physical addresses. In PREF or OCBWB instruction execution, an MMU exception is checked as read type. After the MMU execution check, a TLB miss exception or protection error exception occurs if necessary. If an exception occurs, the block transfer is inhibited. When MMU is Disabled (MMUCR.AT = 0) or RAMCR.RP = 0: The transfer source physical address in block transfer to page 0 in the L memory is set in the L0SADR bits of the LSA0 register. And the L0SSZ bits in the LSA0 register choose either the virtual addresses specified through the PRFF instruction or the L0SADR values as bits 15 to 10 of the transfer source physical address. In other words, the transfer source area can be specified in units of 1 Kbyte to 64 Kbytes. The transfer destination physical address in block transfer from page 0 in the L memory is set in the L0DADR bits of the LDA0 register. And the L0DSZ bits in the LDA0 register choose either the virtual addresses specified through the OCBWB instruction or the L0DADR values as bits 15 to 10 of the transfer destination physical address. In other words, the transfer source area can be specified in units of 1 Kbyte to 64 Kbytes. Block transfer to page 1 in the L memory is set to LSA1 and LDA1 as with page 0 in the L memory. When the PREF instruction is issued to the L memory area, the physical address bits [28:10] are generated in accordance with the LSA0 or LSA1 specification. The physical address bits [9:5] are generated from the virtual address. The physical address bits [4:0] are fixed to 0. Block transfer is performed from the external memory specified by these physical addresses to the L memory. When the OCBWB instruction is issued to the L memory area, the physical address bits [28:10] are generated in accordance with the LDA0 or LDA1 specification. The physical address bits [9:5] are generated from the virtual address. The physical address bits [4:0] are fixed to 0. Block transfer is performed from the L memory to the external memory specified by these physical addresses. ## 9.4 L Memory Protective Functions This LSI implements the following protective functions to the L memory by using the on-chip memory access mode bit (RMD) and the on-chip memory protection enable bit (RP) in the on-chip memory control register (RAMCR). • Protective functions for access from the CPU and FPU When RAMCR.RMD = 0, and the L memory is accessed in user mode, it is determined to be an address error exception. When MMUCR.AT = 1 and RAMCR.RP = 1, MMU exception and address error exception are checked in the L memory area which is a part of P4 area as with the area P0/P3/U0. The above descriptions are summarized in table 9.4. **Table 9.4** Protective Function Exceptions to Access L Memory | MMUCR.AT | RAMCR.RP | SR.MD | RAMCR. RMD | Always Occurring<br>Exceptions | Possibly Occurring Exceptions | |----------|----------|-------|------------|--------------------------------|-------------------------------| | 0 | * | 0 | 0 | Address error exception | _ | | | | | 1 | _ | _ | | | | 1 | * | _ | _ | | 1 | 0 | 0 | 0 | Address error exception | _ | | | | | 1 | _ | _ | | | | 1 | * | _ | _ | | | 1 | 0 | 0 | Address error exception | _ | | | | | 1 | _ | MMU exception | | | | 1 | * | _ | MMU exception | Note: \* : Don't care ## 9.5 Usage Notes ### 9.5.1 Page Conflict In the event of simultaneous access to the same page from different buses, page conflict occurs. Although each access is completed correctly, this kind of conflict tends to lower L memory accessibility. Therefore it is advisable to provide all possible preventative software measures. For example, conflicts will not occur if each bus accesses different pages. ### 9.5.2 L Memory Coherency In order to allocate instructions in the L memory, write an instruction to the L memory, execute the following sequence, then branch to the rewritten instruction. - SYNCO - ICBI @Rn In this case, the target for the ICBI instruction can be any address (L memory address may be possible) within the range where no address error exception occurs, and cache hit/miss is possible. ### 9.5.3 Sleep Mode The SuperHyway bus master module, such as DMAC, cannot access L memory in sleep mode. ## 9.6 Note on Using 32-Bit Address Extended Mode In 32-bit address extended mode, LOSADR fields in LSA0, L1SADR fields in LSA1, L0DADR fields in LDA0, and L1DADR fields in LDA1 are extended from 19-bit [28:10] to 22-bit [31:10]. # Section 10 Interrupt Controller (INTC) The interrupt controller (INTC) determines the priority of interrupt sources and controls the flow of interrupt requests to the CPU (SH-4A). The INTC has registers for setting the priority of each of the interrupts and processing of interrupt requests follows the priority order set in these registers by the user. ### 10.1 Features SH-4 compatible specifications - Fifteen levels of external interrupt priority can be set By setting the interrupt priority registers, the priorities of external interrupts can be selected from 15 levels for individual request sources. - NMI noise canceler function - An NMI input-level bit indicates the NMI pin state. The bit can be read within the interrupt exception handling routine to confirm the pin state and thus achieve a form of noise cancellation. - NMI request masking when the block bit (BL) in the status register (SR) is set to 1 Masking or non-masking of NMI requests when the BL bit in SR is set to 1 can be selected. Extended functions for the SH-4A - Automatically updates the IMASK bit in SR according to the accepted interrupt level - Thirty priority levels for interrupts from on-chip modules By setting the interrupt priority registers (INT2PRI0 to INT2PRI7) for the on-chip module interrupts, any of 30 priority levels can be assigned to the individual requesting sources. - User-mode interrupt disabling function An interrupt mask level in the user interrupt mask level register (USERIMASK) can be specified to disable interrupts which do not have higher priority than the specified mask level. RENESAS Figure 10.1 shows a block diagram of the INTC. This setting can be made in user mode. Figure 10.1 Block Diagram of INTC ### 10.1.1 Interrupt Method The basic flow of exception handling for interrupts is as follows. In interrupt exception handling, the contents of the program counter (PC), status register (SR), and R15 are saved in the saved program counter (SPC), saved status register (SSR), and saved general register15 (SGR), and the CPU starts execution of the interrupt exception handling routine at the corresponding vector address. An interrupt exception handling routine is a program written by the user to handle a specific exception. The interrupt exception handling routine is terminated and control returned to the original program by executing a return-from-exception instruction (RTE). This instruction restores the contents of PC and SR and returns control to the normal processing routine at the point at which the exception occurred. The contents of SGR are not written back to R15 by the RTE instruction. - 1. The contents of the PC, SR and R15 are saved in SPC, SSR and SGR, respectively. - 2. The block (BL) bit in SR is set to 1. - 3. The mode (MD) bit in SR is set to 1. - 4. The register bank (RB) bit in SR is set to 1. - 5. In a reset, the FPU disable (FD) bit in SR is cleared to 0. - 6. The exception code is written to bits 13 to 0 of the interrupt event register (INTEVT). - 7. Processing is made to jump to the start address of the interrupt exception handling routine, vector base register (VBR) + H'600. - 8. The flow of processing branches to the address corresponding to the interrupt within the exception handler and processing to handle the interrupt starts up. ### 10.1.2 Interrupt Types in INTC Table 10.1 shows an example of the interrupt types. The INTC supports both external interrupts and on-chip module interrupts. External interrupts refer to the interrupts input through the external NMI, IRL, and IRQ pins. The IRQ and IRL interrupts are assigned to the same pins in the SH7780. The pin functions are selected to suit the system configuration. Ether level-sense, or the rising or falling edge, can be selected for the detection of IRQ input. **Table 10.1 Interrupt Types** | Sou | ırce | Number of<br>Sources<br>(Max.) | Priority | INTEVT | Remarks | | |------------|-------------|--------------------------------|-------------------------------------------------------------------------------|--------|---------------------------------|------| | External | NMI | 1 | _ | H'1C0 | | | | interrupts | IRL | 2 | Inverse of values on the input | H'200 | $\overline{IRL[7:4]}$ pin = H'0 | High | | | interrupt*1 | | pins (because the signals are active low) | | IRL[3:0] pin = H'0 | _ ▶ | | | | | For example RL[7:4] pin = H'0 means the external pin input levels are: H | H'220 | IRL[7:4] pin = H'1 | _ | | | | | | | IRL[3:0] pin = H'1 | _ | | | | | | H'240 | IRL[7:4] pin = H'2 | _ | | | | | $\overline{IRL[7]}$ pin = Low<br>$\overline{IRL[6]}$ pin = Low | | IRL[3:0] pin = H'2 | _ | | | | | IRL[5] pin = Low IRL[4] pin = Low so the priority level is 15 (H'F) - | H'260 | IRL[7:4] pin = H'3 | _ | | | | | | | IRL[3:0] pin = H'3 | _ | | | | | | H'280 | IRL[7:4] pin = H'4 | _ | | | | | | | IRL[3:0] pin = H'4 | _ | | | | | | H'2A0 | IRL[7:4] pin = H'5 | _ | | | | | | | IRL[3:0] pin = H'5 | - | | | | | | H'2C0 | IRL[7:4] pin = H'6 | _ | | | | | | | IRL[3:0] pin = H'6 | _ | | | | | | H'2E0 | IRL[7:4] pin = H'7 | _ | | | | | | H'300 | IRL[3:0] pin = H'7 | _ | | | | | | | IRL[7:4] pin = H'8 | _ | | | | | | | IRL[3:0] pin = H'8 | Low | | Soc | urce | Number of<br>Sources<br>(Max.) | Priority | INTEVT | Remarks | | | |----------------------|------------------|--------------------------------|----------------------------------------------------------------|--------|---------------------------------|-------------|--| | External | IRL | 2 | | | IRL[7:4] pin = H'9 | Liah | | | interrupts | interrupt*1 | 2 | Inverse of values on the input pins (because the signals are | П 320 | | High<br>- 🛦 | | | | • | | active low) | | IRL[3:0] pin = H'9 | - <b>T</b> | | | | | | For example | H'340 | IRL[7:4] pin = H'A | _ | | | | | | IRL[7:4] pin = H'0 means the | | IRL[3:0] pin = H'A | _ | | | | | | | H'360 | $\overline{IRL[7:4]}$ pin = H'B | _ | | | | | | $\overline{IRL[7]}$ pin = Low<br>$\overline{IRL[6]}$ pin = Low | | $\overline{IRL[3:0]}$ pin = H'B | _ | | | | | | IRL[5] pin = Low | H'380 | $\overline{IRL[7:4]}$ pin = H'C | | | | | | | IRL[4] pin = Low | | IRL[3:0] pin = H'C | _ | | | | | | so the priority level is 15 (H'F) — (see table 10.11) | H'3A0 | IRL[7:4] pin = H'D | _ | | | | | | | | IRL[3:0] pin = H'D | - | | | | | | | H'3C0 | IRL[7:4] pin = H'E | - | | | | | | | | IRL[3:0] pin = H'E | - <br>Low | | | | IRQ<br>interrupt | 8 | Values set in INTPRI | H'240 | IRQ[0] | High | | | | | | | H'280 | IRQ[1] | <b></b> | | | | | | | H'2C0 | IRQ[2] | - | | | | | | | H'300 | IRQ[3] | _ | | | | | | | H'340 | IRQ[4] | _ | | | | | | | H'380 | IRQ[5] | | | | | | | | H'3C0 | IRQ[6] | _ | | | | | | | H'200 | IRQ[7] | Low | | | On-chip | RTC | 3 | Values set in INT2PRI0 to | H'480 | ATI | | | | module<br>interrupts | | | INT2PRI7 | H'4A0 | PRI | | | | intorrupto | | | | H'4C0 | CUI | | | | | WDT | 1 | - | H'560 | ITI*2 | | | | | TMU-ch0 | 1 | - | H'580 | TUNI0*2 | | | | | TMU-ch1 | 1 | _ | H'5A0 | TUNI1*2 | | | | | TMU-ch2 | 2 | | H'5C0 | TUNI2*2 | | | | | | | _ | H'5E0 | TICPI2*2 | | | | | H-UDI | 1 | | H'600 | H-UDII | | | | | | Number of Sources | | | | |----------------------|----------|-------------------|------------------------------------|--------|----------------------| | Sou | urce | (Max.) | Priority | INTEVT | Remarks | | On-chip | DMAC(0) | 7(5/7) | Values set in INT2PRI0 to INT2PRI7 | H'640 | DMINT0*2 | | module<br>interrupts | | | IIVIZENI/ | H'660 | DMINT1* <sup>2</sup> | | · | | | | H'680 | DMINT2*2 | | | | | | H'6A0 | DMINT3* <sup>2</sup> | | | | | | H'6C0 | DMAE*2 | | | SCIF-ch0 | 4 | | H'700 | ERI0*2 | | | | | | H'720 | RXI0*2 | | | | | | H'740 | BRI0*2 | | | | | | H'760 | TXI0*2 | | | DMAC(0) | 7(2/7) | • | H'780 | DMINT4*2 | | | | | | H'7A0 | DMINT5*2 | | | DMAC(1) | 6(2/6) | • | H'7C0 | DMINT6*2 | | | | | | H'7E0 | DMINT7* <sup>2</sup> | | | CMT | 1 | • | H'900 | CMTI | | | HAC | 1 | • | H'980 | HACI | | | PCIC(0) | 1 | • | H'A00 | PCISERR | | | PCIC(1) | 1 | • | H'A20 | PCIINTA | | | PCIC(2) | 1 | • | H'A40 | PCIINTB | | | PCIC(3) | 1 | • | H'A60 | PCIINTC | | | PCIC(4) | 1 | • | H'A80 | PCIINTD | | | PCIC(5) | 5 | • | H'AA0 | PCIERR | | | | | | H'AC0 | PCIPWD3 | | | | | | H'AE0 | PCIPWD2 | | | | | | H'B00 | PCIPWD1 | | | | | | H'B20 | PCIPWD0 | | | SCIF-ch1 | 4 | • | H'B80 | ERI1*2 | | | | | | H'BA0 | RXI1*2 | | | | | | H'BC0 | BRI1*2 | | | | | | H'BE0 | TXI1*2 | | | SIOF | 1 | • | H'C00 | SIOFI | | | HSPI | 1 | • | H'C80 | SPII | REJ09B0158-0100 | Sou | ırce | Number of<br>Sources<br>(Max.) | Priority | INTEVT | Remarks | |----------------------|---------|--------------------------------|---------------------------|--------|------------------------------------------| | On-chip | MMCIF | 4 | Values set in INT2PRI0 to | H'D00 | FSTAT | | module<br>interrupts | | | INT2PRI7 | H'D20 | TRAN | | interrupte | | | | H'D40 | ERR | | | | | | H'D60 | FRDY | | | DMAC(1) | 6 (4/6) | - | H'D80 | DMINT8*2 | | | | | | H'DA0 | DMINT9*2 | | | | | | H'DC0 | DMINT10* <sup>2</sup> | | | | | | H'DE0 | DMINT11* <sup>2</sup> | | _ | TMU-ch3 | 1 | | H'E00 | TUNI3*2 | | | TMU-ch4 | 1 | <del>.</del> | H'E20 | TUNI4*2 | | | TMU-ch5 | 1 | - | H'E40 | TUNI5*2 | | | SSI | 1 | - | H'E80 | SSII | | | FLCTL | 4 | <del>.</del> | H'F00 | FLSTE*2 | | | | | | H'F20 | FLTEND* <sup>2</sup> | | | | | | H'F40 | FLTRQ0*2 | | | | | | H'F60 | FLTRQ1*2 | | | GPIO | 4 | - | H'F80 | GPIOI0 (Port E0 to E2) | | | | | | H'FA0 | GPIOI1 (Port E3 to E5) | | | | | | H'FC0 | GPIOI2<br>(Port H0, 1, Port J0, Port K4) | | | | | | H'FE0 | GPIOI3 (Port E6, Port K5) | Notes: 1. IRL[7:4] and IRL[3:0] interrupts produce the same INTEVT codes. When using level-encoded interrupt requests, note that there is no flag to distinguish between interrupt requests on the IRL[7:4] and IRL[3:0] pins. 2. ITI: Interval timer interrupt TUNI0 to TUNI5: TMU channel 0 to 5 under flow interrupt TICPI2: TMU channel 2 input capture interrupt DMINT0 to DMINT11: DMAC channel 0 to 11 transfer end or half-end interrupt DMAE: DMAC address error interrupt (channel 0 to 11) ERI0, ERI1: SCIF channel 0, 1 receive error interrupt RXI0, RXI1: SCIF channel 0, 1 receive data full interrupt BRI0, BRI1: SCIF channel 0, 1 break interrupt TXI0, TXI1: SCIF channel 0, 1 transmission data empty interrupt FLSTE: FLCTL error interrupt FLTEND: FLCTL error interrupt FLTRQ0: FLCTL data FIFO transfer request interrupt FLTRQ1: FLCTL control code FIFO transfer request interrupt ## 10.2 Input/Output Pins Table 10.2 shows the pin configuration. **Table 10.2 INTC Pin Configuration** | Pin Name | Function | I/O | Description | |---------------------------------------|---------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NMI | Nonmaskable interrupt input pin | Input | Nonmaskable interrupt request signal input | | IRQ/IRL3 to<br>IRQ/IRL0 | External interrupt input pin | Input | Interrupt request signal input IRL [3:0] 4-bit level-encoded interrupt input when ICR0.IRLM0 = 0; IRQ3 to IRQ0 individual pin interrupt input when ICR0.IRLM0 = 1 | | IRQ/IRL7 to<br>IRQ/IRL4* <sup>1</sup> | - | Input | Interrupt request signal input IRL [7:4] 4-bit level-encoded interrupt input when ICR0.IRLM1 = 0; IRQ7 to IRQ4 individual pin interrupt input when ICR0.IRLM1 = 1 | | ĪRQOUT*2 | Interrupt request output | Output | Indicates that an interrupt request has been generated | | | | | This pin is asserted even if the CPU does not accept the interrupt request, except if the interrupt is masked, when it is not asserted at all. | Notes: 1. These pins are multiplexed with the FLCTL, MODE control, and GPIO pins. 2. This pin is multiplexed with the DMAC, H-UDI and GPIO pin. ## 10.3 Register Descriptions Table 10.3 shows the INTC register configuration. Table 10.4 shows the register states in each operating mode. **Table 10.3 INTC Register Configuration** | Name | Abbreviation | R/W | P4 Address | Area 7 Address | Access<br>Size | Sync.<br>Clock | |------------------------------------------------------------|--------------|-------|-------------|----------------|----------------|----------------| | Interrupt control register 0 | ICR0 | R/W | H'FFD0 0000 | H'1FD0 0000 | 32 | Pck | | Interrupt control register 1 | ICR1 | R/W | H'FFD0 001C | H'1FD0 001C | 32 | Pck | | Interrupt priority register | INTPRI | R/W | H'FFD0 0010 | H'1FD0 0010 | 32 | Pck | | Interrupt source register | INTREQ | R/(W) | H'FFD0 0024 | H'1FD0 0024 | 32 | Pck | | Interrupt mask register 0 | INTMSK0 | R/W | H'FFD0 0044 | H'1FD0 0044 | 32 | Pck | | Interrupt mask register 1 | INTMSK1 | R/W | H'FFD0 0048 | H'1FD0 0048 | 32 | Pck | | Interrupt mask register 2 | INTMSK2 | R/W | H'FFD4 0080 | H'1FD4 0080 | 32 | Pck | | Interrupt mask clear register 0 | INTMSKCLR0 | R/W | H'FFD0 0064 | H'1FD0 0064 | 32 | Pck | | Interrupt mask clear register 1 | INTMSKCLR1 | R/W | H'FFD0 0068 | H'1FD0 0068 | 32 | Pck | | Interrupt mask clear register 2 | INTMSKCLR2 | R/W | H'FFD4 0084 | H'1FD4 0084 | 32 | Pck | | NMI flag control register | NMIFCR | R/(W) | H'FFD0 00C0 | H'1FD0 00C0 | 32 | Pck | | User interrupt mask level register | USERIMASK | R/W | H'FFD3 0000 | H'1FD3 0000 | 32 | Pck | | On-chip module interrupt | INT2PRI0 | R/W | H'FFD4 0000 | H'1FD4 0000 | 32 | Pck | | priority registers | INT2PRI1 | R/W | H'FFD4 0004 | H'1FD4 0004 | 32 | Pck | | | INT2PRI2 | R/W | H'FFD4 0008 | H'1FD4 0008 | 32 | Pck | | | INT2PRI3 | R/W | H'FFD4 000C | H'1FD4 000C | 32 | Pck | | | INT2PRI4 | R/W | H'FFD4 0010 | H'1FD4 0010 | 32 | Pck | | | INT2PRI5 | R/W | H'FFD4 0014 | H'1FD4 0014 | 32 | Pck | | | INT2PRI6 | R/W | H'FFD4 0018 | H'1FD4 0018 | 32 | Pck | | | INT2PRI7 | R/W | H'FFD4 001C | H'1FD4 001C | 32 | Pck | | Interrupt source register (not affected by the mask state) | INT2A0 | R | H'FFD4 0030 | H'1FD4 0030 | 32 | Pck | | Name | Abbreviation | R/W | P4 Address | Area 7 Address | Access<br>Size | Sync.<br>Clock | |--------------------------------------------------------|--------------|-----|-------------|----------------|----------------|----------------| | Interrupt source register (affected by the mask state) | INT2A1 | R | H'FFD4 0034 | H'1FD4 0034 | 32 | Pck | | Interrupt mask register | INT2MSKR | R/W | H'FFD4 0038 | H'1FD4 0038 | 32 | Pck | | Interrupt mask clear register | INT2MSKCR | R/W | H'FFD4 003C | H'1FD4 003C | 32 | Pck | | On-chip module interrupt | INT2B0 | R | H'FFD4 0040 | H'1FD4 0040 | 32 | Pck | | source registers | INT2B1 | R | H'FFD4 0044 | H'1FD4 0044 | 32 | Pck | | | INT2B2 | R | H'FFD4 0048 | H'1FD4 0048 | 32 | Pck | | | INT2B3 | R | H'FFD4 004C | H'1FD4 004C | 32 | Pck | | | INT2B4 | R | H'FFD4 0050 | H'1FD4 0050 | 32 | Pck | | | INT2B5 | R | H'FFD4 0054 | H'1FD4 0054 | 32 | Pck | | | INT2B6 | R | H'FFD4 0058 | H'1FD4 0058 | 32 | Pck | | | INT2B7 | R | H'FFD4 005C | H'1FD4 005C | 32 | Pck | | GPIO interrupt set register | INT2GPIC | R/W | H'FFD4 0090 | H'1FD4 0090 | 32 | Pck | Notes: Pck is the peripheral clock. (W): To clear the flag, 0 can only be written to the corresponding bit. Table 10.4 Register States in Each Operating Mode | Name | Abbreviation | Power-on Reset<br>by PRESET<br>Pin/WDT/H-UDI | Manual Reset by<br>WDT/Multiple<br>Exception | Sleep by SLEEP<br>Instruction | |------------------------------------------------------------|--------------|----------------------------------------------|----------------------------------------------|-------------------------------| | Interrupt control register 0 | ICR0 | H'x000 0000* | H'x000 0000* | Retained | | Interrupt control register 1 | ICR1 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt priority register | INTPRI | H'0000 0000 | H'0000 0000 | Retained | | Interrupt source register | INTREQ | H'0000 0000 | H'0000 0000 | Retained | | Interrupt mask register 0 | INTMSK0 | H'FF00 0000 | H'FF00 0000 | Retained | | Interrupt mask register 1 | INTMSK1 | H'FF00 0000 | H'FF00 0000 | Retained | | Interrupt mask register 2 | INTMSK2 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt mask clear register 0 | INTMSKCLR0 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt mask clear register 1 | INTMSKCLR1 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt mask clear register 2 | INTMSKCLR2 | H'0000 0000 | H'0000 0000 | Retained | | NMI flag control register | NMIFCR | H'x000 0000* | H'x000 0000* | Retained | | User interrupt mask level register | USERIMASK | H'0000 0000 | H'0000 0000 | Retained | | On-chip module interrupt | INT2PRI0 | H'0000 0000 | H'0000 0000 | Retained | | priority registers | INT2PRI1 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI2 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI3 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI4 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI5 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI6 | H'0000 0000 | H'0000 0000 | Retained | | | INT2PRI7 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt source register (not affected by the mask state) | INT2A0 | H'xxxx xxxx | H'xxxx xxxx | Retained | | Interrupt source register (affected by the mask state) | INT2A1 | H'0000 0000 | H'0000 0000 | Retained | | Interrupt mask register | INT2MSKR | H'FFFF FFFF | H'FFFF FFFF | Retained | | Interrupt mask clear register | INT2MSKCR | H'0000 0000 | H'0000 0000 | Retained | | Name | Abbreviation | Power-on Reset<br>by PRESET<br>Pin/WDT/H-UDI | Manual Reset by<br>WDT/Multiple<br>Exception | Sleep by SLEEP<br>Instruction | |-----------------------------|--------------|----------------------------------------------|----------------------------------------------|-------------------------------| | On-chip module interrupt | INT2B0 | H'xxxx xxxx | H'xxxx xxxx | Retained | | source registers | INT2B1 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B2 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B3 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B4 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B5 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B6 | H'xxxx xxxx | H'xxxx xxxx | Retained | | | INT2B7 | H'xxxx xxxx | H'xxxx xxxx | Retained | | GPIO interrupt set register | INT2GPIC | H'0000 0000 | H'0000 0000 | Retained | [Legend] x: Undefined Note: The initial values of ICR0.NMIL and NMIFCR.NMIL depend on the level input to the NMI pin. ## 10.3.1 Interrupt Control Register 0 (ICR0) ICR0 is a 32-bit readable and partially writable register that sets the input signal detection mode for the external interrupt input pins (IRQ/IRL [7:0]) and NMI pin, and indicates the level being input on the NMI pin. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|-----|----|----|----|----|------|------|-------|-------|----|----|----|----|----|----| | | NMIL | MAI | | | | | NMIB | NMIE | IRLM0 | IRLM1 | _ | | _ | | | _ | | Initial value: | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | | | | _ | | _ | _ | _ | | _ | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | |----------|------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | NMIL | Undefined | R | NMI Input Level | | | | | | Indicates the signal level being input on the NMI pin.<br>Reading this bit allows the user to know the NMI pin<br>level, and writing is invalid. | | | | | | 0: Low level is being input on the NMI pin | | | | | | 1: High level is being input on the NMI pin | | | | | | Note: The initial value of this bit depends on the level initially being input on the NMI pin. | | 30 | MAI | 0 | R/W | MAI (mask all interrupts) Interrupt Mask | | | | | | Specifies whether all interrupts are masked while the NMI pin is at the low level regardless of the setting of the BL bit in SR of the CPU. | | | | | | 0: Interrupts remain enabled even when the NMI pin goes low | | | | | | 1: Interrupts are disabled when the NMI pin goes low | | 29 to 26 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Name | Initial<br>Value | R/W | Description | |-----|-------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | NMIB | 0 | R/W | NMI Block Mode | | | | | | Selects whether an NMI interrupt is held until the BL bit in SR is cleared to 0 or detected immediately when the BL bit in SR of the CPU is set to 1. | | | | | | 0: An NMI interrupt is held when the BL bit in SR is set to 1 (initial value) | | | | | | 1: An NMI interrupt is not held when the BL bit in SR is set to 1 | | | | | | Note: If interrupts are accepted with the BL bit in SR set to 1, information saved for any previous exception (SSR, SPC, SGR, and INTEVT) is lost. | | 24 | NMIE | 0 | R/W | NMI Edge Select | | | | | | Selects whether an interrupt request signal to the NMI pin is detected at the rising edge or the falling edge. | | | | | | <ol><li>An interrupt request is detected at the falling edge of<br/>NMI input (initial value)</li></ol> | | | | | | An interrupt request is detected at the rising edge of<br>NMI input | | | | | | Note: NMI interrupt is not detected for at least six bus clock cycles after modification of this bit. | | 23 | IRLM0 | 0 | R/W | IRL Pin Mode 0 | | | | | | Selects whether IRQ/IRL3 to IRQ/IRL0 are used as 4-bit level-encoded interrupt requests or as four independent interrupts. | | | | | | 0: IRQ/IRL3 to IRQ/IRL0 are used as the 4-bit level-<br>encoded interrupt requests (IRL [3:0] interrupt; initial<br>value) | | | | | | 1: IRQ/IRL3 to IRQ/IRL0 are used as four independent interrupt requests (IRQ [n] interrupt; n = 3 to 0) | | | | | | Note: The level-encoded IRL interrupt is not detected unless the same pin levels are sampled in four consecutive bus clock cycles. | | Bit | Name | Initial<br>Value | R/W | Description | |---------|-------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22 | IRLM1 | 0 | R/W | IRL Pin Mode 1 | | | | | | Selects whether IRQ/IRL7 to IRQ/IRL4 are used as 4-bit level-encoded interrupt requests or as four independent interrupts. | | | | | | 0: IRQ/IRL7 to IRQ/IRL4 are used as the 4-bit level-<br>encoded interrupt requests (IRL [7:4] interrupt; initial<br>value) | | | | | | 1: IRQ/IRL7 to IRQ/IRL4 are used as four independent interrupt requests (IRQ [n] interrupt; n = 7 to 4) | | | | | | Note: The level-encoded IRL interrupt is not detected unless the same pin levels are sampled in four consecutive bus clock cycles. | | 21 | LSH | 0 | R/W | IRQ/IRL Level-sense with holding function | | | | | | Selects whether or not to use the holding function for level-encoded IRL and level-sense IRQ interrupts. | | | | | | IRQ level-sense and IRL interrupt requests are held (initial value) | | | | | | <ol> <li>IRQ level-sense and IRL interrupt requests are not<br/>held (compatible with current SH-4 behavior for IRQ<br/>in level-sense mode and IRL level-encoded<br/>interrupts)</li> </ol> | | | | | | Note: This setting is only valid for IRQ/IRL pins used as a 4-bit level-encoded IRL interrupt or as level-sense IRQ interrupts. When using this function, also refer to sections 10.4.2 IRQ Interrupts, 10.4.3 IRL Interrupts, and 10.7. Usage Notes. | | 20 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 10.3.2 Interrupt Control Register 1 (ICR1) ICR1 is a 32-bit readable/writable register that specifies the individual input signal detection modes of external interrupt input pins $IRQ/\overline{IRL7}$ to $IRQ/\overline{IRL0}$ . These settings are only valid for pins configured as individual IRQ interrupts; that is, for pins for which the IRLM0 or IRLM1 bit in ICR0 is set to 1. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | IRC | 00S | IRC | )1S | IRC | Q2S | IRC | Q3S | IRO | Q4S | IRO | Q5S | IR | Q6S | IRO | Q7S | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | |---------|-------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31, 30 | IRQ0S | 00 | R/W | IRQn Sense Select (n = 0 to 7) | | 29, 28 | IRQ1S | 00 | R/W | Selects whether the corresponding individual pin | | 27, 26 | IRQ2S | 00 | R/W | interrupt signal on the IRQ/IRL7 to IRQ/IRL0 pins is | | 25, 24 | IRQ3S | 00 | R/W | <ul> <li>detected on rising or falling edges, or at the high or<br/>low level.</li> </ul> | | 23, 22 | IRQ4S | 00 | R/W | _ 00: The interrupt request is detected on falling edges | | 21, 20 | IRQ5S | 00 | R/W | of the IRQn input. | | 19, 18 | IRQ6S | 00 | R/W | 01: The interrupt request is detected on rising edges | | 17, 16 | IRQ7S | 00 | R/W | of the IRQn input. | | | | | | <ol><li>The interrupt request is detected when the IRQn<br/>input is at the low level.</li></ol> | | | | | | <ol> <li>The interrupt request is detected when the IRQn<br/>input is at the low level.</li> </ol> | | | | | | Note: When either level is selected, the IRQ level interrupt request is not detected unless the same level is sampled in three consecutive busclock cycles. | | 15 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | Note: When an IRQ pin is set for level input (IRQnS1 = 1), the interrupt source is held until the CPU accepts the interrupt (this is also true for other interrupts). Therefore, even if an interrupt source is disabled before this LSI returns from sleep mode, branching of processing to the interrupt handler when this LSI returns from sleep mode is guaranteed. A held interrupt can be cleared by setting the corresponding interrupt mask bit (the IM bit in the interrupt mask register) to 1. ### 10.3.3 Interrupt Priority Register (INTPRI) INTPRI is a 32-bit readable/writable register used to set the priorities of IRQ[7:0] (as levels from 15 to 0). These settings are only valid for IRQ/IRL7 to IRQ/IRL4 or IRQ/IRL3 to IRQ/IRL0 when set up as individual IRQ interrupts by setting the IRLM0 or IRLM1 bit in ICR0 to 1. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | IF | 90 | | | IF | 21 | | | IF | 2 | | | IF | 23 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IF | P4 | | | IF | P5 | | | IF | P6 | | | IF | 7 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Name | Initial<br>Value | R/W | Description | |----------|------|------------------|-----|------------------------------------------------------------------| | 31 to 28 | IP0 | H'0 | R/W | Set the priority of IRQ0 as an individual pin interrupt request. | | 27 to 24 | IP1 | H'0 | R/W | Set the priority of IRQ1 as an individual pin interrupt request. | | 23 to 20 | IP2 | H'0 | R/W | Set the priority of IRQ2 as an individual pin interrupt request. | | 19 to 16 | IP3 | H'0 | R/W | Set the priority of IRQ3 as an individual pin interrupt request. | | 15 to 12 | IP4 | H'0 | R/W | Set the priority of IRQ4 as an individual pin interrupt request. | | 11 to 8 | IP5 | H'0 | R/W | Set the priority of IRQ5 as an individual pin interrupt request. | | 7 to 4 | IP6 | H'0 | R/W | Set the priority of IRQ6 as an individual pin interrupt request. | | 3 to 0 | IP7 | H'0 | R/W | Set the priority of IRQ7 as an individual pin interrupt request. | Interrupt priorities should be established by setting values from H'F to H'1 in each of the 4-bit fields. A larger value corresponds to a higher priority. When the value H'0 is set in a field, the corresponding interrupt is masked (initial value). ## 10.3.4 Interrupt Source Register (INTREQ) INTREQ is a 32-bit readable and conditionally writable register that indicates which of the IRQ [n] (n = 0 to 7) interrupts is currently asserting a request for the INTC. Even if an interrupt is masked by the setting in INTPRI or INTMSK0, operation of the corresponding INTREQ bit is not affected. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------|----|----|----|----|----|----|----|----| | | IR0 | IR1 | IR2 | IR3 | IR4 | IR5 | IR6 | IR7 | | | | | _ | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/(W) R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | Description | | | | | Description | | | | | | | | |---------|------|------------------|-------|-------------------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|--| | Bit | Name | Initial<br>Value | R/W | In Edge Detection<br>(IRQnS = 00 or 01,<br>n = 0 to 7) | In Level Detection<br>(IRQnS = 10 or 11,<br>n = 0 to 7) | | | | | | | | 31 | IR0 | 0 | R/(W) | [When reading] | [When reading] | | | | | | | | 30 | IR1 | 0 | R/(W) | 0: The corresponding IRQ | 0: The corresponding IRQ | | | | | | | | 29 | IR2 | 0 | R/(W) | <ul> <li>interrupt request has not</li> <li>been detected.</li> </ul> | interrupt pin is not asserted. | | | | | | | | 28 | IR3 | 0 | R/(W) | | 1: The corresponding IRQ | | | | | | | | 27 | IR4 | 0 | R/(W) | <ul> <li>1: The corresponding IRQ interrupt request has been</li> </ul> | interrupt pin is asserted, but the CPU has not accepted | | | | | | | | 26 | IR5 | 0 | R/(W) | detected. | the interrupt yet. | | | | | | | | 25 | IR6 | 0 | R/(W) | <br>[When writing]* | Values written have no effect. | | | | | | | | 24 | IR7 | 0 | R/(W) | O: Each bit is cleared by writing a 0 after having read a 1 from it. | | | | | | | | | | | | | 1: Sets holding of the detected interrupt request | | | | | | | | | | | | | Note: Write 1 to the bit if it should not be cleared yet. | | | | | | | | | 23 to 0 | ) — | All 0 | R | Reserved | | | | | | | | | | | | | These bits are always read as 0 be 0. | D. The write value should always | | | | | | | ## 10.3.5 Interrupt Mask Registers (INTMSK0 to INTMSK2) INTMSK0 to INTMSK2 are 32-bit readable and conditionally writable registers that control mask settings for the interrupt requests. To clear a mask setting for interrupts, write 1 to the corresponding bit in INTMSKCLR0 to INTMSKCLR2. Writing 0 to a bit in INTMSK0 to INTMSK2 has no effect. ## • Interrupt mask register 0 (INTMSK0) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|------|------|------|------|------|------|----|----|----|----|----|----|----|----| | | IM00 | IM01 | IM02 | IM03 | IM04 | IM05 | IM06 | IM07 | _ | | | | | _ | | _ | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | | | _ | | | _ | | _ | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | | |-----|------|------------------|-----|-----------------------------------------------------------|-------------------------------------------------| | 31 | IM00 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ0. | [When reading]<br>0: No masking<br>- 1: Masking | | 30 | IM01 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ1. | [When writing] 0: No effect | | 29 | IM02 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ2. | 1: Masks the interrupt | | 28 | IM03 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ3. | - | | 27 | IM04 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ4. | - | | 26 | IM05 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ5. | _ | | 25 | IM06 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ6. | - | | 24 | IM07 | 1 | R/W | Sets masking of individual pin interrupt request on IRQ7. | _ | | Bit | Name | Initial<br>Value | R/W | Description | |---------|------|------------------|-----|----------------------------------------------------------------------| | 23 to 0 | | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | Note: When the 4-bit encoded interrupt inputs are to be used, write B'1111 to the IM [03:00] or IM [07:04] bits to mask single-pin interrupts in the ranges IRQ/IRL [3:0] or IRQ/IRL [7:4], respectively. ## • Interrupt mask register 1 (INTMSK1) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | IM10 | IM11 | _ | _ | | | | | | _ | | | _ | | | _ | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | | |----------|------|------------------|-----|----------------------------------------------------------------------------|---------------------------------| | 31 | IM10 | 1 | R/W | Mask setting for all IRL3 to | [When reading] | | | | | | IRL0 interrupt requests when pins IRQ/IRL3 to IRQ/IRL0 operate as a | 0: The interrupts are accepted. | | | | | | level-encoded interrupt input. | 1: The interrupts are masked. | | 30 | IM11 | 1 | R/W | Mask setting for all IRL7 to | [When writing] | | | | | | IRL4 interrupt requests | 0: No effect | | | | | | when pins IRQ/IRL7 to IRQ/IRL4 operate as a level-encoded interrupt input. | 1: Masks the interrupts | | 29 to 24 | _ | All 1 | R | Reserved | | | | | | | These bits are always read should always be 1. | as 1. The write value | | 23 to 0 | _ | All 0 | R | Reserved | | | | | | | These bits are always read should always be 0. | as 0. The write value | ## • Interrupt mask register 2 (INTMSK2) INTMSK2 settings are valid for particular IRL interrupt codes generated by the pattern of input signals on pins $\overline{IRL7}$ to $\overline{IRL4}$ or $\overline{IRL3}$ to $\overline{IRL0}$ and when all IRL interrupts from the corresponding set of pins are not masked by the setting in INTMSK1. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----| | | IM015 | IM014 | IM013 | IM012 | IM011 | IM010 | IM009 | IM008 | IM007 | IM006 | IM005 | IM004 | IM003 | IM002 | IM001 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | IM115 | IM114 | IM113 | IM112 | IM111 | IM110 | IM109 | IM108 | IM107 | IM106 | IM105 | IM104 | IM103 | IM102 | IM101 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | | Bit | Name | Initial<br>Value | R/W | Description | | |-----|-------|------------------|-----|-------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 31 | IM015 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = LLLL (H'0). | [When reading] 0: The interrupt is acceptable. | | 30 | IM014 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLLH (H'1). | 1: The interrupt is masked [When writing] | | 29 | IM013 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLHL (H'2). | O: No effect 1: Masks the interrupt | | 28 | IM012 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLHH (H'3). | | | 27 | IM011 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHLL (H'4). | | | 26 | IM010 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = LHLH (H'5). | - | | 25 | IM009 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = LHHL (H'6). | - | | 24 | IM008 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHHH (H'7). | | | Bit | Name | Initial<br>Value | R/W | Description | | |-----|-------|------------------|-----|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | 23 | IM007 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = HLLL (H'8). | [When reading] 0: The interrupt is acceptable. | | 22 | IM006 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HLLH (H'9). | 1: The interrupt is masked [When writing] | | 21 | IM005 | 0 | R/W | Sets masking of interrupt-request generation by IRL3 to IRL0 = HLHL (H'A). | O: No effect 1: Masks the interrupt Initial value: 0 | | 20 | IM004 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HLHH (H'B). | | | 19 | IM003 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = HHLL (H'C). | - | | 18 | IM002 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = HHLH (H'D). | - | | 17 | IM001 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL3<br>to IRL0 = HHHL (H'E). | - | | 16 | _ | 0 | R | Reserved This bit is always read as 0. | The write value should | | | | | | always be 0. | The write value should | | 15 | IM115 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLLL (H'0). | [When reading] 0: The interrupt is acceptable. | | 14 | IM114 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLLH (H'1). | 1: The interrupt is masked. | | 13 | IM113 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = LLHL (H'2). | - [When writing] 0: No effect 1: Masks the interrupt Initial value: 0 | | 12 | IM112 | 0 | R/W | Sets masking of interrupt-request generation by $\overline{IRL7}$ to $\overline{IRL4}$ = LLHH (H'3). | | | Bit | Name | Initial<br>Value | R/W | Description | | |-----|-------|------------------|-----|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 11 | IM111 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = LHLL (H'4). | [When reading] 0: The interrupt is acceptable. | | 10 | IM110 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LHLH (H'5). | 1: The interrupt is<br>masked.<br>- [When wswriting] | | 9 | IM109 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LHHL (H'6). | O: No effect 1: Masks the interrupt | | 8 | IM108 | 0 | R/W | Sets masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LHHH (H'7). | Initial value: 0 | | 7 | IM107 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLLL (H'8). | - | | 6 | IM106 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLLH (H'9). | - | | 5 | IM105 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLHL (H'A). | - | | 4 | IM104 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLHH (H'B). | - | | 3 | IM103 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHLL (H'C). | - | | 2 | IM102 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHLH (H'D). | - | | 1 | IM101 | 0 | R/W | Sets masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHHL (H'E). | - | | 0 | _ | 0 | R | Reserved | | | | | | | This bit is always read as 0. always be 0. | The write value should | Note: 'H' and 'L' indicate high- and low-level input on the corresponding IRQ/IRL pin. For the relationship between the input signal level and the priority level, refer to table 10.11. ## 10.3.6 Interrupt Mask Clear Registers (INTMSKCLR0 to INTMSKCLR2) INTMSKCLR0 to INTMSKCLR2 are 32-bit write-only registers that clear the mask settings for each interrupt request. Values read are undefined. ## • Interrupt mask clear register 0 (INTMSKCLR0) Initial | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|------|------|------|------|------|------|----|----|----|----|----|----|----|----| | | IC00 | IC01 | IC02 | IC03 | IC04 | IC05 | IC06 | IC07 | | | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | | _ | | _ | | | | | | | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Value | R/W | Description | | |---------|------|-------|-----|----------------------------------------------------------------|------------------------------------------------------------------------------| | 31 | IC00 | 0 | R/W | Clears masking of IRQ0 as an individual pin interrupt request. | [When reading] Values read are undefined. | | 30 | IC01 | 0 | R/W | Clears masking of IRQ1 as an individual pin interrupt request. | [When writing] 0: No effect | | 29 | IC02 | 0 | R/W | Clears masking of IRQ2 as an individual pin interrupt request. | -1: Clears the<br>corresponding interrupt<br>mask (enables the<br>interrupt) | | 28 | IC03 | 0 | R/W | Clears masking of IRQ3 as an individual pin interrupt request. | - шелиріу | | 27 | IC04 | 0 | R/W | Clears masking of IRQ4 as an individual pin interrupt request. | | | 26 | IC05 | 0 | R/W | Clears masking of IRQ5 as an individual pin interrupt request. | - | | 25 | IC06 | 0 | R/W | Clears masking of IRQ6 as an individual pin interrupt request. | | | 24 | IC07 | 0 | R/W | Clears masking of IRQ7 as an individual pin interrupt request. | | | 23 to 0 | _ | All 0 | R | Reserved | | | | | | | These bits are always read a should always be 0. | as 0. The write value | ## • Interrupt mask clear register 1 (INTMSKCLR1) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--| | | IC10 | IC11 | | _ | | | _ | | | _ | | | | | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W: | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | | | | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | Bit | Name | Initial<br>Value | R/W | Description | | |---------|------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | 31 | IC10 | 0 | R/W | Clears masking of IRL3 to | [When reading] | | | | | | IRL0 interrupt requests when IRQ/IRL3 to | Values read are undefined. | | | | | | IRQ/IRL0 operate as a | [When writing] | | | | | | level-encoded interrupt | 0: No effect | | | | | | input. | _ 1: Clears the | | 30 | IC11 | 0 | R/W | Clears masking of IRL7 to IRL4 interrupt requests when IRQ/IRL7 to IRQ/IRL4 operate as a level-encoded interrupt input. | corresponding interrupt<br>mask (enables the<br>interrupts) | | 29 to 0 | _ | All 0 | R | Reserved | | | | | | | These bits are always read always be 0. | as 0. The write value should | ## • Interrupt mask clear register 2 (INTMSKCLR2) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----| | | IC015 | IC014 | IC013 | IC012 | IC011 | IC010 | IC009 | IC008 | IC007 | IC006 | IC005 | IC004 | IC003 | IC002 | IC001 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | IC115 | IC114 | IC113 | IC112 | IC111 | IC110 | IC109 | IC108 | IC107 | IC106 | IC105 | IC104 | IC103 | IC102 | IC101 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | | | | Initial | | | | |-----|-------|---------|-----|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Bit | Name | Value | R/W | Description | | | 31 | IC015 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLLL (H'0). | [When reading] Values read are undefined. | | 30 | IC014 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLLH (H'1). | [When writing] 0: No effect | | 29 | IC013 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLHL (H'2). | 1: Clears the corresponding interrupt mask (enables the interrupt) | | 28 | IC012 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LLHH (H'3). | _ | | 27 | IC011 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHLL (H'4). | _ | | 26 | IC010 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHLH (H'5). | - | | 25 | IC009 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHHL (H'6). | | | 24 | IC008 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = LHHH (H'7). | | | 23 | IC007 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HLLL (H'8). | - | | Bit | Name | Initial<br>Value | R/W | Description | | | | |-----|-------|------------------|-----|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | 22 | IC006 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HLLH (H'9). | [When reading] Values read are undefined. | | | | 21 | IC005 | 0 | R/W | Clears masking of interrupt-request generation by $\overline{IRL3}$ to $\overline{IRL0}$ = HLHL (H'A). | [When writing] 0: No effect 1: Clears the corresponding interrup mask (enables the interrupt) | | | | 20 | IC004 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HLHH (H'B). | | | | | 19 | IC003 | 0 | R/W | Clears masking of interrupt-request generation by $\overline{IRL3}$ to $\overline{IRL0}$ = HHLL (H'C). | | | | | 18 | IC002 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HHLH (H'D). | | | | | 17 | IC001 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL3}$<br>to $\overline{IRL0}$ = HHHL (H'E). | | | | | 16 | _ | 0 | R | Reserved This bit is always read as 0. always be 0. | The write value should | | | | 15 | IC115 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLLL (H'0). | [When reading] Values read are undefined. | | | | 14 | IC114 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLLH (H'1). | [When writing] 0: No effect | | | | 13 | IC113 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLHL (H'2). | 1: Clears the corresponding interrupt mask (enables the interrupt) | | | | 12 | IC112 | 0 | R/W | Clears masking of interrupt-<br>request generation by $\overline{IRL7}$<br>to $\overline{IRL4}$ = LLHH (H'3). | - плониру | | | | 11 | IC111 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = LHLL (H'4). | • | | | | Bit | Name | Initial<br>Value | R/W | Description | | |-----|-------|------------------|-----|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | 10 | IC110 | 0 | R/W | request generation by IRL7 | [When reading]<br>Values read are<br>undefined. | | 9 | IC109 | 0 | R/W | request generation by IRL7 to IRL4 = LHHL (H'6). | [When writing]<br>0: No effect | | 8 | IC108 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = LHHH (H'7). | Clears the corresponding interrupt mask (enables the Interrupt) | | 7 | IC107 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLLL (H'8). | топару | | 6 | IC106 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLLH (H'9). | | | 5 | IC105 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLHL (H'A). | | | 4 | IC104 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HLHH (H'B). | | | 3 | IC103 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHLL (H'C). | | | 2 | IC102 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHLH (H'D). | | | 1 | IC101 | 0 | R/W | Clears masking of interrupt-<br>request generation by IRL7<br>to IRL4 = HHHL (H'E). | | | 0 | _ | 0 | R | Reserved | | | | | | | This bit is always read as 0. I always be 0. | The write value should | Note: 'H' and 'L' indicate high- and low-level input on the corresponding IRQ/IRL pin. For the relationship between the input signal level and the priority level, refer to table 10.11. ### 10.3.7 NMI Flag Control Register (NMIFCR) NMIFCR is a 32-bit readable and conditionally writable register that has an NMI flag (NMIFL bit) which can be read or cleared by software. The NMIFL bit is automatically set to 1 by hardware when an NMI interrupt is detected by the INTC. Writing 0 to the NMIFL bit clears it. The value of the NMIFL bit does not affect acceptance of the NMI by the CPU. Although an NMI request detected by the INTC is cleared when the CPU accepts the NMI, the NMIFL bit is not cleared automatically. Even if 0 is written to the NMIFL bit before the NMI request is accepted by the CPU, the NMI request is not canceled. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------| | | NMIL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | NMIFL | | Initial value: | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/(W) | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | _ | _ | _ | | _ | _ | | _ | | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | |----------|------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | NMIL | Undefined | R | NMI Input Level | | | | | | Indicates the level of the signal input to the NMI pin; that is, this bit is read to determine the level on the NMI pin. This bit cannot be modified. | | | | | | 0: The low level is being input to the NMI pin | | | | | | 1: The high level is being input to the NMI pin | | 30 to 17 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Name | Initial<br>Value | R/W | Description | |---------|-------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | NMIFL | 0 | R/(W) | NMI Interrupt Request Signal Detection | | | | | | Indicates whether an NMI interrupt request signal has been detected. This bit is automatically set to 1 when the INTC detects an NMI interrupt request. Write 0 to clear the bit. Writing 1 to this bit has no effect. | | | | | | [When reading] | | | | | | 1: NMI has been detected | | | | | | 0: NMI has not been detected | | | | | | [When writing] | | | | | | 0: Clears the NMI flag | | | | | | 1: No effect | | 15 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | #### 10.3.8 **User Interrupt Mask Level Register (USERIMASK)** USERIMASK is a 32-bit readable and conditionally writable register that sets the acceptable interrupt level. When addresses in area 7 are accessed by using the MMU's address translation function, USERIMASK can be accessed in user mode. Since only USERIMASK is allocated to the 64-Kbyte page (other INTC registers are allocated to a different area), it can be set to be accessible in user mode. Interrupts with priority levels lower than the level set in the UIMASK bits are masked. When the value H'F is set in the UIMASK bit, all interrupts other than the NMI are masked. Interrupts with priority levels higher than the level set in the UIMASK bits are accepted under the following conditions. - The corresponding interrupt mask bit in the interrupt mask register is cleared to 0 (the interrupt is enabled). - The priority level setting in the IMASK bits in also SR is lower than that of the interrupt. Even if an interrupt is accepted, the UIMASK value does not change. USERIMASK is initialized to H'0000 0000 (all interrupts are enabled) on return from a power-on reset or manual reset. To prevent incorrect writing, the value written to bits 31 to 24 must always be set to H'A5. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|----|----|----|----| | | | | | Wk | EY (H' | A5) | | | _ | _ | _ | _ | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | | | | | _ | | | UIM | ASK | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | R | | Bit | Name | Initial<br>Value | R/W | Description | |----------|--------|------------------|-----|-----------------------------------------------------------------------------------------------| | 31 to 24 | WKEY | H'00 | R/W | When writing a value to bits 7 to 4, always write H'A5 here. These bits are always read as 0. | | 23 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 to 4 | UIMASK | H'0 | R/W | Interrupt Mask Level | | | | | | Mask interrupts with priority levels lower than the level set in the UIMASK bits. | | 3 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | Procedure for Using the User Interrupt Mask Level Register Interrupts with priority levels less than or equal to the value set in USERIMASK are disabled. This function can be used to disable less urgent interrupts during the execution of urgent tasks that run in user mode, e.g. device drivers, and thus reduce times until completion for such tasks. USERIMASK is allocated to a different 64-Kbyte page than that to which the other INTC registers are allocated. When accessing this register in user mode, translate the address through the MMU. In a system with a multitasking OS, the memory-protection functions of the MMU must be used to control which processes have access to USERIMASK. When terminating a task or switching to another task, be sure to clear USERIMASK to 0 beforehand. If the UIMASK bits are erroneously left set at a value other than zero, interrupts which are not higher in priority than the UIMASK level remain disabled, and operation may be incorrect (for example, the OS might be unable to switch between tasks). An example of the usage procedure is given below. - 1. Classify interrupts as A or B, described below, and set the priority of A-type interrupts higher than that of the B-priority interrupts. - A. Interrupts to be accepted by device drivers (interrupts for use by the operating system: a timer interrupt etc.) - B. Interrupts to be disabled during the execution of device drivers - 2. Make the MMU settings so that the address space which contains USERIMASK can only be accessed by the device driver for which interrupts should be disabled. - 3. Branch to the device driver. - 4. Set the UIMASK bits so that B-type interrupts are masked during execution of the device driver that is operating in user mode. - 5. Process interrupts with a high priority in the device driver. - 6. Clear the UIMASK bits to 0 to return from processing in the device driver. ## 10.3.9 On-chip Module Interrupt Priority Registers (INT2PRI0 to INT2PRI7) INT2PRI0 to INT2PRI7 are 32-bit readable/writable registers used to set priorities (levels 31 to 0) for the on-chip module interrupts. INT2PRI0 to INT2PRI7 are initialized to H'0000 0000 by a reset. INT2PRI0 to INT2PRI7 contain five-bit fields that are used to set up to 30 priority levels for the individual interrupt sources (interrupt requests are masked by settings of H'00 and H'01). Table 10.5 shows the correspondence between interrupt request sources and bits in INT2PRI0 to INT2PRI7. Table 10.5 Interrupt Request Sources and INT2PRI0 to INT2PRI7 | | Bits | | | | | |----------|----------------|----------------------|-----------------------|-----------------------------|--| | Register | 28 to 24 | 20 to 16 | 12 to 8 | 4 to 0 | | | INT2PRI0 | TMU channel 0 | TMU channel 1 | TMU channel 2 | TMU channel 2 input capture | | | INT2PRI1 | TMU channel 3 | TMU channel 4 | TMU channel 5 | RTC | | | INT2PRI2 | SCIF channel 0 | SCIF channel 1 | WDT | Reserved | | | INT2PRI3 | H-UDI | DMAC channels 0 to 5 | DMAC channels 6 to 11 | Reserved | | | INT2PRI4 | CMT | HAC | PCIC (0) | PCIC (1) | | | INT2PRI5 | PCIC (2) | PCIC (3) | PCIC (4) | PCIC (5) | | | INT2PRI6 | SIOF | HSPI | MMCIF | SSI | | | INT2PRI7 | FLCTL | GPIO | Reserved | Reserved | | Note: A larger value corresponds to a higher priority. The interrupt request is masked when the bits are set to H'00 or H'01. For details, see the description above. # 10.3.10 Interrupt Source Register (INT2A0: Not affected by Mask States) INT2A0 is a 32-bit read-only register that indicates interrupt states of interrupt source modules regardless of the corresponding mask states. Even if interrupt masking is set in the interrupt mask register, corresponding bits in INT2A0 indicate source modules for which interrupt conditions have been satisfied (the corresponding interrupt is not generated). When sources that are masked should not be indicated, use INT2A1. Table 10.6 shows the correspondence between bits in INT2A0 and sources. Table 10.6 Correspondence between Bits in INT2A0 and Sources | Bit | Initial<br>Value | R/W | Source | Function | Description | | | |-------------|------------------|-----|------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31 to<br>26 | All 0 | R | (Reserved) | These bits are always read as 0. The write value should always be 0. | Indicates interrupt sources for<br>the individual peripheral<br>modules (INT2A0 is not | | | | 25 | _ | R | GPIO | Indicates GPIO interrupt source | affected by the state of the interrupt mask register). | | | | 24 | _ | R | FLCTL | Indicates FLCTL interrupt source | 1: An interrupt 1: An interrupt has been generated Note: Interrupt sources can also be identified by directly reading the INTEVT code that is sent to the CPU. In this case, reading INT2A0 | | | | 23 | _ | R | SSI | Indicates SSI interrupt source | | | | | 22 | _ | R | MMCIF | Indicates MMC interrupt source | | | | | 21 | _ | R | HSPI | Indicates HSPI interrupt source | | | | | 20 | _ | R | SIOF | Indicates SIOF interrupt source | is not necessary. | | | | Bit | Initial<br>Value | R/W | Source | Function | Description | |-----------|------------------|-----|----------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | 19 | _ | R | PCIC (5) | Indicates PCIERR and PCIPWD3 to PCIPWD0 interrupt sources | Indicates interrupt sources for<br>the individual peripheral<br>modules (INT2A0 is not | | 18 | _ | R | PCIC (4) | Indicates PCIINTD interrupt source | affected by the state of the interrupt mask register). | | 17 | _ | R | PCIC (3) | Indicates PCIINTC interrupt source | 0: No interrupt 1: An interrupt has been | | 16 | _ | R | PCIC (2) | Indicates PCIINTB interrupt source | Note: Interrupt sources can | | 15 | 0 | R | PCIC (1) | Indicates PCIINTA interrupt source | also be identified by<br>directly reading the<br>INTEVT code that is | | 14 | _ | R | PCIC (0) | Indicates PCISERR interrupt source | sent to the CPU. In the case, reading INT2AC | | 13 | _ | R | HAC | Indicates HAC interrupt source | is not necessary. | | 12 | _ | R | CMT | Indicates CMT interrupt source | <del>.</del> | | 11,<br>10 | All 0 | R | (Reserved) | These bits are always read as 0. The write value should always be 0. | <u> </u> | | 9 | _ | R | DMAC (1) | Indicates interrupt sources of DMAC channels 6 to 11 | - | | 8 | _ | R | DMAC (0) | Indicates interrupt sources<br>of DMAC channels 0 to 5<br>and address error interrupt | - | | 7 | _ | R | H-UDI | Indicates H-UDI interrupt source | <del>.</del> | | 6 | 0 | R | (Reserved) | This bit is always read as 0. The write value should always be 0. | - | | 5 | _ | R | WDT | Indicates WDT interrupt source | <del>.</del> | | 4 | _ | R | SCIF channel 1 | Indicates the SCIF channel 1 interrupt source | - | | 3 | _ | R | SCIF channel 0 | Indicates the SCIF channel 0 interrupt source | · | | Bit | Initial<br>Value | R/W | Source | Function | Description | | |-----|------------------|-----|---------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | _ | R | RTC | Indicates RTC interrupt source | Indicates interrupt sources for the individual peripheral | | | 1 | _ | R | TMU channels 3 to 5 | Indicates the TMU channel 3 to 5 interrupt sources | modules (INT2A0 is not affected by the state of the interrupt mask register). | | | 0 | _ | R | TMU channels 0 to 2 | Indicates the TMU channel 0 to 2 interrupt sources | 0: No interrupt | | | | | | | · | <ol> <li>An interrupt has been<br/>generated</li> </ol> | | | | | | | | Note: Interrupt sources can<br>also be identified by<br>directly reading the<br>INTEVT code that is<br>sent to the CPU. In this<br>case, reading INT2A0 is<br>not necessary. | | # 10.3.11 Interrupt Source Register (INT2A1: Affected by Mask States) INT2A is a 32-bit read-only register that indicates interrupt states of interrupt source modules for which the interrupts are not masked. Note that if an interrupt mask is set in the interrupt mask register, INT2A1 does not indicate the interrupt state of the source module in the corresponding bit. To check whether interrupts have been generated, regardless of the state of the interrupt mask register, use INT2A0. Table 10.7 shows the correspondence between bits in INT2A1 and sources. Table 10.7 Correspondence between Bits in INT2A1 and Sources | Bit | Initial<br>Value | R/W | Source | Function | Description | | |-------------|------------------|-----|------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 to<br>26 | 0 | R | (Reserved) | These bits are always read as 0. The write value should always be 0. | Indicates interrupt sources for the individual peripheral modules (INT2A1 is affected by the state of the interrupt mask register). 0: No interrupt | | | 25 | 0 | R | GPIO | Indicates GPIO interrupt source | | | | 24 | 0 | R | FLCTL | Indicates FLCTL interrupt source | 1: An interrupt has been generated | | | 23 | 0 | R | SSI | Indicates SSI interrupt source | Note: Interrupt sources can also be identified by directly | | | 22 | 0 | R | MMCIF | Indicates MMC interrupt source | reading the INTEVT code<br>that is sent to the CPU. In<br>this case, reading INT2A0 | | | 21 | 0 | R | HSPI | Indicates HSPI interrupt source | is not necessary. | | | 20 | 0 | R | SIOF | Indicates SIOF interrupt source | | | | Bit | Initial<br>Value | R/W | Source | Function | Description | | |-----------|------------------|-----|-------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--| | 19 | 0 | R | PCIC (5) | Indicates PCIERR and PCIPWD3 to PCIPWD0 interrupt sources | Indicates interrupt sources for the individual peripheral modules (INT2A1 is affected by the state of | | | 18 | 0 | R | PCIC (4) | Indicates PCIINTD interrupt source | the interrupt mask register).<br>0: No interrupt | | | 17 | 0 | R | PCIC (3) | Indicates PCIINTC interrupt source | 1: An interrupt has been generated | | | 16 | 0 | R | PCIC (2) | Indicates PCIINTB interrupt source | Note: Interrupt sources can also be identified by directly | | | 15 | 0 | R | PCIC (1) | Indicates PCIINTA interrupt source | reading the INTEVT code<br>that is sent to the CPU. In<br>this case, reading INT2AC | | | 14 | 0 | R | PCIC (0) | Indicates PCISERR interrupt source | is not necessary. | | | 13 | 0 | R | HAC | Indicates HAC interrupt source | • | | | 12 | 0 | R | CMT | Indicates CMT interrupt source | <del>.</del> | | | 11,<br>10 | 0 | R | (Reserved) | These bits are always read as 0. The write value should always be 0. | <u> </u> | | | 9 | 0 | R | DMAC (1) | Indicates interrupt sources of DMAC channels 6 to 11 | • | | | 8 | 0 | R | DMAC (0) | Indicates interrupt sources of DMAC channels 0 to 5 and address error interrupt | - | | | 7 | 0 | R | H-UDI | Indicates H-UDI interrupt source | • | | | 6 | 0 | R | (Reserved) | | • | | | 5 | 0 | R | WDT | Indicates the WDT interrupt source | <u>.</u> | | | 4 | 0 | R | SCIF<br>channel 1 | Indicates the SCIF channel 1 interrupt source | <u>.</u> | | | 3 | 0 | R | SCIF<br>channel 0 | Indicates the SCIF channel 0 interrupt source | | | | Bit | Initial<br>Value | R/W | Source | Function | Description | | |-----|------------------|-----|-----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0 | R | RTC | Indicates the RTC interrupt source | Indicates interrupt sources for the individual peripheral modules (INT2A1 is affected by the state of the interrupt mask register). 0: No interrupt | | | 1 | 0 | R | TMU<br>channels | Indicates the TMU channel 3 to 5 interrupt source | | | | | | | 3 to 5 | | | | | 0 | 0 | R | TMU<br>channels | Indicates the TMU channel 0 to 2 interrupt source | 1: An interrupt has been generated | | | | | | 0 to 2 | | Note: Interrupt sources can also be identified by directly reading the INTEVT code that is sent to the CPU. In this case, reading INT2A0 is not necessary. | | ## 10.3.12 Interrupt Mask Register (INT2MSKR) INT2MSKR is a 32-bit readable/writable register that sets interrupt masking for each of the sources indicated in the interrupt source register. The CPU is not notified of interrupts for which the corresponding bits in INT2MSKRG are set to 1. INT2MSKR is initialized to H'FFFF FFFF (mask state) by a reset. Table 10.8 shows the correspondence between bits in INT2MSKR and interrupt masking. Table 10.8 Correspondence between Bits in INT2MSKR and Interrupt Masking | Bit | Initial<br>Value | R/W | Target | Function | Description | |-------------|------------------|-----|-------------------|------------------------------------------------------------------------------|------------------------------------------| | 31 to<br>26 | All 1 | R | (Reserved) | These bits are always read as 1. The write value should always be 1. | Masks interrupts for individual modules. | | 25 | 1 | R/W | GPIO | Masks the GPIO interrupt | [When reading] | | 24 | 1 | R/W | FLCTL | Masks the FLCTL interrupt | 0: No masking | | 23 | 1 | R/W | SSI | Masks the SSI interrupt | · 1: Masking<br>- [When writing] | | 22 | 1 | R/W | MMCIF | Masks the MMC interrupt | - [vvnen whiling]<br>- 0: No effect | | 21 | 1 | R/W | HSPI | Masks the HSPI interrupt | 1: Masks the interrupt | | 20 | 1 | R/W | SIOF | Masks the SIOF interrupt | | | 19 | 1 | R/W | PCIC (5) | Masks PCIERR and PCIPWD3 to PCIPWD0 interrupt | | | 18 | 1 | R/W | PCIC (4) | Masks the PCIINTD interrupt | - | | 17 | 1 | R/W | PCIC (3) | Masks the PCIINTC interrupt | - | | 16 | 1 | R/W | PCIC (2) | Masks the PCIINTB interrupt | - | | 15 | 1 | R/W | PCIC (1) | Masks the PCIINTA interrupt | <del>.</del> | | 14 | 1 | R/W | PCIC (0) | Masks the PCISERR interrupt | - | | 13 | 1 | R/W | HAC | Masks the HAC interrupt | - | | 12 | 1 | R/W | CMT | Masks the CMT interrupt | - | | 11,<br>10 | All 1 | R/W | (Reserved) | These bits are always read as 1. The write value should always be 1. | - | | 9 | 1 | R/W | DMAC (1) | Masks the interrupts of DMAC channels 6 to 11 | - | | 8 | 1 | R/W | DMAC (0) | Masks the interrupts of DMAC channels 0 to 5 and the address error interrupt | • | | 7 | 1 | R/W | H-UDI | Masks the H-UDI interrupt | <del>.</del> | | 6 | 1 | R | (Reserved) | This bit is always read as 0. The write value should always be 0. | <u>.</u> | | 5 | 1 | R/W | WDT | Masks the WDT interrupt | - | | 4 | 1 | R/W | SCIF channel<br>1 | Masks SCIF channel 1 interrupt | - | | 3 | 1 | R/W | SCIF channel<br>0 | Masks SCIF channel 0 interrupt | | | Bit | Initial<br>Value | R/W | Target | Function | Description | |-----|------------------|--------------------------------------------|---------------------------|---------------------------|------------------------| | 2 | 1 | R/W | RTC | Masks the RTC interrupt | Masks interrupts for | | 1 | 1 | R/W TMU channels Masks TMU channels 3 to 5 | Masks TMU channels 3 to 5 | individual modules. | | | | | 3 to 5 | interrupts | [When reading] | | | 0 | 1 | R/W | W TMU channels<br>0 to 2 | Masks TMU channels 0 to 2 | 0: No masking | | | | | | interrupts | 1: Masking | | | | | | | [When writing] | | | | | | | 0: No effect | | | | | | | 1: Masks the interrupt | # 10.3.13 Interrupt Mask Clear Register (INT2MSKCR) INT2MSKCR is a 32-bit write-only register used to clear mask settings in the interrupt mask register. Setting a bit in this register to 1 clears the masking of the corresponding interrupt source. The bits of this register are always read as 0. Table 10.9 shows the correspondence between bits in INT2MSKCR and interrupt mask clearing. Table 10.9 Correspondence between Bits in INT2MSKCR and Interrupt Mask Clearing | Bit | Initial<br>Value | R/W | Target | Function | Description | |-------------|------------------|-----|------------|-------------------------------------------------------------------------|--------------------------------------------------| | 31 to<br>26 | All 0 | R | (Reserved) | These bits are always read as 0.<br>The write value should always be 0. | Clears interrupt masking for individual modules. | | 25 | 0 | R/W | GPIO | Clears the GPIO interrupt masking | [When reading] | | 24 | 0 | R/W | FLCTL | Clears the FLCTL interrupt | Always 0 | | | | | mas | nasking | [When writing] | | 23 | 0 | R/W | SSI | Clears the SSI interrupt masking | 0: Invalid | | 22 | 0 | R/W | MMCIF | Clears the MMC interrupt masking | 1: Interrupt mask is | | 21 | 0 | R/W | HSPI | Clears the HSPI interrupt masking | cleared | | 20 | 0 | R/W | SIOF | Clears the SIOF interrupt masking | - | | 19 | 0 | R/W | PCIC (5) | Clears the PCIERR and PCIPWD3 to PCIPWD0 interrupts masking | - | | 18 | 0 | R/W | PCIC (4) | Clears the PCIINTD interrupt masking | - | | 17 | 0 | R/W | PCIC (3) | Clears the PCIINTC interrupt masking | - | | Bit | Initial<br>Value | R/W | Target | Description | | |-----------|------------------|-----|---------------------|-----------------------------------------------------------------------------------|-----------------------------------| | 16 | 0 | R/W | PCIC (2) | Clears the PCIINTB interrupt masking | Clears interrupt masking for each | | 15 | 0 | R/W | PCIC (1) | Clears the PCIINTA interrupt masking | peripheral module. [When reading] | | 14 | 0 | R/W | PCIC (0) | Clears the PCISERR interrupt masking | Always 0 [When writing] | | 13 | 0 | R/W | HAC | Clears the HAC interrupt masking | 0: Invalid | | 12 | 0 | R/W | CMT | Clears the CMT interrupt masking | 1: Interrupt mask is | | 11,<br>10 | All 0 | R/W | (Reserved) | These bits are always read as 0.<br>The write value should always be 0. | cleared | | 9 | 0 | R/W | DMAC (1) | Clears the interrupt masking for DMAC channels 6 to 11 | - | | 8 | 0 | R/W | DMAC (0) | Clears the interrupt masking for DMAC channels 0 to 5 and address error interrupt | _ | | 7 | 0 | R/W | H-UDI | Clears H-UDI interrupt masking | <del>-</del> | | 6 | 0 | R | (Reserved) | This bit is always read as 0. The write value should always be 0. | - | | 5 | 0 | R/W | WDT | Clears the WDT interrupt masking | <del>-</del> | | 4 | 0 | R/W | SCIF channel 1 | Clears the SCIF channel 1 interrupt masking | | | 3 | 0 | R/W | SCIF channel 0 | Clears the SCIF channel 0 interrupt masking | | | 2 | 0 | R/W | RTC | Clears the RTC interrupt masking | _ | | 1 | 0 | R/W | TMU channels 3 to 5 | Clears the TMU channel 3 to 5 interrupt masking | - | | 0 | 0 | R/W | TMU channels 0 to 2 | Clears the TMU channel 0 to 2 interrupt masking | | # 10.3.14 On-chip Module Interrupt Source Registers (INT2B0 to INT2B7) INT2B0 to INT2B7 are 32-bit read-only registers that indicate more details on sources within interrupt source modules for which the interrupt state is indicated in the interrupt source register. INT2B0 to INT2B7 are not affected by the state of masking in the interrupt mask register. Bits for modules in the interrupt mask and interrupt enable registers enable and disable the operation of the corresponding detailed interrupt source bits. The initial values of these registers are undefined (reserved bits are always read as 0). **INT2B0:** Indicates detailed interrupt sources for the TMU. | Module | Bit | Name | Detailed Source | Description | | | |--------|---------|--------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--| | TMU | 31 to 7 | _ | (Reserved) | Indicates TMU interrupt sources. | | | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates the TMU interrupt sources even if the mask setting for TMU interrupts has | | | | | 6 | TUNI5 | TMU channel 5 underflow interrupt | been made in the interrupt mask register. | | | | | 5 | TUNI4 | TMU channel 4 underflow interrupt | _ | | | | | 4 | TUNI3 | TMU channel 3 underflow interrupt | | | | | | 3 | TICPI2 | TMU channel 2 input capture interrupt | | | | | | 2 | TUNI2 | TMU channel 2 underflow interrupt | | | | | | 1 | TUNI1 | TMU channel 1 underflow interrupt | <u>.</u> | | | | | 0 | TUNI0 | TMU channel 0 underflow interrupt | _ | | | INT2B1: Indicates detailed interrupt sources for the RTC. | Module | Bit | Name | Detailed Source | Description | | |--------|---------|------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | RTC | 31 to 3 | _ | | Indicates RTC interrupt sources. | | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates the RTC interrupt sources even if the mask setting for RTC interrupts has been made in the interrupt mask | | | | 2 | CUI | RTC carry interrupt | register. | | | | 1 | PRI | RTC period interrupt | | | | | 0 | ATI | RTC alarm interrupt | | | **INT2B2:** Indicates detailed interrupt sources for the SCIF. | Module | Bit | Name | <b>Detailed Source</b> | Description | | | |--------|---------|------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--| | SCIF | 31 to 8 | _ | (Reserved) | Indicates SCIF interrupt sources. | | | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates the SCIF interrupt sources even if the mask setting for SCIF interrupts has | | | | | 7 | TXI1 | SCIF channel 1 transmit FIFO data empty interrupt | - been made in the interrupt mask register. | | | | | 6 | BRI1 | SCIF channel 1 break interrupt or overrun error interrupt | | | | | | 5 | RXI1 | SCIF channel 1 receive<br>FIFO data full interrupt or<br>receive data ready<br>interrupt | | | | | | 4 | ERI1 | SCIF channel 1 receive error interrupt | - | | | | | 3 | TXI0 | SCIF channel 0 transmit<br>FIFO data empty interrupt | - | | | | | 2 | BRI0 | SCIF channel 0 break interrupt or overrun error interrupt | - | | | | | 1 | RXI0 | SCIF channel 0 receive<br>FIFO data full interrupt or<br>receive data ready<br>interrupt | | | | | | 0 | ERI0 | SCIF channel 0 receive error interrupt | <del>-</del> | | | INT2B3: Indicates detailed interrupt sources for the DMAC. | Module | Bit | Name | Detailed Source | Description | | |--------|----------|---------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--| | DMAC | 31 to 14 | _ | (Reserved) These bits are always read as 0. Writing to these bits is invalid. | Indicates DMAC interrupt sources. This register indicates DMAC interrupt sources even if a mask setting for DMAC interrupts has been made in the | | | | 13 | DMAE1 | DMA channels 6 to 11 address error interrupt | interrupts has been made in the interrupt mask register. | | | | 12 | DMAE0 | DMA channels 0 to 5 address error interrupt | <del>.</del> | | | | 11 | DMINT11 | Channel 11 DMA transfer end or half-end interrupt | • | | | | 10 | DMINT10 | Channel 10 DMA transfer end or half-end interrupt | • | | | | 9 | DMINT9 | Channel 9 DMA transfer end or half-end interrupt | • | | | | 8 | DMINT8 | Channel 8 DMA transfer end or half-end interrupt | <u>.</u> | | | | 7 | DMINT7 | Channel 7 DMA transfer end or half-end interrupt | <u>.</u> | | | | 6 | DMINT6 | Channel 6 DMA transfer end or half-end interrupt | • | | | | 5 | DMINT5 | Channel 5 DMA transfer end or half-end interrupt | • | | | | 4 | DMINT4 | Channel 4 DMA transfer end or half-end interrupt | • | | | | 3 | DMINT3 | Channel 3 DMA transfer end or half-end interrupt | • | | | | 2 | DMINT2 | Channel 2 DMA transfer end or half-end interrupt | • | | | | 1 | DMINT1 | Channel 1 DMA transfer end or half-end interrupt | • | | | | 0 | DMINT0 | Channel 0 DMA transfer end or half-end interrupt | • | | Note: The DMA transfer end or half-end interrupt means the transfer has finished or half finished with the condition of specified to the corresponding TCR. INT2B4: Indicates detailed interrupt sources for the PCIC. | Module | ule Bit Name Detailed Source | | Description | | |--------|------------------------------|------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | PCIC | 31 to 10 | _ | (Reserved) | Indicates PCIC interrupt sources. | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates the PCIC interrupt sources even if a mask setting for PCIC interrupts has been made in the interrupt mask register. | | | 9 | PWD0 | PCIC power state D0 state interrupt | - made in the interrupt mask register. | | | 8 | PWD1 | PCIC power state D1 state interrupt | _ | | | 7 | PWD2 PCIC power state D2 state interrupt | | _ | | | 6 | PWD3 | PCIC power state D3 state interrupt | _ | | | 5 | ERR | PCIC error interrupt | _ | | | 4 | INTD | PCIC INTD interrupt | _ | | | 3 | INTC | PCIC INTC interrupt | _ | | | 2 | INTB | PCIC INTB interrupt | _ | | | 1 | INTA | PCIC INTA interrupt | _ | | | 0 | SERR | PCIC SERR interrupt | _ | REJ09B0158-0100 **INT2B5:** Indicates detailed interrupt sources for the MMC. | Module | Bit | Name | <b>Detailed Source</b> | Description | |--------|---------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | MMCIF | 31 to 4 | _ | (Reserved) | Indicates MMC interrupt sources. | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates MMC interrupt sources even if the mask setting for MMC interrupts has been made in the interrupt mask register. | | | 3 | FRDY | FIFO ready interrupt | - monapt mask register. | | | 2 | ERR CRC error into<br>data timeout e<br>interrupt, or co<br>timeout error i | | _ | | | 1 | TRAN | Data response interrupt, data transfer end interrupt, command response receive end interrupt, command transmit end interrupt, or data busy end interrupt | _ | | | 0 | FSTAT | MMC FIFO empty interrupt or FIFO full interrupt | | INT2B6: Indicates detailed interrupt sources for the FLCTL. | Module | Bit | Name | <b>Detailed Source</b> | Description | |--------|---------|--------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | FLCTL | 31 to 4 | _ | (Reserved) | Indicates FLCTL interrupt sources. | | | | | These bits are always read as 0. Writing to these bits is invalid. | This register indicates FLCTL interrupt sources even if the mask setting for FLCTL interrupts has been made in the interrupt mask register. | | | 3 | FLTRQ1 | FLCTL FLECFIFO<br>transfer request<br>interrupt | - made in the interrupt mask register. | | | 2 | FLTRQ0 | FLCTL TLDTFIFO transfer request interrupt | _ | | | 1 | FLTEND | FLCTL transfer end interrupt | <del>-</del> | | | 0 | FLSTE | FLCTL status error interrupt or ready/busy timeout error interrupt | _ | INT2B7: Indicates detailed interrupt sources for the GPIO. | Module | Bit | Name | Detailed Source | Description | | | | | |--------|----------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--| | GPIO | 31 to 26 | _ | (Reserved) | Indicates GPIO interrupt sources. | | | | | | | 25 | PORTE6I | This register indicates the states of GPIO interrupt sources even if GPIO interrupts have been masked | | | | | | | | 24 | PORTK5I GPIO interrupt from port K by the setting in the pin 5. register. | | | | | | | | | 23 to 20 | _ | (Reserved) | | | | | | | | | | These bits are always read as 0. Writing to these bits is invalid. | | | | | | | | 19 | PORTK4I | GPIO interrupt from port K pin 4. | - | | | | | | | 18 | PORTJ0I | GPIO interrupt from port J pin 0. | <del>-</del> | | | | | | | 17 | PORTH1I | GPIO interrupt from port H pin 1. | - | | | | | | | 16 | PORTH0I | GPIO interrupt from port H pin 0. | - | | | | | | | 15 to 11 | _ | (Reserved) | | | | | | | | | | These bits are always read as 0. Writing to these bits is invalid. | | | | | | | | 10 | PORTE5I | GPIO interrupt from port E pin 5. | <del>-</del> | | | | | | | 9 | PORTE4I | GPIO interrupt from port e pin 4. | - | | | | | | | 8 | PORTE3I | GPIO interrupt from port E pin 3. | - | | | | | | | 7 to 3 | _ | (Reserved) | | | | | | | | | | These bits are always read as 0. Writing to these bits is invalid. | _ | | | | | | | 2 | PORTE2I | GPIO interrupt from port E pin 2. | _ | | | | | | | 1 | PORTE1I | GPIO interrupt from port E pin 1. | - | | | | | | | 0 | PORTE0I | GPIO interrupt from port E pin 0. | | | | | | #### **10.3.15 GPIO Interrupt Set Register (INT2GPIC)** INT2GPIC enables interrupt requests input from the following pins: pins 0 to 6 of port E, pins 0 and 1 of port H, pin 0 of port J, and pins 4 and 5 of port J. A GPIO interrupt is an active low level-sensed signal. Within the register, bits for the pins are arranged in four groups. Pins 0 to 2 of port E are allocated to group 0, pins 3 to 5 of port E are allocated to group 1, pins 0 and 1 of port H, pin 0 of port J, and pin 4 of port K are allocated to group 2, and pin 5 of port K and pin 6 of port E are allocated to group 3. Before enabling any of these interrupt requests, set the corresponding pin as an input in the corresponding port-control register (PECR, PHCR, PJCR, PKCR). For the port-control registers, see section 28, General Purpose I/O (GPIO). | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|-----|-----|-----|----|----|----|----|-----|-----|-----|-----| | | | | | _ | | | | | | | | _ | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | | | | | _ | | _ | _ | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R/W | R/W | R/W | R | R | R | R | R | R/W | R/W | R/W | When a GPIO port pin is configured as an interrupt, the INTC is notified when the interrupt condition is satisfied on that pin. However, the interrupt is indicated as a one-bit source in the INT2A0 or INT2A1 register of the INTC. The port and pin on which the interrupt was received can be identified by referring to the on-chip module interrupt source register INT2B7. The port group where the interrupt was generated can also be identified by referring to the INTEVT code in the CPU. Table 10.10 shows the correspondence between the interrupt input pins and bits in INT2GPIC. Table 10.10 Correspondence between Interrupt Input Pins and Bits in INT2GPIC | Bit | Initial<br>Value | R/W | Name | Function | Description | | | |-------------|------------------|-----|------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | 31 to<br>26 | All 0 | R/W | (Reserved) | These bits are always read as 0. The write value should always be 0. | Enables a GPIO interrupt request for each pin. 0: Disables the corresponding | | | | 25 | 0 | R/W | PORTE6E | Enables interrupt request from pin 6 of port E. | interrupt request 1: Enables the corresponding | | | | 24 | 0 | R/W | PORTK5E | Enables interrupt request from pin 5 of port K. | interrupt request | | | | 23 to<br>20 | All 0 | R/W | (Reserved) | These bits are always read as 0. The write value should always be 0. | - | | | | 19 | 0 | R/W | PORTK4E | Enables interrupt request from pin 4 of port K. | - | | | | 18 | 0 | R/W | PORTJ0E | Enables interrupt request from pin 0 of port J. | - | | | | 17 | 0 | R/W | PORTH1E | Enables interrupt request from pin 1 of port H. | _ | | | | 16 | 0 | R/W | PORTH0E | Enables interrupt request from pin 0 of port H. | | | | | 15 to<br>11 | All 0 | R/W | (Reserved) | (Initial value: all 0) | | | | | 10 | 0 | R/W | PORTE5E | Enables interrupt request from pin 5 of port E. | - | | | | 9 | 0 | R/W | PORTE4E | Enables interrupt request from pin 4 of port E. | | | | | 8 | 0 | R/W | PORTE3E | Enables interrupt request from pin 3 of port E. | | | | | 7 to<br>3 | All 0 | R/W | (Reserved) | These bits are always read as 0. The write value should always be 0. | - | | | | 2 | 0 | R/W | PORTE2E | Enables interrupt request from pin 2 of port E. | - | | | | 1 | 0 | R/W | PORTE1E | Enables interrupt request from pin 1 of port E. | - | | | | 0 | 0 | R/W | PORTE0E | Enables interrupt request from pin 0 of port E. | | | | # 10.4 Interrupt Sources There are four types of interrupt sources: NMI, IRQ, IRL, and on-chip modules. Each interrupt has a priority level (16 to 0), with level 16 as the highest and level 1 as the lowest. When level 0 is set, the interrupt is masked and interrupt requests are ignored. ## 10.4.1 NMI Interrupt The NMI interrupt has the highest priority level of 16. It is always accepted unless the BL bit in SR of the CPU is set to 1. In sleep mode, the interrupt is accepted even if the BL bit is set to 1. A setting can also be made to have the NMI interrupt accepted even if the BL bit is set to 1. Input from the NMI pin is edge-detected. The NMI edge selection bit (NMIE) in ICR0 is used to select either the rising or falling edge for detection. After modification of the NMIE bit in ICR0, the NMI interrupt is not detected for at least six bus clock cycles after the modification. When the INTMU bit in the CPUOPM is set to 1, the interrupt mask level (IMASK) in SR is automatically modified to level 15 on the acceptance of an NMI interrupt. When the INTMU bit in CPUOPM is cleared to 0, the IMASK value in SR is not affected by the acceptance of an NMI interrupt. ## 10.4.2 IRQ Interrupts IRQ interrupts are input by single-pin interrupts on pins IRQ/ $\overline{IRL7}$ to IRQ/ $\overline{IRL0}$ . IRQ interrupts are available when pins IRQ/ $\overline{IRL7}$ to IRQ/ $\overline{IRL0}$ are made to operate as IRQn (n = 0 to 7) independent interrupt inputs by setting the IRLM0 and IRLM1 bits in ICR0 to 1. The IRQnS1 and IRQnS0 bits in ICR1 are used to select one from among rising-edge, falling-edge, low-level, and high-level detection. A priority level (from 15 to 0) can be set for each input by writing to INTPRI. When an IRQ interrupt request is set for detection of the low level or high level, the IRQ interrupt pin input level should be held until the CPU has accepted the interrupt and started interrupt exception handling. When high- or low-level detection has been selected, usage or non-usage of the holding function for interrupt requests can be selected by setting or clearing the LSH bit in ICR0. When usage of the holding function has been selected (ICR0.LSH = 0), interrupt requests are held in the detection circuit and the interrupt request must be cleared in the exception handling routine after acceptance of the interrupt. For details, refer to section 10.7 Usage Notes. To select non-usage of the holding function, set the LSH bit in ICR0 to 1. In this case, the operation of IRQ level detection provides upward compatibility with the "level-sense IRQ mode" of current SH-4 products (here, too, the detection of high or low levels is selectable). Note: When high-or low-level detection is selected, once the interrupt request has been detected, the INTC holds the interrupt request as an interrupt source in INTREQ even if the level on the IRQ interrupt pin has been changed and canceled. The interrupt source is held until the CPU accepts any interrupt request (IRQ or not) or the corresponding interrupt mask bit is set to 1. Moreover, when the holding function is selected by clearing the LSH bit in ICR0 to 0, the interrupt request is held in the detection circuit. In this case, clearing of the interrupt request in the exception handling routine must be followed by clearing of the interrupt source setting being held in INTREQ. For details, see section 10.7 Usage Notes. When the INTMU bit in CPUOPM is set to 1, the interrupt mask level (IMASK) in SR is automatically modified to the level of an accepted interrupt. When the INTMU bit is cleared to 0, the IMASK value in SR is not affected by the acceptance of an interrupt. #### 10.4.3 IRL Interrupts IRL interrupts are input as combinations of levels on pins IRQ/IRL7 to IRQ/IRL4 or IRQ/IRL3 to IRQ/IRL0. The priority level is the value indicated by the levels (active low) on pins IRQ/IRL7 to IRQ/IRL4 or IRQ/IRL3 to IRQ/IRL0. The low level on all pins from IRQ/IRL7 to IRQ/IRL4 or IRQ/IRL3 to IRQ/IRL0 corresponds to the highest-level interrupt request (interrupt priority level 15), and the high level on all pins corresponds to no interrupt request (interrupt priority level 0). Figure 10.2 shows an example of IRL interrupt connection, and table 10.11 shows the correspondence between the combinations of levels on the IRL pins and priority. Figure 10.2 Example of IRL Interrupt Connection Table 10.11 IRL[3:0], IRL[7:4] Pins and Interrupt Levels | IRL3 or<br>IRL7 | IRL2 or<br>IRL6 | IRL1 or<br>IRL5 | IRLO or<br>IRL4 | Interrupt<br>Priority Level | Interrupt Request | |-----------------|-----------------|-----------------|-----------------|-----------------------------|----------------------------| | Low | Low | Low | Low | 15 | Level 15 interrupt request | | Low | Low | Low | High | 14 | Level 14 interrupt request | | Low | Low | High | Low | 13 | Level 13 interrupt request | | Low | Low | High | High | 12 | Level 12 interrupt request | | Low | High | Low | Low | 11 | Level 11 interrupt request | | Low | High | Low | High | 10 | Level 10 interrupt request | | Low | High | High | Low | 9 | Level 9 interrupt request | | Low | High | High | High | 8 | Level 8 interrupt request | | High | Low | Low | Low | 7 | Level 7 interrupt request | | High | Low | Low | High | 6 | Level 6 interrupt request | | High | Low | High | Low | 5 | Level 5 interrupt request | | High | Low | High | High | 4 | Level 4 interrupt request | | High | High | Low | Low | 3 | Level 3 interrupt request | | High | High | Low | High | 2 | Level 2 interrupt request | | High | High | High | Low | 1 | Level 1 interrupt request | | High | High | High | High | 0 | No interrupt request | | | | | | | | IRL interrupt detection requires a built-in noise-cancellation feature; that is, a mechanism to ensure that transient level changes on the IRL pins are not detected as interrupts. For this purpose, an IRL interrupt is not detected unless the levels sampled per bus-clock cycle remain unchanged for four consecutive cycles. The IRL interrupt priority level should be maintained until the CPU has accepted the interrupt and started interrupt exception handling. It is possible to change the priority level to a higher priority. When IRL level-encoded interrupts have been selected, usage or non-usage of the holding function for interrupt requests can be selected by clearing or setting the LSH bit in ICR0. When usage of the holding function has been selected (ICR0.LSH = 0), interrupt requests are held in the detection circuit and the interrupt request must be cleared in the exception handling routine after acceptance of the interrupt. For details, refer to section 10.7 Usage Notes. To select non-usage of the holding function, set the LSH bit in ICR0 to 1. In this case, the operation of IRL level detection provides upward compatibility with the level-encoded IRL interrupts on current SH-4 products. Note: There is no interrupt source register for IRL interrupt requests. When the holding function is in use, however, operation is as follows. If, after detection of an IRL interrupt, the levels on the IRL pins are changed or withdraw the interrupt before it has been accepted by the CPU, the detection circuit retains the highest detected priority level for IRL interrupts until the CPU accepts any interrupt request (IRL or not) or the corresponding mask bit has been set to 1. The interrupt exception handling routine must then clear the IRL interrupt request held in the detection circuit. For details, see section 10.7 Usage Notes. When the INTMU bit in CPUOPM is set to 1, the interrupt mask level (IMASK) in SR is automatically modified to the level of the accepted interrupt. When the INTMU bit is cleared to 0, the IMASK value in SR is not affected by the acceptance of an interrupt. ## 10.4.4 On-chip Module Interrupts On-chip module interrupts are interrupts generated by on-chip modules. The interrupt sources are not assigned unique interrupt vectors; however, the sources are reflected in the interrupt event register (INTEVT), so using the INTEVT value as a branch offset in the exception handling routine provides a convenient and useful way to identify the sources and handle the individual interrupts. A priority level from 31 to 0 can be set for each module by means of INT2PRI0 to INT2PRI7. The INTC rounds off the lowest order bit and sends a 4-bit code to the CPU. For details, see section 10.4.5, Interrupt Priority Levels of On-chip Module Interrupts. The interrupt mask level bits (IMASK) in SR are not affected by the processing of an on-chip module interrupt. Interrupt source flags and interrupt enable flags for on-chip modules should only be updated when the BL bit in SR is set to 1 or while the corresponding interrupt will not occur because its mask bit has been set. To prevent the erroneous acceptance of interrupts from sources that should have been updated, start by reading the on-chip module register that contains the corresponding flag, wait for the priority determination time shown in table 10.13 (i.e. the period required to read a register in INTC; this operation is driven by the peripheral clock), and then clear the BL bit to 0 or clear the corresponding interrupt mask. This will secure the necessary time internally. When a number of flags have to be updated, reading only the register containing the last flag to have been updated causes no problems. If flag updating is performed while the BL bit is cleared to 0, the program may jump to the interrupt handling routine when the INTEVT value is 0. In this case, interrupt processing is initiated due to the timing relationship between the updating of the flag and recognition of the interrupt request within this LSI. Processing can be continued without any problem after the execution of an RTE instruction. ## 10.4.5 Interrupt Priority Levels of On-chip Module Interrupts When any interrupt is generated, the INTC outputs the corresponding interrupt exception code (INTEVT code) to the CPU. The code identifies the individual interrupt source. When the CPU accepts an interrupt, the corresponding INTEVT code is indicated in INTEVT. Even without reading the interrupt source register of the INTC, the interrupt source can be identified by reading INTEVT of the CPU from the interrupt handler. Table 10.12 lists the sources of interrupts and the corresponding interrupt exception codes. An on-chip module interrupt source can be assigned any of 30 (5-bit) priority levels (see figure 10.3). The interrupt level-reception interface is four bits wide and thus handles 15 priority levels (with H'0 as the interrupt-request mask setting). The value in the INTC consists of five bits, one bit of which is an extension that allows the assignment of an individual priority level to each of the on-chip modules. When the CPU is notified of the priority, the lowest-order bit is rounded off to leave four bits of data. For example, two interrupt sources with priority levels set to H'1A and H'1B will both be output to the CPU as the 4-bit priority level H'D. That is, the two interrupt sources have the same priority value. However, although the rounded codes are the same for both interrupt sources, the interrupt with priority level H'1B clearly has priority when we consider the 5-bit data in the priority setting. That is, the 5-bit values in the fields shown in table 10.5 give INTC a way to differentiate between interrupts with the same four-bit priority level. even (H'D) INTC distinguishes between priority levels of H'1A and H'1B, Priority level H'01 acts as an interrupt request mask. INTC Priority level: H'01 O O O O O O CPU Priority level: H'0 (interrupt is masked) When multiple interrupt requests from on-chip modules occur simultaneously, the INTC processes the interrupt with the higher priority level; in the case above, the interrupt will be that corresponding to the H'1B priority level. However, if an external interrupt request is also generated at the same time the external interrupt request will have higher priority if it is; - an NMI interrupt request Priority level: an IRQ or IRL interrupt request that has the same priority level or higher priority level (H'D or greater in the case shown above). Priority level H'01 becomes H'00 with discarding of the lowest-order bit, so the CPU is not notified of the corresponding interrupt. The range of priority levels in the interrupt priority register thus H'02 to H'1F (30 priority levels). Figure 10.3 On-chip Module Interrupt Priority # 10.4.6 Interrupt Exception Handling and Priority Table 10.12 lists the codes for the interrupt event register (INTEVT) and the order of interrupt priority. Each interrupt source is assigned a unique INTEVT code. The start address of the exception handling routine is the same for all of the interrupt sources. Therefore, the INTEVT value is used to control branching at the start of the exception handling routine. For instance, the INTEVT values are suitable for use as branch offsets. The priority order of the on-chip modules is specified as desired by setting values from 31 to 2 in INT2PRI0 to INT2PRI7. Values 0 and 1 mask the corresponding interrupt. The priority values for the on-chip modules are returned to 0 by a reset. When interrupt sources share the same priority level and are generated simultaneously, they are handled according to the default priority order given in table 10.12. Values of INTPRI, INT2PRI0 to INT2PRI7, INTMSK0 to INTMSK2, and INT2MSKR should only be updated while the BL bit in SR is set to 1, or the corresponding interrupt is masking. To prevent erroneous interrupt acceptance, clear the BL bit to 0 after having read one of the interrupt priority level-setting registers, or clear the corresponding interrupt mask. This will secure the necessary timing internally. **Table 10.12 Interrupt Exception Handling and Priority** | In | nterrupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | |-------------------------------|-----------------------|----------------|-----------------------|-------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------| | NMI | _ | H'1C0 | 16 | _ | _ | _ | | High | | IRL<br>L: Low | IRL[7:4] = LLLL (H'0) | H'200 | 15 | INTMSK2[15]<br>INTMSKCLR2[15] | _ | _ | | <b></b> | | level<br>input | IRL[3:0] = LLLL (H'0) | _ | | INTMSK2[31]<br>INTMSKCLR2[31] | _ | _ | | | | H: High<br>level | IRL[7:4] = LLLH (H'1) | H'220 | 14 | INTMSK2[14]<br>INTMSKCLR2[14] | _ | _ | | | | input<br>(See table<br>10.11) | IRL[3:0] = LLLH (H'1) | _ | | INTMSK2[30]<br>INTMSKCLR2[30] | _ | _ | - | | | 10.11) | IRL[7:4] = LLHL (H'2) | H'240 | 13 | INTMSK2[13]<br>INTMSKCLR2[13] | _ | _ | | | | | IRL[3:0] = LLHL (H'2) | _ | | INTMSK2[29]<br>INTMSKCLR2[29] | _ | _ | | | | | IRL[7:4] = LLHH (H'3) | H'260 | 12 | INTMSK2[12]<br>INTMSKCLR2[12] | _ | _ | | | | | IRL[3:0] = LLHH (H'3) | _ | | INTMSK2[28]<br>INTMSKCLR2[28] | _ | _ | | | | | IRL[7:4] = LHLL (H'4) | H'280 | 11 | INTMSK2[11]<br>INTMSKCLR2[11] | _ | _ | | | | | IRL[3:0] = LHLL (H'4) | _ | | INTMSK2[27]<br>INTMSKCLR2[27] | _ | _ | • | | | | IRL[7:4] = LHLH (H'5) | H'2A0 | 10 | INTMSK2[10]<br>INTMSKCLR2[10] | _ | _ | | | | | IRL[3:0] = LHLH (H'5) | _ | | INTMSK2[26]<br>INTMSKCLR2[26] | _ | _ | • | | | | IRL[7:4] = LHHL (H'6) | H'2C0 | 9 | INTMSK2[9]<br>INTMSKCLR2[9] | _ | _ | | | | | IRL[3:0] = LHHL (H'6) | | | INTMSK2[25]<br>INTMSKCLR2[25] | _ | _ | | Low | | In | terrupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | |-------------------------------|------------------------------|----------------|-----------------------|-------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------| | IRL<br>L: Low | IRL[7:4] = LHHH (H'7) | H'2E0 | 8 | INTMSK2[8]<br>INTMSKCLR2[8] | _ | _ | | High | | level<br>input | IRL[3:0] = LHHH (H'7) | _ | | INTMSK2[24]<br>INTMSKCLR2[24] | _ | _ | • | | | H: High<br>level | IRL[7:4] = HLLL (H'8) | H'300 | 7 | INTMSK2[7]<br>INTMSKCLR2[7] | _ | _ | | | | input<br>(See table<br>10.11) | IRL[3:0] = HLLL (H'8) | _ | | INTMSK2[23]<br>INTMSKCLR2[23] | _ | _ | | | | , | IRL[7:4] = HLLH (H'9) | H'320 | 6 | INTMSK2[6]<br>INTMSKCLR2[6] | _ | _ | | | | | IRL[3:0] = HLLH (H'9) | _ | | INTMSK2[22]<br>INTMSKCLR2[22] | _ | _ | | | | | IRL [7:4] = HLHL (H'A) | - | 4 | INTMSK2[5]<br>INTMSKCLR2[5] | _ | _ | | | | | <u>IRL[3:0]</u> = HLHL (H'A) | | | INTMSK2[21]<br>INTMSKCLR2[21] | _ | _ | | | | | IRL[7:4] = HLHH (H'B) | | | INTMSK2[4]<br>INTMSKCLR2[4] | _ | _ | | | | | <u>IRL[3:0]</u> = HLHH (H'B) | | | INTMSK2[20]<br>INTMSKCLR2[20] | _ | _ | | | | | IRL[7:4] = HHLL (H'C) | H'380 | 3 | INTMSK2[3]<br>INTMSKCLR2[3] | _ | _ | | | | | <u>IRL[3:0]</u> = HHLL (H'C) | | | INTMSK2[19]<br>INTMSKCLR2[19] | _ | _ | | | | | IRL[7:4] = HHLH (H'D) | H'3A0 | 2 | INTMSK2[2]<br>INTMSKCLR2[2] | _ | _ | | | | | IRL[3:0] = HHLH (H'D) | _ | | INTMSK2[18]<br>INTMSKCLR2[18] | _ | _ | • | | | | IRL[7:4] = HHHL (H'E) | H'3C0 | 1 | INTMSK2[1]<br>INTMSKCLR2[1] | _ | _ | _ | | | | IRL[3:0] = HHHL (H'E) | | | INTMSK2[17]<br>INTMSKCLR2[17] | _ | _ | | Low | | lr | nterrupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | |---------|-----------------|----------------|-----------------------|-----------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------| | IRQ | IRQ[0] | H'240 | INTPRI<br>[31:28] | INTMSK0[31]<br>INTMSKCLR0<br>[31] | INTREQ<br>[31] | _ | High | High | | | IRQ[1] | H'280 | INTPRI<br>[27:24] | INTMSK0[30]<br>INTMSKCLR0<br>[30] | INTREQ<br>[30] | _ | | | | | IRQ[2] | H'2C0 | INTPRI<br>[23:20] | INTMSK0[29]<br>INTMSKCLR0<br>[29] | INTREQ<br>[29] | _ | - | | | | IRQ[3] | H'300 | INTPRI<br>[19:16] | INTMSK0[28]<br>INTMSKCLR0<br>[28] | INTREQ<br>[28] | _ | | | | | IRQ[4] | H'340 | INTPRI<br>[15:12] | INTMSK0[27]<br>INTMSKCLR0<br>[27] | INTREQ<br>[27] | _ | | | | | IRQ[5] | H'380 | INTPRI<br>[11:8] | INTMSK0[26]<br>INTMSKCLR0<br>[26] | INTREQ<br>[26] | _ | | | | | IRQ[6] | H'3C0 | INTPRI<br>[7:4] | INTMSK0[25]<br>INTMSKCLR0<br>[25] | INTREQ<br>[25] | _ | | | | | IRQ[7] | H'200 | INTPRI<br>[3:0] | INTMSK0[24]<br>INTMSKCLR0<br>[24] | INTREQ<br>[24] | _ | Low | | | RTC | ATI | H'480 | INT2PRI1 | INT2MSKR[2] | INT2A0[2] | INT2B1[0] | High | - | | | PRI | H'4A0 | [4:0] | INT2MSKCR[2] | INT2A1[2] | INT2B1[1] | <b>^</b> | | | | CUI | H'4C0 | • | | | INT2B1[2] | Low | | | WDT | ITI* | H'560 | INT2PRI2<br>[12:8] | INT2MSKR[5]<br>INT2MSKCR[5] | INT2A0[5]<br>INT2A1[5] | _ | | _ | | TMU-ch0 | TUNI0* | H'580 | INT2PRI0<br>[28:24] | INT2MSKR[0]<br>INT2MSKCR[0] | INT2A0[0]<br>INT2A1[0] | INT2B0[0] | | _ | | TMU-ch1 | TUNI1* | H'5A0 | INT2PRI0<br>[20:16] | _ | | INT2B0[1] | | _ | | TMU-ch2 | TUNI2* | H'5C0 | INT2PRI0<br>[12:8] | _ | | INT2B0[2] | | _ | | | TICPI2* | H'5E0 | INT2PRI0<br>[4:0] | | | INT2B0[3] | | Low | | Inte | errupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | | |----------|-------------------|----------------|-----------------------|-------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------|--| | H-UDI | H-UDII | H'600 | INT2PRI3<br>[28:24] | INT2MSKR[7]<br>INT2MSKCR[7] | INT2A0[7]<br>INT2A1[7] | _ | | High<br>♠ | | | DMAC(0) | DMINT0* | H'640 | INT2PRI3 | | INT2A0[8] | INT2B3[0] | High | - | | | | DMINT1* | H'660 | [20:16] | | INT2A1[8] | INT2B3[1] | <b>^</b> | | | | | DMINT2* | H'680 | • | | | INT2B3[2] | • | | | | | DMINT3* | H'6A0 | = | | | INT2B3[3] | • | | | | | DMAE (ch0 to 5)* | H'6C0 | = | | | INT2B3[12] | • | | | | | DMAE (ch6 to 11)* | _ | | | | INT2B3[13] | Low | | | | SCIF-ch0 | ERI0* | H'700 | INT2PRI2 | INT2MSKR[3] | INT2A0[3] | INT2B2[0] | High | | | | | RXI0* | H'720 | -<br>[28:24]<br>- | INT2MSKCR[3] | INT2A1[3] | INT2B2[1] | | | | | | BRI0* | H'740 | | | | INT2B2[2] | | | | | | TXI0* | H'760 | _ | | | INT2B2[3] | Low | | | | DMAC(0) | DMINT4* | H'780 | INT2PRI3<br>[20:16] | | INT2A0[8]<br>INT2A1[8] | INT2B3[4] | High | | | | | DMINT5* | H'7A0 | | | | INT2B3[5] | Low | | | | DMAC(1) | DMINT6* | H'7C0 | | | | INT2A0[9] | INT2B3[6] | High | | | | DMINT7* | H'7E0 | [12:8] | INT2MSKCR[9] | INT2A1[9] | INT2B3[7] | Low | | | | СТМ | CMTI | H'900 | INT2PRI4<br>[28:24] | INT2MSKR[12]<br>INT2MSKCR[12] | INT2A0[12]<br>INT2A1[12] | _ | | | | | HAC | HACI | H'980 | INT2PRI4<br>[20:16] | INT2MSKR[13]<br>INT2MSKCR[13] | INT2A0[13]<br>INT2A1[13] | _ | | | | | PCIC(0) | PCISERR | H'A00 | INT2PRI4<br>[12:8] | INT2MSKR[14]<br>INT2MSKCR[14] | INT2A0[14]<br>INT2A1[14] | INT2B4[0] | | - | | | PCIC(1) | PCIINTA | H'A20 | INT2PRI4<br>[4:0] | INT2MSKR[15]<br>INT2MSKCR[15] | INT2A0[15]<br>INT2A1[15] | INT2B4[1] | | | | | PCIC(2) | PCIINTB | H'A40 | INT2PRI5<br>[28:24] | INT2MSKR[16]<br>INT2MSKCR[16] | INT2A0[16]<br>INT2A1[16] | INT2B4[2] | | | | | PCIC(3) | PCIINTC | H'A60 | INT2PRI5<br>[20:16] | INT2MSKR[17]<br>INT2MSKCR[17] | INT2A0[17]<br>INT2A1[17] | INT2B4[3] | | | | | PCIC(4) | PCIINTD | H'A80 | INT2PRI5<br>[12:8] | INT2MSKR[18]<br>INT2MSKCR[18] | INT2A0[18]<br>INT2A1[18] | INT2B4[4] | | Low | | | Int | errupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | |----------|---------------|----------------|-----------------------|-------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------| | PCIC(5) | PCIERR | H'AA0 | | INT2MSKR[19] | | INT2B4[5] | High | High | | | PCIPWD3 | H'AC0 | [4:0] | INT2MSKCR[19] | INT2A1[19] | INT2B4[6] | lack | lack | | | PCIPWD2 | H'AE0 | - | | | INT2B4[7] | | | | | PCIPWD1 | H'B00 | _ | | | INT2B4[8] | | | | | PCIPWD0 | H'B20 | - | | | INT2B4[9] | Low | | | SCIF-ch1 | ERI1* | H'B80 | INT2PRI2 | INT2MSKR[4] | INT2A0[4] | INT2B2[4] | High | - | | | RXI1* | H'BA0 | [20:16] | INT2MSKCR[4] | INT2A1[4] | INT2B2[5] | | | | | BRI1* | H'BC0 | - | | | INT2B2[6] | | | | | TXI1* | H'BE0 | - | | | INT2B2[7] | Low | | | SIOF | SIOFI | H'C00 | INT2PRI6<br>[28:24] | INT2MSKR[14]<br>INT2MSKCR[14] | INT2A0[14]<br>INT2A1[14] | _ | | - | | HSPI | SPII | H'C80 | INT2PRI6<br>[20:16] | INT2MSKR[21]<br>INT2MSKCR[21] | INT2A0[21]<br>INT2A1[21] | _ | | | | MMCIF | FSTAT | H'D00 | | INT2MSKR[22] | INT2A0[22] | INT2B5[0] | High | | | | TRAN | H'D20 | [12:8] | INT2MSKCR[22] | INT2A1[22] | INT2B5[1] | <b>1</b> | | | | ERR | H'D40 | _ | | | INT2B5[2] | | | | | FRDY | H'D60 | _ | | | INT2B5[3] | Low | | | DMAC(1) | DMINT8* | H'D80 | INT2PRI3 | INT2MSKR[9] | INT2A0[9]<br>INT2A1[9] | INT2B3[8] | High | | | | DMINT9* | H'DA0 | [12:8] | INT2MSKCR[9] | | INT2B3[9] | <b></b> | | | | DMINT10* | H'DC0 | - | | | INT2B3[10] | | | | | DMINT11* | H'DE0 | - | | | INT2B3[11] | Low | | | TMU-ch3 | TUNI3* | H'E00 | INT2PRI1<br>[28:24] | INT2MSKR[1]<br>INT2MSKCR[1] | INT2A0[1]<br>INT2A1[1] | INT2B0[4] | | - | | TMU-ch4 | TUNI4* | H'E20 | INT2PRI1<br>[20:16] | - | | INT2B0[5] | | | | TMU-ch5 | TUNI5* | H'E40 | INT2PRI1<br>[12:8] | | | INT2B0[6] | | | | SSI | SSII | H'E80 | INT2PRI6<br>[4:0] | INT2MSKR[23]<br>INT2MSKCR[23] | INT2A0[23]<br>INT2A1[23] | _ | | Low | | In | nterrupt Source | INTEVT<br>Code | Interrupt<br>Priority | Mask/Clear<br>Register & Bit | Interrupt<br>Source<br>Register | Detail<br>Source<br>Register | Priority<br>within<br>Sets of<br>Sources | Default<br>Priority | |-------|------------------|----------------|-----------------------|------------------------------|---------------------------------|------------------------------|------------------------------------------|---------------------| | FLCTL | FLSTE* | H'F00 | | INT2MSKR[24] | INT2A0[24] | INT2B6[0] | High | High | | | FLTEND* | H'F20 | [28:24] | INT2MSKCR[24] | INT2A1[24] | INT2B6[1] | | 1 | | | FLTRQ0* H'F40 | | | INT2B6[2] | | | | | | | FLTRQ1* | H'F60 | - | | | INT2B6[3] | Low | _ | | GPIO | GPIOI0 (Port E0) | H'F80 | | INT2MSKR[25] | INT2A0[25] | INT2B7[0] | High | | | | GPIOI0 (Port E1) | _ | [20:16] | ] INT2MSKCR[25] | INT2A1[25] | INT2B7[1] | | | | | GPIOI0 (Port E2) | <del></del> | | | | INT2B7[2] | | | | | GPIOI1 (Port E3) | H'FA0 | - | | | INT2B7[8] | -<br>- | | | | GPIOI1 (Port E4) | <del></del> | | | | INT2B7[9] | | | | | GPIOI1 (Port E5) | <del></del> | | | | INT2B7[10] | | | | | GPIOI2 (Port H0) | H'FC0 | • | | | INT2B7[16] | | | | | GPIOI2 (Port H1) | | | | | INT2B7[17] | | | | | GPIOI2 (Port J0) | | | | INT2B7[18] | | | | | | GPIOI2 (Port K4) | | | | | INT2B7[19] | | | | | GPIOI3 (Port K5) | H'FE0 | - | | | INT2B7[24] | | | | | GPIOI3 (Port E6) | | | | | INT2B7[25] | Low | Low | Note: \* ITI: Interval timer interrupt TUNI0 to TUNI5: TMU channels 0 to 5 under flow interrupt TICPI2: TMU channel 2 input capture interrupt DMINT0 to DMINT11: Transfer end or half-end interrupts for DMAC channel 0 to 11 DMAE: DMAC address error interrupt (channel 0 to 11) ERIO, ERI1: SCIF channel 0, 1 receive error interrupts RXIO, RXI1: SCIF channel 0, 1 receive data full interrupts BRI0, BRI1: SCIF channel 0, 1 break interrupts TXI0, TXI1: SCIF channel 0, 1 transmission data empty interrupts FLSTE: FLCTL error interrupt FLTEND: FLCTL error interrupt FLTRQ0: FLCTL data FIFO transfer request interrupt FLTRQ1: FLCTL control code FIFO transfer request interrupt # 10.5 Operation #### 10.5.1 Interrupt Sequence The sequence of interrupt operations is described below. Figure 10.4 is the flowchart of the operations. - 1. Interrupt request sources send interrupt request signals to the INTC. - 2. The INTC selects the interrupt with the highest-priority among the interrupts that have been sent, according to the priority levels set in INTPRI and INT2PRI0 to INT2PRI7. Lower-priority interrupts are held as pending interrupts. If two of the interrupts have the same priority level or multiple interrupts are generated by a single module, the interrupt with the highest priority is selected according to table 10.12. - 3. The priority level of the interrupt selected by the INTC is compared with the interrupt mask level (IMASK) set in SR of the CPU. If the priority level is higher than the mask level, the INTC accepts the interrupt and sends an interrupt request signal to the CPU. - 4. The CPU accepts an interrupt at the next break between instructions. - 5. The interrupt source code is set in the interrupt event register (INTEVT). - 6. The SR and program counter (PC) are saved in SSR and SPC, respectively. At the same time, R15 is saved in SGR. - 7. The BL, MD, and RB bits in SR are set to 1. - 8. Execution jumps to the start address of the interrupt exception handling routine (the sum of the value set in the vector base register (VBR) and H'0000 0600). In the exception handling routine, branching with the INTEVT value as an offset provides a convenient way to differentiate between the interrupt sources. Execution thus branches to the handling routines for the individual interrupt sources. - Notes: 1. When the INTMU bit in the CPU operating mode register (CPUOPM) is set to 1, the interrupt mask level (IMASK) in SR is automatically set to the level of the accepted interrupt. When the INTMU bit is cleared to 0, the IMASK value in SR is not affected by the accepted interrupt. - 2. The interrupt source flag should be cleared in the interrupt handling routine. To ensure that an interrupt source which should have been cleared is not inadvertently accepted again, read the interrupt source flag after it has been cleared, wait for the time shown in table 10.8, and then clear the BL bit or execute an RTE instruction. - 3. The power-on reset initializes the values of the interrupt mask bits for IRQ interrupts, IRL interrupts, and interrupts for the on-chip modules. Thus, INTMSKCLR must be used to clear the interrupt mask setting (INTMSK) for any required IRQ, IRL, and on-chip module interrupts. Figure 10.4 Interrupt Operation Flowchart #### 10.5.2 Multiple Interrupts When multiple interrupts must be handled, the interrupt handling routine should include the following procedure: - 1. Identify the interrupt source by using the INTEVT code as an offset in branching to the corresponding interrupt handling routine. - 2. Clear the interrupt source in the corresponding interrupt handling routine. - 3. Save SSR and SPC on the stack. - 4. Clear the BL bit in SR. When the INTMU bit in CPUOPM is set to 1, the interrupt mask level (IMASK) in SR is automatically modified to the priority level of the accepted interrupt. When the INTMU bit in CPUOPM is cleared to 0, use software to set the IMASK bit in SR to the same priority level as the accepted interrupt. - 5. Execute processing as required in response to the interrupt. - 6. Set the BL bit in SR to 1. - 7. Restore SSR and SPC from the stack. - 8. Execute the RTE instruction. Following this procedure in the above order ensures that, if further interrupts are generated, an interrupt with higher priority than the one currently being handled can be accepted after step 4. This reduces the interrupt response time for urgent processing. ## 10.5.3 Interrupt Masking by MAI Bit Setting the MAI bit in ICR0 to 1 selects masking of interrupts while the NMI signal is low regardless of the BL and IMASK bit settings in SR. • Normal operation or sleep mode All other interrupts are masked while the NMI signal is low. Note that only NMI interrupts due to NMI signal input are generated. # 10.6 Interrupt Response Time Table 10.13 shows the components of the interrupt response time for the five classes of interrupt in terms of response time. The response time is the interval from generation of an interrupt request until the start of interrupt exception handling; i.e. until fetching of the first instruction of the exception handling routine. **Table 10.13 Interrupt Response Time** | | Formulae for Response Time | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|----------------------------------------------| | | | | | | On-chip | Modules | _ | | Item | | NMI | IRL | IRQ | Other than<br>GPIO/PCIC/<br>RTC | GPIO/PCIC/<br>RTC | Remarks | | Priority determination ti | me | 5Bcyc +<br>2Pcyc | 8Bcyc +<br>2Pcyc | 4Bcyc +<br>2Pcyc | 5Pcyc | 7Рсус | | | Wait time until t<br>CPU finishes th<br>current sequence | ie | | | S-1 (≥ 0)<br>× lcyc | | | | | Interval from the<br>start of interrupt<br>exception hand<br>(saving SR and<br>until a SuperHy<br>bus request is is<br>to fetch the first<br>instruction of the<br>exception hand<br>routine | t<br>ling<br>PC)<br>way<br>ssued | | | 11lcyc<br>+ 1Scyc | | | | | Response Totatime | al | (S + 10) lcyc<br>+ 1Scyc<br>+ 5Bcyc<br>+ 2Pcyc | (S + 10) lcyc<br>+ 1Scyc<br>+ 8Bcyc<br>+ 2Pcyc | (S + 10) lcyc<br>+ 1Scyc<br>+ 4Bcyc<br>+ 2Pcyc | (S + 10) lcyc<br>+ 1Scyc<br>+ 5Pcyc | (S + 10) lcyc<br>+ 1Scyc<br>+ 7Pcyc | | | Mini | imum | 29lcyc<br>+ Sxlcyc | 27lcyc<br>+ Sxlcyc | 35lcyc<br>+ Sxlcyc | 31lcyc<br>+ Sxlcyc | 39lcyc<br>+ Sxlcyc | When<br>lcyc:Scyc:<br>Bcyc:Pcyc<br>= 4:4:2:1 | [Legend] Icyc: Period of one CPU clock cycle Scyc: Period of one SuperHyway clock cycle Bcyc: Period of one bus clock cycle Pcyc: Period of one peripheral clock cycle S: Number of instruction execution states ## 10.7 Usage Notes ### 10.7.1 To Clear Interrupt Request When Holding Function Selected When an IRQ level-sense interrupt request or IRL level-encoded interrupt request (IRQ/IRL level interrupt request) is generated and the holding function is in use, the interrupt request must be cleared in the interrupt handling routine after it has been accepted. Figure 10.5 shows an example of an interrupt-handling routine to clear interrupt request holding in the detection circuit. Figure 10.5 Example of Interrupt Handling Routine To cancel an interrupt request after its acceptance by the CPU, the external device that generated the request must be notified of its acceptance. The method of notification might take the form of using the GPIO to output the acceptance level or interrupt pin information, or writing to a special address in the local bus space. It is necessary to consecutively execute writing to and reading from the GPIO register or the special location in the local bus space. After clearing an interrupt request that is held in the detection circuit, ensure that the time required for the CPU to detect the interrupt has elapsed. To ensure this time, consecutively execute writing to INTMSK0/1 and INTMSKCLR0/1 and reading of INTMSK0/1. # 10.7.2 Notes on Setting IRQ/IRL[7:0] Pin Function When switching between individual interrupt and level-encoded interrupt functions on the $IRQ/\overline{IRL[7:0]}$ pins, the INTC may wind up holding an interrupt that was generated by mistake. Therefore, to prevent the detection of such unintentional interrupts, mask all IRQ and IRL interrupts before switching between $IRQ/\overline{IRL[7:0]}$ pin functions. Table 10.14 Switching Sequence of IRQ/IRL[7:0] Pin Function | Sequence | item | Procedure | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 1 | IRL interrupt request and IRQ interrupt request masking | Write 1 to all bits in INTMSK0 and INTMSK1 | | 2 | Setting IRL/IRQ[7:4] pins to operate as | Write 0 to the OMSEL12 bit in OMSELR | | | interrupt-request pins | Write 0 to the PE6MD[1:0] bits in PECR | | 3 | Setting IRQ/IRL[7:0] pins for level-<br>encoded or individual interrupt request<br>input and setting usage of holding function<br>for IRQ level-sense or IRL interrupt | Set the IRLM[1:0] bits and the LSH bit in ICR0 | | 4 | Start of IRL and IRQ interrupt detection | Write 1 to the corresponding bit in INTMSKCLR0 and INTMSKCLR1 | ## 10.7.3 To clear IRQ and IRL interrupt requests The procedure for clearing interrupts held in the INTC is as follows. # • To clear IRL interrupt requests When the holding function is in use (ICR0.LSH = 0), clear an IRL interrupt request from the IRQ/IRL[3:0] pins by writing a 1 to the IM10 bit in INTMSK1, and clear an IRL interrupt request from the IRQ/IRL[7:4] pins by writing a 1 to the IM11 bit in the same register. IRL interrupt requests held in the detection circuit are not cleared even if each of the corresponding interrupt levels is masked by the setting in INTMSK2. When the holding function is not in use (ICR0.LSH = 1), interrupt requests are simply not held. # To clear IRQ level-sense interrupt requests When the holding function is in use (ICR0.LSH = 0), clear an IRQ level-sense interrupt request from the IRQ/ $\overline{IRL[7:0]}$ pins by writing a 1 to the corresponding mask bit (IM07 to IM00) of INTMSK0. IRQ interrupt requests held in the detection circuit are not cleared even if a 0 is written to the corresponding bit in INTPRI. The IRQ interrupt sources detected by the INTC (which will be cleared when they are accepted by the CPU) can be confirmed by reading INTREQ. When not using holding function (ICR0.LSH = 1), the interrupt request is not held but the interrupt source is set to the corresponding bit in INTREQ that is to be cleared when the CPU accepts it. ### • To clear IRQ edge-detection interrupt requests To clear an IRQ edge-detection interrupt request from the IRQ/ $\overline{IRL[7:0]}$ pins, read the value 1 from the corresponding IRn (n = 0 to 7) bit in INTREQ and then write a 0 to the same bit. An IRQ interrupt request detected by the INTC is not cleared even if a 1 is written to the corresponding bit in INTMSK0. # Section 11 Local Bus State Controller (LBSC) The local bus state controller (LBSC) divides the external memory space and outputs control signals corresponding to the specifications of various types of memory and bus interfaces. The LBSC enables the connection of SRAM or ROM, etc., to this LSI. It also supports the PCMCIA interface protocol, which is used to implement simplified system design and high-speed data transfers in a compact system. #### 11.1 Features The LBSC has the following features. - Controls six areas, areas 0 to 2 and 4 to 6, of an external memory space divided into seven areas - Maximum 64 Mbytes for each of areas 0 to 2 and 4 to 6 - Bus width of each area can be controlled through register settings (except area 0, which is controlled by the external pin setting) - Wait-cycle insertion by the $\overline{RDY}$ pin - Wait-cycle insertion can be controlled by a program - Types of memory are specifiable for connection to each area - Output of the control signals of memory to each area - Automatic wait cycle insertion to prevent data bus collisions on consecutive memory accesses - Insertion of cycles to ensure the setup time and hold time to the write strobe on a write cycle enables connection to low-speed memory - SRAM interface - Wait-cycle insertion can be controlled by a program - Insertion of the wait cycle through the RDY pin Connectable areas : 0 to 2 and 4 to 6 Settable bus widths: 32, 16, and 8 bits - Burst ROM interface - Wait-cycle insertion can be controlled by a program - Burst length specified by the register Connectable areas: 0 to 2 and 4 to 6 Settable bus widths: 32, 16, and 8 bits - MPX interface - Address/data multiplexing Connectable areas: 0 to 2 and 4 to 6 Settable bus width: 32 bits - Byte control SRAM interface - SRAM interface with byte control Connectable areas: 1 and 4 Settable bus widths: 32 and 16 bits - PCMCIA interface - Wait-cycle insertion can be controlled by a program - Bus sizing function for I/O bus width - Little endian Connectable areas: 5 and 6 Settable bus widths: 16 and 8 bits - Function for ATA device access Figure 11.1 shows a block diagram of the LBSC. Figure 11.1 LBSC Block Diagram # 11.2 Input/Output Pins Table 11.1 shows the LBSC pin configuration. **Table 11.1 Pin Configuration** | Pin Name | Function | I/O | Description | |---------------------------|-------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A25 to A0 | Address Bus | Output | Address output | | D31 to D0*1 | Data Bus | I/O | Data input/output | | BS | Bus Cycle Start | Output | Signal that indicates the start of a bus cycle. | | | | | Asserted once for a burst transfer when setting MPX interface. | | | | | Asserted each data cycle for a burst transfer when setting other interfaces. | | CS6 to CS4,<br>CS2 to CS0 | Chip Select 6 to 4 and 2 to 0 | Output | Chip select signal that indicates the area being accessed. $\overline{CS5}$ and $\overline{CS6}$ can also be used as $\overline{CE1A}$ to $\overline{CE1B}$ of PCMCIA. | | R/W | Read/Write | Output | Data bus input/output direction designation signal. Also used as PCMCIA interface write designation signal. | | RD/FRAME | Read/Cycle<br>Frame | Output | Strobe signal indicating a read cycle. FRAME signal when setting MPX interface. | | WE0/REG | Data Enable 0 | Output | When setting SRAM interface: write strobe signal for D7 to D0 | | | | | When setting PCMCIA interface: $\overline{\text{REG}}$ signal | | WE1 | Data Enable 1 | Output | When setting SRAM interface: write strobe signal for D15 to D8 | | | | | When setting PCMCIA interface: Write strobe signal | | WE2/IORD | Data Enable 2 | Output | When setting SRAM interface: write strobe signal for D23 to D16 | | | | | When setting PCMCIA interface: IORD signal | | WE3/IOWR | Data Enable 3 | Output | When setting SRAM interface: write strobe signal for D31 to D24 | | | | | When setting PCMCIA interface: IOWR signal | | RDY | Ready | Input | Wait cycle request signal | | Pin Name | Function | I/O | Description | |----------------------------------------------|-----------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------| | ĪOIS16*² | 16-Bit I/O | Input | 16-bit I/O signal when setting PCMCIA interface. Valid only in little endian mode | | BREQ*3 | Bus Release<br>Request | Input | Bus release request signal | | BACK | Bus Request<br>Acknowledge | Output | Bus release acknowledge signal | | CE2A* <sup>4</sup> ,<br>CE2B* <sup>4</sup> | PCMCIA Card<br>Select | Output | When setting PCMCIA, CE2A and CE2B | | MODE3* <sup>5</sup> ,<br>MODE4* <sup>5</sup> | Area 0 Bus<br>Width | Input | Signal setting area 0 bus width and MPX interface at power-on reset | | MODE5*6 | Endian<br>Switchover | Input | Endian setting at a power-on reset | | DACK0*7, 10 | DMA channel 0<br>transfer end<br>notification | Output | Strobe output from channel 0 to external device which has output DREQ0*11, regarding DMA transfer request | | DACK1*7, 10 | DMA channel 1<br>transfer end<br>notification | Output | Strobe output from channel 1 to external device which has output DREQ1*11, regarding DMA transfer request | | DACK2* <sup>8, 10</sup> | DMA channel 2<br>transfer end<br>notification | Output | Strobe output from channel 2 to external device which has output DREQ2*11, regarding DMA transfer request | | DACK3*9, 10 | DMA channel 3<br>transfer end<br>notification | Output | Strobe output from channel 3 to external device which has output DREQ3*11, regarding DMA transfer request | Notes: 1. These pins are multiplexed with the GPIO pins. - 2. This pin is multiplexed with the TMU/RTC and GPIO pin. - 3. This pin is multiplexed with the GPIO pin. - 4. When bits TYPE2 to TYPE0 in the CS5 bus control register (CS5BCR) are set to b'100, CE2A act as PCMCIA output pin, and bits TYPE2 to TYPE0 in the CS6 bus control register (CS6BCR) are set to B'100, CE2B act as PCMCIA output pin. - 5. This pin is multiplexed with the INTC and FLCTL pin. - 6. This pin is multiplexed with the SCIF, MMCIF and GPIO pin. - 7. This pin is multiplexed with the MODE control and GPIO pin. - 8. This pin is multiplexed with the MRESETOUT, H-UDI, and GPIO pin. - 9. This pin is multiplexed with the INTC, H-UDI and GPIO pin. - Can be selectable the polarity (initial state is low active). For details, see section 14, Direct Memory Access Controller (DMAC). - 11. Can be selectable the polarity and detection edge (initial state is low active). For details, see section 14, Direct Memory Access Controller (DMAC). #### 11.3 Area Overview ## 11.3.1 Space Divisions The architecture of this LSI provides a 32-bit address space. The virtual address space is divided into five areas (P0 to P4 areas) according to the upper address value. This LSI supports both a 29-bit and a 32-bit physical address space, and the LBSC supports a 29-bit physical address space. The 29-bit physical address space is divided into eight areas (areas 0 to 7) according to the upper three bits [28:26] of an address and the LBSC can control areas 0 to 2 and 4 to 6 as an external memory space. The maximum capacity of each area used as an external memory space is 64 Mbytes; the LBSC can control a total of 6 areas with a maximum capacity of 384 Mbytes as the external memory spaces. A virtual address can be allocated to any physical address through the address translation function of the MMU. For details, see section 7, Memory Management Unit (MMU). With the LBSC, various types of memory or PC cards can be connected to each of the six areas as shown in table 11.2, and accordingly output the chip select signals $(\overline{CSO})$ to $\overline{CS2}$ , $\overline{CS4}$ to $\overline{CS6}$ , $\overline{CE2A}$ and $\overline{CE2B}$ ). $\overline{CS0}$ to $\overline{CS2}$ are asserted when accessing areas 0 to 2 individually, and $\overline{CS4}$ to $\overline{CS6}$ are asserted when accessing areas 4 to 6 individually. When the PCMCIA interface is selected for area 5 or 6, $\overline{CE2A}$ or $\overline{CE2B}$ is asserted along with $\overline{CS5}$ and $\overline{CS6}$ for the bytes to be accessed. Area 3 is for DDR-SDRAM memory space and controlled by the DDR-SDRAM Interface (DDRIF). For details, see section 12, DDR-SDRAM Interface (DDRIF). Areas 2, 4, and 5 can also be used for the DDR-SDRAM memory space, and area 4 can also be used for the PCI memory space by setting the Memory Address Map Select Register (MMSELR). Area 7 is a reserved area. For the PCI memory space, see section 13, PCI Controller (PCIC). Both DDRIF and PCIC support a 32-bit physical address space in addition to a 29-bit address. For a 32-bit physical address, refer also to section 7.7, 32-Bit Address Extended mode. Figure 11.2 Correspondence between Virtual Address Space and External Memory Space of LBSC Table 11.2 LBSC External Memory Space Map | Area | External addresses | Size | Connectable Memory | Specifiable<br>Bus Width<br>(bits) | Access Size*8 | | |-------|-------------------------------|-----------|--------------------|------------------------------------|------------------------------------|--| | 0 | H'0000 0000 to | 64 Mbytes | SRAM | 8, 16, 32* <sup>1</sup> | 8/16/32 bits and | | | | H'03FF FFFF | | Burst ROM | 8, 16, 32* <sup>1</sup> | 32 bytes | | | | | | MPX | 32*1 | _ | | | 1 | H'0400 0000 to | 64 Mbytes | SRAM | 8, 16, 32*2 | 8/16/32 bits and | | | | H'07FF FFFF | | Burst ROM | 8, 16, 32*2 | 32 bytes | | | | | | MPX | 32*2 | _ | | | | | | Byte control SRAM | 16, 32* <sup>2</sup> | _ | | | 2*4 | H'0800 0000 to | 64 Mbytes | SRAM | 8, 16, 32*2 | 8/16/32 bits and<br>- 32 bytes<br> | | | | H'0BFF FFFF | | Burst ROM | 8, 16, 32*2 | | | | | | | MPX | 32* <sup>2</sup> | | | | | | | (DDR-SDRAM) | 32 | | | | 3*3 | H'0C00 0000 to<br>H'0FFF FFFF | 64 Mbytes | (DDR-SDRAM) | 32 | 8/16/32 bits and 32 bytes | | | 4*4,5 | H'1000 0000 to | 64 Mbytes | SRAM | 8, 16, 32*2 | 8/16/32 bits and 32 bytes | | | | H'13FF FFFF | | Burst ROM | 8, 16, 32* <sup>2</sup> | | | | | | | MPX | 32*2 | | | | | | | Byte control SRAM | 16, 32* <sup>2</sup> | <del>-</del> | | | | | | (DDR-SDRAM) | 32 | _ | | | | | | (PCI) | 32 | <del>-</del> | | | 5*4 | H'1400 0000 to | 64 Mbytes | SRAM | 8, 16, 32* <sup>2</sup> | 8/16/32 bits and | | | | H'17FF FFFF | | Burst ROM | 8, 16, 32* <sup>2</sup> | 32 bytes | | | | | | MPX | 32*2 | _ | | | | | | PCMCIA | 8, 16* <sup>2, 6</sup> | _ | | | | | | (DDR-SDRAM) | 32 | - | | | 6 | H'1800 0000 to | 64 Mbytes | SRAM | 8, 16, 32*2 | 8/16/32 bits and | | | | H'1BFF FFFF | | Burst ROM | 8, 16, 32*2 | 32 bytes | | | | | | MPX | 32*2 | - | | | | | | PCMCIA | 8, 16* <sup>2, 6</sup> | | | | Area | External addresses | Size | Connectable Memory | Specifiable<br>Bus Width<br>(bits) | Access Size*8 | |-------------------------|-------------------------------|-----------|--------------------|------------------------------------|---------------| | <b>7</b> * <sup>7</sup> | H'1C00 0000 to<br>H'1FFF FFFF | 64 Mbytes | _ | _ | _ | Notes: 1. The memory bus width is specified by external pins (MODE3 and MODE4). - 2. The memory bus width is specified by the register. - 3. Area 3 is used specifically for the DDR-SDRAM. For details, see section 12, DDR-SDRAM Interface (DDRIF). - 4. These areas can be used for the DDR-SDRAM by setting MMSELR. For details, see section 12, DDR-SDRAM Interface (DDRIF). - 5. This area can be used for the PCI memory by setting MMSELR. For details, see section 13, PCI Controller (PCIC). - 6. With the PCMCIA interface, the bus width is either 8 bits or 16 bits. - 7. Area 7 is a reserved area. If a reserved area is accessed, correct operation cannot be guaranteed. - 8. If 8 or 16 bytes access transfer by another LSI internal bus master module is being executed, the LBSC is executing two or four times 32-bit access individually. Figure 11.3 External Memory Space Allocation (29-bit address mode) RENESAS ### 11.3.2 Memory Bus Width The memory bus width of the LBSC can be set independently for each area. For area 0, a bus width of 8, 16, or 32 bits is set according to the external pin settings at a power-on reset by the PRESET pin. The correspondence between the external pins (MODE 4 and MODE 3) and the bus width at a power-on reset is shown below. **Table 11.3** Correspondence Between External Pins (MODE4 and MODE3) | Mode 4 | Mode 3 | Bus Width | |--------|--------|-----------------------------| | Low | Low | 32 bits (For MPX interface) | | Low | High | 8 bits | | High | Low | 16 bits | | High | High | 32 bits (Other than MPX) | When either the SRAM or ROM interface is used in areas 1 to 2 and 4 to 6, a bus width of 8, 16, or 32 bits can be selected through the CSn bus control register (CSnBCR). When the burst ROM interface is used, a bus width of 8, 16, or 32 bits can be selected. When the byte-control SRAM interface is used, a bus width of 16 or 32 bits can be selected. When the MPX interface is used, a bus width of 32 bits should be selected. When using the PCMCIA interface, a bus width of 8 or 16 bits should be selected. For details, see section 11.5.5, PCMCIA Interface. For details, see section 11.4.3, CSn Bus Control Register (CSnBCR). The bus width of the DDR-SDRAM and the PCI interfaces is 32 bits. For details, see section 12, DDR-SDRAM Interface (DDRIF), and section 13, PCI Controller (PCIC). The addresses of area 7 (H'1C00 0000 to H'1FFF FFFF) are reserved and must not be used. ## 11.3.3 Data Alignment This LSI supports the big endian and little endian methods of data alignment. The data alignment method is specified using the external pin (MODE5) at a power-on reset. Table 11.4 Correspondence Between External Pin (MODE5) and Endian | Mode 5 | Endian | |--------|---------------| | Low | Big endian | | High | Little endian | ## 11.3.4 PCMCIA Support This LSI supports the PCMCIA interface specifications for areas 5 and 6 in the external memory space. The IC memory card interface and I/O card interface prescribed in JEIDA specifications version 4.2 (PCMCIA2.1) are supported. Both the IC memory card interface and the I/O card interface are supported in areas 5 and 6 in the external memory space. The PCMCIA interface is only supported in little endian mode. **Table 11.5 PCMCIA Interface Features** | Item | Features | |---------------------------|------------------------------------------------------------------------------| | Access | Random access | | Data bus | 8/16 bits | | Memory type | Masked ROM, OTPROM, EPROM, flash memory, SRAM, ATA device | | Common memory capacity | Maximum 64 Mbytes | | Attribute memory capacity | Maximum 64 Mbytes | | Others | Dynamic bus sizing for I/O bus width, Access to ATA devices control register | **Table 11.6 PCMCIA Support Interface** | | IC Memory Card Interface | | | I/O Card Interface | | | | |-----|------------------------------|-------------------|--------------------------|------------------------------|-------|----------------------------------|-------------------------------| | Pin | Signal<br>Name* <sup>1</sup> | I/O* <sup>1</sup> | Function | Signal<br>Name* <sup>1</sup> | I/O*1 | Function | Corresponding Pin of this LSI | | 1 | GND | | Ground | GND | | Ground | _ | | 2 | D3 | I/O | Data | D3 | I/O | Data | D3 | | 3 | D4 | I/O | Data | D4 | I/O | Data | D4 | | 4 | D5 | I/O | Data | D5 | I/O | Data | D5 | | 5 | D6 | I/O | Data | D6 | I/O | Data | D6 | | 6 | D7 | I/O | Data | D7 | I/O | Data | D7 | | 7 | CE1 | I | Card enable | CE1 | I | Card enable | CS5 or CS6 | | 8 | A10 | I | Address | A10 | I | Address | A10 | | 9 | ŌE | I | Output enable | ŌĒ | I | Output enable | RD | | 10 | A11 | I | Address | A11 | I | Address | A11 | | 11 | A9 | I | Address | A9 | I | Address | A9 | | 12 | A8 | I | Address | A8 | I | Address | A8 | | 13 | A13 | l | Address | A13 | I | Address | A13 | | 14 | A14 | I | Address | A14 | I | Address | A14 | | 15 | WE | I | Write enable | WE | I | Write enable | WE1 | | 16 | READY | 0 | Ready | ĪREQ | 0 | Interrupt request | Sensed on port | | 17 | VCC | | Operation power supply | VCC | | Operation power supply | _ | | 18 | VPP1<br>(VPP) | | Programming power supply | VPP1<br>(VPP) | | Programming/<br>peripheral power | _ | | | . , | | | | | supply | | | 19 | A16 | I | Address | A16 | I | Address | A16 | | 20 | A15 | ı | Address | A15 | ı | Address | A15 | | 21 | A12 | l | Address | A12 | ı | Address | A12 | | 22 | A7 | l | Address | A7 | I | Address | A7 | | 23 | A6 | I | Address | A6 | I | Address | A6 | | 24 | A5 | I | Address | A5 | I | Address | A5 | | 25 | A4 | I | Address | A4 | I | Address | A4 | | 26 | A3 | I | Address | A3 | I | Address | A3 | | 27 | A2 | ı | Address | A2 | I | Address | A2 | | 28 | A1 | I | Address | A1 | I | Address | A1 | | 29 | A0 | I | Address | A0 | I | Address | A0 | Rev.1.00 Dec. 13, 2005 Page 326 of 1286 REJ09B0158-0100 | | IC Memory Card Interface | | | I/O Card Interface | | | | |-----|------------------------------|-------|-----------------|------------------------------|-------|-------------------------|-------------------------------| | Pin | Signal<br>Name* <sup>1</sup> | I/O*1 | Function | Signal<br>Name* <sup>1</sup> | I/O*1 | Function | Corresponding Pin of this LSI | | 30 | D0 | I/O | Data | D0 | I/O | Data | D0 | | 31 | D1 | I/O | Data | D1 | I/O | Data | D1 | | 32 | D2 | I/O | Data | D2 | I/O | Data | D2 | | 33 | WP*2 | 0 | Write protect | IOIS16 | 0 | 16-bit I/O port | IOIS16 | | 34 | GND | | Ground | GND | | Ground | _ | | 35 | GND | | Ground | GND | | Ground | _ | | 36 | CD1 | 0 | Card detection | CD1 | 0 | Card detection | Sensed on port | | 37 | D11 | I/O | Data | D11 | I/O | Data | D11 | | 38 | D12 | I/O | Data | D12 | I/O | Data | D12 | | 39 | D13 | I/O | Data | D13 | I/O | Data | D13 | | 40 | D14 | I/O | Data | D14 | I/O | Data | D14 | | 41 | D15 | I/O | Data | D15 | I/O | Data | D15 | | 42 | CE2 | I | Card enable | CE2 | ı | Card enable | CE2A or CE2B | | 43 | RFSH<br>(VS1) | I | Refresh request | RFSH<br>(VS1) | I | Refresh request | Output from port | | 44 | RSRVD | | Reserved | IORD | ı | I/O read | IORD | | 45 | RSRVD | | Reserved | IOWR | ı | I/O write | IOWR | | 46 | A17 | I | Address | A17 | ı | Address | A17 | | 47 | A18 | I | Address | A18 | ı | Address | A18 | | 48 | A19 | I | Address | A19 | ı | Address | A19 | | 49 | A20 | I | Address | A20 | ı | Address | A20 | | 50 | A21 | I | Address | A21 | ı | Address | A21 | | 51 | VCC | | Power supply | VCC | | Power supply | _ | | 52 | VPP2 | | Programming | VPP2 | | Programming/ | _ | | | (VPP) | | power supply | (VPP) | | peripheral power supply | | | 53 | A22 | I | Address | A22 | ı | Address | A22 | | 54 | A23 | I | Address | A23 | I | Address | A23 | | 55 | A24 | I | Address | A24 | I | Address | A24 | | 56 | A25 | I | Address | A25 | I | Address | A25 | | 57 | RSRVD | | Reserved | RSRVD | | Reserved | _ | | | IC Memory Card Interface | | | I/ | O Car | | | |-----|------------------------------|-------|-------------------------------------|------------------------------|-------|-------------------------------|-------------------------------| | Pin | Signal<br>Name* <sup>1</sup> | I/O*1 | Function | Signal<br>Name* <sup>1</sup> | I/O*1 | Function | Corresponding Pin of this LSI | | 58 | RESET | I | Reset | RESET | I | Reset | Output from port | | 59 | WAIT | 0 | Wait request | WAIT | 0 | Wait request | RDY*3 | | 60 | RSRVD | | Reserved | INPACK | 0 | Input acknowledge | _ | | 61 | REG | I | Attribute<br>memory space<br>select | REG | I | Attribute memory space select | REG | | 62 | BVD2 | 0 | Battery voltage detection | SPKR | 0 | Digital voice signal | Sensed on port | | 63 | BVD1 | 0 | Battery voltage detection | STSCHG | 0 | Card status change | Sensed on port | | 64 | D8 | I/O | Data | D8 | I/O | Data | D8 | | 65 | D9 | I/O | Data | D9 | I/O | Data | D9 | | 66 | D10 | I/O | Data | D10 | I/O | Data | D10 | | 67 | CD2 | 0 | Card detection | CD2 | 0 | Card detection | Sensed on port | | 68 | GND | | Ground | GND | | Ground | _ | Notes: 1. I/O means input/output on the side of the PCMCIA card. The polarity of the PCMCIA card interface means that on the side of the card, while the polarity of the corresponding pin of this LSI means that on the side of this LSI. - 2. WP is not supported. - 3. Check the polarity. # 11.4 Register Descriptions Table 11.7 shows the LBSC register configuration. Table 11.8 shows the register state in each processing mode. **Table 11.7 Register Configuration** | Abbrev. | R/W | P4 Address | Area 7<br>Address | Access<br>Size* | |---------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MMSELR | R/W | H'FF40 0020 | H'1F40 0020 | 32 | | BCR | R/W | H'FF80 1000 | H'1F80 1000 | 32 | | CS0BCR | R/W | H'FF80 2000 | H'1F80 2000 | 32 | | CS1BCR | R/W | H'FF80 2010 | H'1F80 2010 | 32 | | CS2BCR | R/W | H'FF80 2020 | H'1F80 2020 | 32 | | CS4BCR | R/W | H'FF80 2040 | H'1F80 2040 | 32 | | CS5BCR | R/W | H'FF80 2050 | H'1F80 2050 | 32 | | CS6BCR | R/W | H'FF80 2060 | H'1F80 2060 | 32 | | CS0WCR | R/W | H'FF80 2008 | H'1F80 2008 | 32 | | CS1WCR | R/W | H'FF80 2018 | H'1F80 2018 | 32 | | CS2WCR | R/W | H'FF80 2028 | H'1F80 2028 | 32 | | CS4WCR | R/W | H'FF80 2048 | H'1F80 2048 | 32 | | CS5WCR | R/W | H'FF80 2058 | H'1F80 2058 | 32 | | CS6WCR | R/W | H'FF80 2068 | H'1F80 2068 | 32 | | CS5PCR | R/W | H'FF80 2070 | H'1F80 2070 | 32 | | CS6PCR | R/W | H'FF80 2080 | H'1F80 2080 | 32 | | | MMSELR BCR CS0BCR CS1BCR CS2BCR CS4BCR CS5BCR CS6BCR CS0WCR CS1WCR CS2WCR CS4WCR CS4WCR CS5WCR CS5WCR CS5WCR CS5WCR CS5WCR CS5WCR | MMSELR R/W BCR R/W CS0BCR R/W CS1BCR R/W CS2BCR R/W CS4BCR R/W CS5BCR R/W CS5BCR R/W CS6BCR R/W CS6WCR R/W CS2WCR R/W CS2WCR R/W CS5WCR R/W CS5WCR R/W CS5WCR R/W CS5WCR R/W | MMSELR R/W H'FF40 0020 BCR R/W H'FF80 1000 CS0BCR R/W H'FF80 2000 CS1BCR R/W H'FF80 2010 CS2BCR R/W H'FF80 2020 CS4BCR R/W H'FF80 2040 CS5BCR R/W H'FF80 2050 CS6BCR R/W H'FF80 2060 CS0WCR R/W H'FF80 2008 CS1WCR R/W H'FF80 2018 CS2WCR R/W H'FF80 2048 CS4WCR R/W H'FF80 2058 CS5WCR R/W H'FF80 2068 CS5PCR R/W H'FF80 2070 | Abbrev. R/W P4 Address Address MMSELR R/W H'FF40 0020 H'1F40 0020 BCR R/W H'FF80 1000 H'1F80 1000 CS0BCR R/W H'FF80 2000 H'1F80 2000 CS1BCR R/W H'FF80 2010 H'1F80 2010 CS2BCR R/W H'FF80 2020 H'1F80 2020 CS4BCR R/W H'FF80 2040 H'1F80 2040 CS5BCR R/W H'FF80 2050 H'1F80 2050 CS6BCR R/W H'FF80 2050 H'1F80 2060 CS0WCR R/W H'FF80 2008 H'1F80 2008 CS1WCR R/W H'FF80 2018 H'1F80 2018 CS2WCR R/W H'FF80 2028 H'1F80 2028 CS4WCR R/W H'FF80 2048 H'1F80 2048 CS5WCR R/W H'FF80 2058 H'1F80 2058 CS6WCR R/W H'FF80 2068 H'1F80 2068 | Note: \* Do not access registers with other than the designated access size. **Table 11.8 Register State in Each Processing Mode** | Register Name | Abbrev. | Power-On Reset | Manual Reset | Sleep | |------------------------------------|---------|----------------|--------------|----------| | Memory Address Map Select Register | MMSELR | H'0000 0000 | H'0000 0000 | Retained | | Bus Control Register | BCR | H'x000 0000 | Retained | Retained | | CS0 Bus Control Register | CS0BCR | H'7777 7770 | Retained | Retained | | CS1 Bus Control Register | CS1BCR | H'7777 7770 | Retained | Retained | | CS2 Bus Control Register | CS2BCR | H'7777 7770 | Retained | Retained | | CS4 Bus Control Register | CS4BCR | H'7777 7770 | Retained | Retained | | CS5 Bus Control Register | CS5BCR | H'7777 7770 | Retained | Retained | | CS6 Bus Control Register | CS6BCR | H'7777 7770 | Retained | Retained | | CS0 Wait Control Register | CS0WCR | H'7777 770F | Retained | Retained | | CS1 Wait Control Register | CS1WCR | H'7777 770F | Retained | Retained | | CS2 Wait Control Register | CS2WCR | H'7777 770F | Retained | Retained | | CS4 Wait Control Register | CS4WCR | H'7777 770F | Retained | Retained | | CS5 Wait Control Register | CS5WCR | H'7777 770F | Retained | Retained | | CS6 Wait Control Register | CS6WCR | H'7777 770F | Retained | Retained | | CS5 PCMCIA Control Register | CS5PCR | H'7700 0000 | Retained | Retained | | CS6 PCMCIA Control Register | CS6PCR | H'7700 0000 | Retained | Retained | ## 11.4.1 Memory Address Map Select Register (MMSELR) MMSELR is a 32-bit register that selects memory address maps for areas 2 to 5. This register should be accessed at the address H'FF40 0020 in longword. Writing is accepted only when the upper 16-bit data is H'A5A5 to prevent unintentional writing. The upper 29 bits are always read as 0. This register is initialized by a power-on reset or a manual reset. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----| | | _ | | | | | | _ | _ | _ | | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | | | _ | _ | _ | _ | | _ | | | А | REASE | L | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------| | 31 to 16 | _ | All 0 | R/W | Reserved | | | | | | Set these bits to H'A5A5 only when writing to AREASEL bits in this register. | | | | | | These bits are always read as 0. | | 15 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | | | Initial | | | |--------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 to 0 | AREASEL | 000 | R/W | DDRIF/PCIC Memory Space Select | | | | | | 000: Sets area 3 (H'0C00 0000 to H'0FFF FFFF) as the DDRIF space and other areas as the LBSC space | | | | | | 001: Sets area 3 (H'0C00 0000 to H'0FFF FFFF) as the DDRIF space, area 4 (H'1000 0000 to H'13FF FFFF) as the PCI memory space, and other areas as the LBSC space | | | | | | 010: Sets areas 2 and 3 (H'0800 0000 to H'0FFF FFFF) as the DDRIF space and other areas as the LBSC space | | | | | | 011: Sets areas 2 and 3 (H'0800 0000 to H'0FFF FFFF) as the DDRIF space, area 4 (H'1000 0000 to H'13FF FFFF) as the PCI memory space, and other areas as the LBSC space | | | | | | 100: Sets areas 2 to 5 (H'0800 0000 to H'17FF FFFF) as the DDRIF space | | | | | | 101: Setting prohibited | | | | | | 110: Setting prohibited | | | | | | 111: Setting prohibited | The MMSELR must be written by the CPU. Writing to MMSELR, the DMAC or PCIC module must be set not to access to any resources, and all processing should be finished (for example, the SYNCO instruction preceding the MOV instruction should be executed) before MMSELR is modified. In addition, execute the MOV instruction to read out MMSELR (a dummy read) twice and the SYNCO instruction in succession immediately after a MOV instruction of write to MMSELR. # Example: | MOV.L | #H'FF400020, R0 | ; | |-------|------------------|---------------------------------------| | MOV.L | #MMSELR_DATA, R1 | ; MMSELR_DATA=Writing value of MMSELR | | SYNCO | | ; (upper word=H'A5A5) | | MOV.L | R1, @R0 | ; Writing to MMSELR | | MOV.L | @R0, R2 | | | MOV.L | @R0, R2 | | | SYNCO | | | | | | | The instruction to modify the value of the MMSELR should be allocated non-cacheable P2 area and an address that will not be affected by an address map change. Write to MMSELR before enabling the Instruction cache, Operand cache, and MMU address translation, and then do not write to it again until after power-on reset or manual reset. ## 11.4.2 Bus Control Register (BCR) BCR is a 32-bit readable/writable register that specifies the function and bus cycle status for each area. BCR is initialized to H'0000 0000 in big endian or H'8000 0000 in little endian by a power-on reset, but is not initialized by a manual reset mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------------|------------|----|----|----|------|----|------|-----|-------|---------|-----|--------|-----|------------|------------| | | END<br>IAN | _ | _ | _ | | DPUP | _ | OPUP | | )ACKB | ST[3:0] | | _ | _ | BREQ<br>EN | DMA<br>BST | | Initial value: | 0/1* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R/W | R | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | HIZ<br>CNT | _ | 1 | - | _ | _ | _ | l | | | AS | SYNC[6 | :0] | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R | R | R | R | R | R | R | R/W Note: \* The intial value of the endian bit (bit 31) depends on the MODE5 pin setting. | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | ENDIAN | 0/1 | R | Endian Flag | | | | | | The value of the external pin (MODE5) designating the endian mode is sampled at a power-on reset by the PRESET pin. This bit determines the endian mode of all spaces. | | | | | | <ol> <li>Indicates that the external pin (MODE5) designating<br/>the endian mode is low at a power-on reset and big-<br/>endian mode is specified for this LSI.</li> </ol> | | | | | | <ol> <li>Indicates that the external pin (MODE5) designating<br/>the endian mode is high at a power-on reset and<br/>little-endian mode is specified for this LSI.</li> </ol> | | 30 to 27 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | DPUP | 0 | R/W | Data Pin Pull-Up Resistor Control | | | | | | Specifies the pull-up resistor state of the data pins (D31 to D0). This bit is initialized by a power-on reset. The pins are not pulled up when access is performed or when the bus is released, even if the pull-up resistor is on. | | | | | | 0: Cycles in which the pull-up resistors of the data pins (D31 to D0) are turned on are inserted before and after a memory access.* | | | | | | 1: Pull-up resistor is off for data pins (D31 to D0). | | | | | | Note: * We recommend that a pull-up resistor be externally connected to the data pins if it is required. | | 25 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 24 | OPUP | 0 | R/W | Control Output Pin Pull-Up Resistor Control | | | | | | Specifies the pull-up resistor state (A25 to A0, BS, CS0 to CS2, CS4 to CS6, RD/FRAME, WE, R/W, CE2A, and CE2B) when the control output pins are high-impedance. This bit is initialized by a power-on reset. | | | | | | 0: Pull-up resistors are on for control output pins (A25 to A0, BS, CS0 to CS2, CS4 to CS6, RD/FRAME, WE, R/W, CE2A, and CE2B) | | | | | | 1: Pull-up resistors are off for control output pins (A25 to A0, BS, CS0 to CS2, CS4 to CS6, RD/FRAME, WE, R/W, CE2A, and CE2B) | | 23 to 20 | DACKBST | All 0 | R/W | DACK Burst | | | [3:0] | | | Select the assert period of $\overline{DACK0}$ to $\overline{DACK3}$ signals. | | | | | | <ol> <li>DACK signals asserted in synchronization with the<br/>bus cycle.</li> </ol> | | | | | | DACK signals remain asserted from burst start to end in DMA burst transfer mode | | | | | | Only set to 1 when the area of a DACK assertion in DMA transfer is the PCMCIA interface memory area, otherwise this bit should be cleared to 0. | | | | | | DACKBST[3]: DACK3 | | | | | | DACKBST[2]: DACK2 | | | | | | DACKBST[1]: DACK1 | | | | | | DACKBST[0]: DACK0 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19, 18 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 17 | BREQEN | 0 | R/W | BREQ Enable | | | | | | Indicates whether or not an external bus request can be accepted. This bit is initialized to the state where an external bus request is not accepted at a power-on reset. | | | | | | 0: An external bus request is not accepted | | | | | | 1: An external bus request is accepted | | 16 | DMABST | 0 | R/W | DMAC Burst Mode Transfer Priority Setting | | | | | | Specifies the priority of burst mode transfers by the DMAC. When this bit is cleared to 0, the priority is as follows: bus release, DMAC (burst mode), CPU, DMAC, PCIC. When this bit is set to 1, the bus release is not performed until completion of the DMAC burst transfer. This bit is initialized at a power-on reset. | | | | | | 0: DMAC burst mode transfer priority setting off | | | | | | 1: DMAC burst mode transfer priority setting on | | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 14 | HIZCNT | 0 | R/W | High Impedance (Hi-Z) Control | | | | | | Specifies the state of signals $\overline{\text{WE}}$ and $\overline{\text{RD}}/\overline{\text{FRAME}}$ during the bus-released state. | | | | | | <ol> <li>Signals of WE and RD/FRAME are high-impedance<br/>during the bus-released state</li> </ol> | | | | | | 1: Signals of $\overline{\text{WE}}$ and $\overline{\text{RD}}/\overline{\text{FRAME}}$ are output during the bus-released state | | 13 to 7 | _ | 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | | | Initial | | | |--------|------------|---------|-----|--------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 6 to 0 | ASYNC[6:0] | All 0 | R/W | Asynchronous Input | | | | | | Enable asynchronous input to the corresponding pins. | | | | | | <ol> <li>Input signals to the corresponding pins must be<br/>synchronized with CLKOUT</li> </ol> | | | | | | <ol> <li>Input signals to the corresponding pins can be<br/>asynchronous to CLKOUT</li> </ol> | | | | | | ASYNC[6]: DREQ3 | | | | | | ASYNC[5]: DREQ2 | | | | | | ASYNC[4]: DREQ1 | | | | | | ASYNC[3]: DREQ0 | | | | | | ASYNC[2]: IOIS16 | | | | | | ASYNC[1]: BREQ | | | | | | ASYNC[0]: RDY | ### 11.4.3 CSn Bus Control Register (CSnBCR) CSnBCR are 32-bit readable/writable registers that specify the bus width for area n (n = 0 to 2 and 4 to 6), numbers of wait, setup, and hold cycles to be inserted, burst length, and memory types. Some types of memory continue to drive the data bus immediately after the read signal is inactivated. Therefore, a data bus collision may occur when there is consecutive memory access to different areas or writing to a memory immediately after reading. This LSI automatically inserts the number of idle cycles set by CSnBCR to prevent data bus collision. CSnBCR is initialized to H'7777 7770 by a power-on reset, but is not initialized by a manual reset. Do not access external memory space other than area 0 until the CSnBCR initialization is completed. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|--------|--------|-----|---------|--------|---------|-------|-----|----------|-----|-----|------|------|-----|-----| | | | | IWW | | _ | ı | IWRWD | | | IWRWS | | | _ | | | | | Initial value: | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W: | R | R/W | R/W | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | IWRRS | ; | BS | BST | | SZ | | RDSPL BW | | MPX | | TYPE | | | | Initial value: | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R/W | R/W | R/W | R/W | R/W* | R/W* | R/W | R/W | R/W | R/W | R/W* | R/W | R/W | R/W | | | Note: | * Bits | SZ and | MPX | in CS0I | 3CR ar | e read- | only. | | | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 30 to 28 | IWW | 111 | R/W | Idle Cycles between Write-Read/Write-Write | | | | | | Specify the number of idle cycles to be inserted after an access to a memory connected to the space is completed. The target cycles are write-read cycles and write-write cycles. For details, see section 11.5.8, Wait Cycles between Accesses. | | | | | | 000: No idle cycle inserted | | | | | | 001: 1 idle cycle inserted | | | | | | 010: 2 idle cycles inserted | | | | | | 011: 3 idle cycles inserted | | | | | | 100: 4 idle cycles inserted | | | | | | 101: 5 idle cycles inserted | | | | | | 110: 6 idle cycles inserted | | | | | | 111: 7 idle cycles inserted | | 27 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 26 to 24 | IWRWD | 111 | R/W | Idle Cycles between Read-Write to Different Spaces | | | | | | Specify the number of idle cycles to be inserted after an access to a memory connected to the space is completed. The target cycles are read-write cycles to different spaces. For details, see section 11.5.8, Wait Cycles between Accesses. | | | | | | 000: No idle cycle inserted | | | | | | 001: 1 idle cycle inserted | | | | | | 010: 2 idle cycles inserted | | | | | | 011: 3 idle cycles inserted | | | | | | 100: 4 idle cycles inserted | | | | | | 101: 5 idle cycles inserted | | | | | | 110: 6 idle cycles inserted | | | | | | 111: 7 idle cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 22 to 20 | IWRWS | 111 | R/W | Idle Cycles between Read-Write to Same Space | | | | | | Specify the number of idle cycles to be inserted after an access to a memory connected to the space is completed. The target cycles are read-write cycles to the same space. For details, see section 11.5.8, Wait Cycles between Accesses. | | | | | | 000: No idle cycle inserted | | | | | | 001: 1 idle cycle inserted | | | | | | 010: 2 idle cycles inserted | | | | | | 011: 3 idle cycles inserted | | | | | | 100: 4 idle cycles inserted | | | | | | 101: 5 idle cycles inserted | | | | | | 110: 6 idle cycles inserted | | | | | | 111: 7 idle cycles inserted | | 19 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 18 to 16 | IWRRD | 111 | R/W | Idle Cycles between Read-Read to Different Spaces | | | | | | Specify the number of idle cycles to be inserted after an access to a memory connected to the space is completed. The target cycles are read-read cycles to different spaces. For details, see section 11.5.8, Wait Cycles between Accesses. | | | | | | 000: No idle cycle inserted | | | | | | 001: 1 idle cycle inserted | | | | | | 010: 2 idle cycles inserted | | | | | | 011: 3 idle cycles inserted | | | | | | 100: 4 idle cycles inserted | | | | | | 101: 5 idle cycles inserted | | | | | | 110: 6 idle cycles inserted | | | | | | 111: 7 idle cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 14 to 12 | IWRRS | 111 | R/W | Idle Cycles between Read-Read to Same Space | | | | | | Specify the number of idle cycles to be inserted after an access to a memory connected to the space is completed. The target cycles are read-read cycles to the same space. For details, see section 11.5.8, Wait Cycles between Accesses. | | | | | | 000: No idle cycle inserted | | | | | | 001: 1 idle cycle inserted | | | | | | 010: 2 idle cycles inserted | | | | | | 011: 3 idle cycles inserted | | | | | | 100: 4 idle cycles inserted | | | | | | 101: 5 idle cycles inserted | | | | | | 110: 6 idle cycles inserted | | | | | | 111: 7 idle cycles inserted | | 11, 10 | BST | 01 | R/W | Burst Length | | | | | | When a burst ROM interface is used, these bits specify<br>the number of accesses in a burst. The MPX interface<br>is not affected. | | | | | | 00: 4 consecutive accesses (Can be used with 8-, 16-, or 32-bit bus width) | | | | | | 01: 8 consecutive accesses (Can be used with 8-, 16-, or 32-bit bus width) | | | | | | <ol><li>10: 16 consecutive accesses (Can be used with 8-, or<br/>16-bit bus width)</li></ol> | | | | | | 11: 32 consecutive accesses (Can be used with 8-bit bus width) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9, 8 | SZ | 11 | R/W* | Bus Width | | | | | | Specify the bus width. Set to 11 for the MPX interface, and set to 10 or 11 for the byte control SRAM interface. In CS0BCR, the external pins (MODE3 and MODE4) are sampled at a power-on reset. | | | | | | 00: Reserved | | | | | | 01: 8 bits | | | | | | 10: 16 bits | | | | | | 11: 32 bits | | | | | | Note: * Bits SZ in CS0BCR are read-only. The SZ bits in CS0BCR are set to 11 when area 0 is set to the MPX interface by the MODE3 and MODE4 pins. | | 7 | RDSPL | 0 | R/W | RD Hold Cycle | | | | | | Specifies the number of cycles to be inserted into the RD assertion period to elongate the data hold time for the read data sample timing. When setting this bit to 1, specify the number of RD negation-CSn negation delay cycles as 1 or more by setting the RDH bit in CSnWCR. Also the RD negation-CSn negation delay cycle is reduced by 1 cycle when this bit is set to 1 (Available only when the SRAM interface or byte control SRAM interface). | | | | | | 0: No hold cycle inserted | | | | | | 1: 1 hold cycle inserted | | 6 to 4 | BW | 111 | R/W | Burst Pitch | | | | | | When the burst ROM interface is used, these bits specify the number of wait cycles to be inserted after the second data access in a burst transfer. | | | | | | 000: No idle cycle inserted, RDY signal disabled | | | | | | 001: 1 idle cycle inserted, RDY signal enabled | | | | | | 010: 2 idle cycles inserted, RDY signal enabled | | | | | | 011: 3 idle cycles inserted, RDY signal enabled | | | | | | 100: 4 idle cycles inserted, RDY signal enabled | | | | | | 101: 5 idle cycles inserted, RDY signal enabled | | | | | | 110: 6 idle cycles inserted, RDY signal enabled | | | | | | 111: 7 idle cycles inserted, RDY signal enabled | | D: | Dit Name | Initial | D /// | Description | |--------|----------|---------|-------|--------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | MPX | 0 | R/W* | MPX Interface Setting | | | | | | Selects the type of MPX interface | | | | | | 0: Interface that is specified by TYPE bits | | | | | | 1: MPX interface selected | | | | | | Note: * The MPX bit in CS0BCR is read-only. | | 2 to 0 | TYPE | 000 | R/W | Memory Type Setting | | | | | | Specify the type of memory connected to the space. | | | | | | 000: SRAM (Initial value) | | | | | | 001: SRAM with byte-control*1 | | | | | | 010: Burst ROM (burst at read/SRAM at write) | | | | | | 011: Reserved (Setting prohibited) | | | | | | 100: PCMCIA *2 | | | | | | 101: Reserved (Setting prohibited) | | | | | | 110: Reserved (Setting prohibited) | | | | | | 111: Reserved (Setting prohibited) | | | | | | Note: 1. Setting possible only in CS1BCR and CS4BCR | | | | | | <ol><li>Setting possible only in CS5BCR and CS6BCR</li></ol> | ## 11.4.4 CSn Wait Control Register (CSnWCR) CSnWCR (n = 0 to 2, 4 to 6) are 32-bit readable/writable registers that specify the number of wait cycles to be inserted, the pitch of data access for burst memory accesses, and the number of cycles to be inserted for the address setup time to the read/write strobe assertion or for the data hold time from the write strobe negation. CSnBCR is initialized to H'7777 770F by a power-on reset, but is not initialized by a manual reset. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|-----|-----|-----|-----|-----|-----|-----|----|-----|-----|-----|-----|-----|------|-----| | | _ | | ADS | | | | ADH | | | | RDS | | | | RDH | | | Initial value: | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W: | R | R/W | R/W | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | WTS | | | | WTH | | | | BSH | | | IW[ | 3:0] | | | Initial value: | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W: | R | R/W R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 30 to 28 | ADS | 111 | R/W | Address Setup Cycle | | | | | | Specify the number of cycles to be inserted to ensure the address setup time to the $\overline{CSn}$ assertion. (Available only when the SRAM interface, byte control SRAM interface, or burst ROM interface is selected.) | | | | | | Clear to 0 when using PCMCIA interface. | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 26 to 24 | ADH | 111 | R/W | Address Hold Cycle | | | | | | Specify the number of cycles to be inserted to ensure the address hold time to the $\overline{\text{CSn}}$ negation. (Available only when the SRAM interface, byte control SRAM interface, or burst ROM interface is selected.) | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | 23 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 22 to 20 | RDS | 111 | R/W | RD Setup Cycle (CSn Assertion-RD Assertion Delay Cycle) | | | | | | Specify the number of cycles to be inserted form $\overline{\text{CSn}}$ assertion to $\overline{\text{RD}}$ assertion (Available only when the SRAM interface, byte control SRAM interface, or burst ROM interface is selected.) | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 18 to 16 | RDH | 111 | R/W | RD Hold Cycle (RD Negation-CSn Negation Delay Cycle) | | | | | | Specify the number of cycles to be inserted from $\overline{\text{RD}}$ negation to $\overline{\text{CSn}}$ negation. (Available only when the SRAM interface, byte control an SRAM interface, or burst ROM interface is selected.) | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 14 to 12 | WTS | 111 | R/W | WE Setup Cycle (CSn Assertion-WE Assertion Delay Cycle) | | | | | | Specify the number of cycles to be inserted from $\overline{\text{CSn}}$ assertion to $\overline{\text{WE}}$ assertion. (Available only when the SRAM interface, byte control an SRAM interface, or burst ROM interface is selected.) | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 10 to 8 | WTH | 111 | R/W | WE Hold Cycle (WE Negation–CSn Negation Delay Cycle) | | | | | | Specify the number of cycles to be inserted from WE negation to CSn negation. (Available only when the SRAM interface, byte control SRAM interface, or burst ROM interface is selected.) | | | | | | 000: No cycle inserted | | | | | | 001: 1 cycle inserted | | | | | | 010: 2 cycles inserted | | | | | | 011: 3 cycles inserted | | | | | | 100: 4 cycles inserted | | | | | | 101: 5 cycles inserted | | | | | | 110: 6 cycles inserted | | | | | | 111: 7 cycles inserted | | 7 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 6 to 4 | BSH | 000 | R/W | BS Hold Cycle | | | | | | Specify the number of cycles for the $\overline{BS}$ assertion. Total access cycle number is not change by setting these bits. This setting is valid when $\overline{CSn}$ assertion- $\overline{RD}$ or - $\overline{WE}$ assertion delay cycle (RDS or WTS setting) is set to 1 or more. | | | | | | 000: BS assertion is 1 cycle | | | | | | 001: BS assertion is 2 cycle | | | | | | 010: Setting prohibited | | | | | | 011: Setting prohibited | | | | | | 100: Setting prohibited | | | | | | 101: Setting prohibited | | | | | | 110: Setting prohibited | | | | | | 111: Setting prohibited | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 to 0 | IW[3:0] | 1111 | R/W | Insert Wait Cycle | | | | | | Specify the number of wait cycles to be inserted. | | | | | | <ul> <li>When the SRAM interface, byte control SRAM interface, burst ROM interface (first data cycle only), or PCMCIA interface is selected, the following cycles are inserted. The external wait cycle insertion by using the RDY pin monitor cannot be used when no cycle inserted is selected. 0000: No cycle inserted 1000: 8 cycles inserted 0001: 1 cycle inserted 1001: 9 cycles inserted 0010: 2 cycles inserted 1010: 11 cycles inserted 0010: 3 cycles inserted 1010: 15 cycles inserted 0100: 4 cycles inserted 1100: 15 cycles inserted 0101: 5 cycles inserted 1101: 17 cycles inserted 0110: 6 cycles inserted 1110: 21 cycles inserted 0111: 7 cycles inserted 1111: 25 cycles inserted 0111: 7 cycles inserted 1111: 25 cycles inserted 0111: 7 cycles inserted 1111: 25 cycles inserted 0111: 7 cycles inserted 1111: 25 cycles inserted 0111: 7 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 1111: 25 cycles inserted 111: to be inserted into second data or after.</li> <li>0: No cycle inserted 111: 25 cycles to be inserted into first data.</li> <li>00: 1 cycle inserted into read cycle and no cycle inserted into write cycle</li> <li>01: 1 cycle inserted into read cycle and 1 cycle inserted into write cycle</li> <li>10: 2 cycles inserted into read cycle and 2 cycles inserted into write cycle</li> <li>11: 3 cycles inserted into read cycle and 3 cycles inserted into write cycle</li> </ul> | | | | | | inserted into write cycle | ## 11.4.5 CSn PCMCIA Control Register (CSnPCR) CSnPCR is a 32-bit readable/writable register that specifies the timing for the PCMCIA interface connected to area n (n = 5 or 6), the space property, and the assert/negate timing for the $\overline{\text{OE}}$ ( $\overline{\text{RD}}$ ) and $\overline{\text{WE}}$ signals. In addition, the wait timing for area 5 and 6 access can be set in CSnPCR for the first half and second half individually. The first half of area 5 is allocated from H'1400 0000 to H'15FF FFFF, and the second half of area 5 is allocated from H'1600 0000 to H'17FF FFFF. The first half of area 6 is allocated from H'1800 0000 to H'19FF FFFF, and the second half of area 6 is allocated from H'1A00 0000 to H'1BFF FFFF (each address is an external address). The pulse widths of $\overline{OE}$ and $\overline{WE}$ assertion for the first half of area 5 and 6 are set using the IW bits in CSnWCR. CSnPCR is initialized to H'7700 0000 by a power-on reset, but is not initialized by a manual reset. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|-----|------|-----|-----|-----|------|-----|-----|-----|------|-----|-----|-----|------|-----| | | _ | | SAA | | _ | | SAB | | PC | WA | PC | WB | | PC | IW | | | Initial value: | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R/W | R/W | R | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | TEDA | | _ | | TEDB | | _ | | TEHA | | | | TEHB | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------| | 31 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 30 to 28 | SAA | 111 | R/W | Space Property A | | | | | | Specify the space property of PCMCIA connected to first half of area $n$ ( $n = 5$ and $6$ ). | | | | | | 000: ATA complement mode | | | | | | 001: Dynamic I/O bus sizing | | | | | | 010: 8-bit I/O space | | | | | | 011: 16-bit I/O space | | | | | | 100: 8-bit common memory | | | | | | 101: 16-bit common memory | | | | | | 110: 8-bit attribute memory | | | | | | 111: 16-bit attribute memory | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 26 to 24 | SAB | 111 | R/W | Space Property B | | | | | | Specify the space property of PCMCIA connected to second half of area n ( $n = 5$ and 6). | | | | | | 000: ATA complement mode | | | | | | 001: Dynamic I/O bus sizing | | | | | | 010: 8-bit I/O space | | | | | | 011: 16-bit I/O space | | | | | | 100: 8-bit common memory | | | | | | 101: 16-bit common memory | | | | | | 110: 8-bit attribute memory | | | | | | 111: 16-bit attribute memory | | 23, 22 | PCWA | 00 | R/W | PCMCIA Wait A | | | | | | Wait cycle for low-speed PCMCIA. The number of wait cycles specified by these bits is added to the number designated by the IW bits in CSnWCR. | | | | | | These bits are valid, when the access area of PCMCIA interface is first half of area n ( $n = 5$ and 6). | | | | | | 00: No wait cycle inserted | | | | | | 01: 15 wait cycles inserted | | | | | | 10: 30 wait cycles inserted | | | | | | 01: 50 wait cycles inserted | | 21, 20 | PCWB | 00 | R/W | PCMCIA Wait B | | | | | | Wait cycle for low-speed PCMCIA. The number of wait cycles specified by these bits is added to the number designated by PCIW. | | | | | | These bits are valid, when the access area of PCMCIA interface is second half of area n ( $n = 5$ and 6). | | | | | | 00: No wait cycle inserted | | | | | | 01: 15 wait cycles inserted | | | | | | 10: 30 wait cycles inserted | | | | | | 01: 50 wait cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 to 16 | PCIW | 0000 | R/W | PCMCIA Insert Wait Cycle B | | | | | | Specify the number of wait cycles to be inserted. These bits are valid, when the access area of PCMCIA interface is second half of area n ( $n = 5$ and 6). | | | | | | 0000: No cycle inserted | | | | | | 0001: 1 cycle inserted | | | | | | 0010: 2 cycles inserted | | | | | | 0011: 3 cycles inserted | | | | | | 0100: 4 cycles inserted | | | | | | 0101: 5 cycles inserted | | | | | | 0110: 6 cycles inserted | | | | | | 0111: 7 cycles inserted | | | | | | 1000: 8 cycles inserted | | | | | | 1001: 9 cycles inserted | | | | | | 1010: 11 cycles inserted | | | | | | 1011: 13 cycles inserted | | | | | | 1100: 15 cycles inserted | | | | | | 1101: 17 cycles inserted | | | | | | 1110: 21 cycles inserted | | | | | | 1111: 25 cycles inserted | | | | | | Note: Specify the number of wait cycle designated by CSnWCR when the access area of PCMCIA interface is first half of area 5 or 6. | | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 to 12 | TEDA | 000 | R/W | OE/WE Assert Delay A | | | | | | These bits set the delay time from address output to $\overline{OE/WE}$ assertion for the access of first half area of PCMCIA interface (area n, n = 5 and 6). | | | | | | 000: No wait cycle inserted | | | | | | 001: 1 wait cycle inserted | | | | | | 010: 2 wait cycles inserted | | | | | | 011: 3 wait cycles inserted | | | | | | 100: 6 wait cycles inserted | | | | | | 101: 9 wait cycles inserted | | | | | | 110: 12 wait cycles inserted | | | | | | 111: 15 wait cycles inserted | | 11 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 10 to 8 | TEDB | 000 | R/W | OE/WE Assert Delay B | | | | | | These bits set the delay time from address output to $\overline{OE/WE}$ assertion for the access of second half area of PCMCIA interface (area n, n = 5 and 6). | | | | | | 000: No wait cycle inserted | | | | | | 001: 1 wait cycle inserted | | | | | | 010: 2 wait cycles inserted | | | | | | 011: 3 wait cycles inserted | | | | | | 100: 6 wait cycles inserted | | | | | | 101: 9 wait cycles inserted | | | | | | 110: 12 wait cycles inserted | | | | | | 111: 15 wait cycles inserted | | 7 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 to 4 | TEHA | 000 | R/W | OE/WE Negation-Address Delay A | | | | | | These bits set the delay time from $\overline{OE}/\overline{WE}$ negation to address hold for the access of first half area of PCMCIA interface (area n, n = 5 and 6). | | | | | | 000: No wait cycle inserted | | | | | | 001: 1 wait cycle inserted | | | | | | 010: 2 wait cycles inserted | | | | | | 011: 3 wait cycles inserted | | | | | | 100: 6 wait cycles inserted | | | | | | 101: 9 wait cycles inserted | | | | | | 110: 12 wait cycles inserted | | | | | | 111: 15 wait cycles inserted | | 3 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 2 to 0 | TEHB | 000 | R/W | OE/WE Negation-Address Delay B | | | | | | These bits set the delay time from $\overline{OE}/\overline{WE}$ negation to address hold for the access of second half area of PCMCIA interface (area n, n = 5 and 6). | | | | | | 000: No wait cycle inserted | | | | | | 001: 1 wait cycle inserted | | | | | | 010: 2 wait cycles inserted | | | | | | 011: 3 wait cycles inserted | | | | | | 100: 6 wait cycles inserted | | | | | | 101: 9 wait cycles inserted | | | | | | 110: 12 wait cycles inserted | | | | | | 111: 15 wait cycles inserted | # 11.5 Operation ## 11.5.1 Endian/Access Size and Data Alignment This LSI supports both big-endian mode, in which the upper byte in a string of byte data is at address 0, and little-endian mode, in which the lower byte in a string of byte data is at address 0. The mode is specified by the external pin (MODE5 pin) at a power-on reset through the RESET pin. At a power-on reset by PRESET, big-endian mode is specified when the MODE5 pin is low, and little-endian mode is specified when the MODE5 pin is high. A data bus width of 8, 16, or 32 bits can be selected for the normal memory interface, and one of 8 or 16 bits can be selected for the PCMCIA interface. Data alignment is carried out according to the data bus width and endian mode of each device. Accordingly, when the data bus width is smaller than the access size, multiple bus cycles are automatically generated to reach the access size. In this case, access is performed by incrementing the addresses corresponding to the bus width. For example, when a longword access is performed at the area with an 8-bit width in the SRAM interface, each address is incremented one by one, and then access is performed four times. In the 32-byte transfer, a total of 32-byte data is continuously transferred according to the set bus width. The first access is performed on the data for which there was an access request, and the remaining accesses are performed in wraparound method according to the set bus width. The bus is not released during these transfers. In this LSI, data alignment and data length conversion between different interfaces is performed automatically. When an 8- or 16-byte transfer is requested, the LBSC executes the transfer in two or four separate 4-byte accesses. The relationship between the endian mode, device data length, and access unit are shown in tables 11.9 to 11.14. Table 11.9 32-Bit External Device/Big-Endian Access and Data Alignment | Oper | ation | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|---------------------|---------------------|-----------------|----------------|----------------|--------|--------|--------|--| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | | Byte | 4n | 1 | Data<br>7 to 0 | _ | _ | _ | Assert | | | | | | | 4n + 1 | 1 | _ | Data<br>7 to 0 | _ | _ | | Assert | | | | | | 4n + 2 | 1 | _ | _ | Data<br>7 to 0 | _ | | | Assert | | | | | 4n + 3 | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | Word | 4n | 1 | Data<br>15 to 8 | Data<br>7 to 0 | _ | _ | Assert | Assert | | | | | | 4n + 2 | 1 | _ | _ | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | | | Longword | 4n | 1 | Data<br>31 to<br>24 | Data<br>23 to<br>16 | Data<br>15 to 8 | Data<br>7 to 0 | Assert | Assert | Assert | Assert | | Table 11.10 16-Bit External Device/Big-Endian Access and Data Alignment | Oper | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|---------------|---------------|---------------------|---------------------|-----|-----|--------|--------| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | Byte | 2n | 1 | _ | _ | Data<br>7 to 0 | _ | | | Assert | | | | 2n + 1 | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | Word | 2n | 1 | _ | _ | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | | Longword | 4n | 1 | _ | _ | Data<br>31 to<br>24 | Data<br>23 to<br>16 | | | Assert | Assert | | | 4n + 2 | 2 | _ | _ | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | Table 11.11 8-Bit External Device/Big-Endian Access and Data Alignment | Oper | ation | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|---------------|---------------|--------------|---------------------|----------------|-----|-----|--------|--| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | | Byte | n | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | Word | 2n | 1 | _ | _ | _ | Data<br>15 to 8 | | | | Assert | | | | 2n + 1 | 2 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | Longword | 4n | 1 | _ | _ | | Data<br>31 to<br>24 | | | | Assert | | | | 4n + 1 | 2 | _ | _ | _ | Data<br>23 to<br>16 | | | | Assert | | | | 4n + 2 | 3 | _ | _ | _ | Data<br>15 to 8 | | | | Assert | | | | 4n + 3 | 4 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | Table 11.12 32-Bit External Device/Little-Endian Access and Data Alignment | Oper | ation | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|---------------------|---------------------|-----------------|----------------|----------------|--------|--------|--------|--| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | | Byte | 4n | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | | 4n + 1 | 1 | _ | _ | Data<br>7 to 0 | _ | | | Assert | | | | | 4n + 2 | 1 | _ | Data<br>7 to 0 | _ | _ | | Assert | | | | | | 4n + 3 | 1 | Data<br>7 to 0 | _ | _ | _ | Assert | | | | | | Word | 4n | 1 | _ | _ | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | | | | 4n + 2 | 1 | Data<br>15 to 8 | Data<br>7 to 0 | _ | _ | Assert | Assert | | | | | Longword | 4n | 1 | Data<br>31 to<br>24 | Data<br>23 to<br>16 | Data<br>15 to 8 | Data<br>7 to 0 | Assert | Assert | Assert | Assert | | Table 11.13 16-Bit External Device/Little-Endian Access and Data Alignment | Oper | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|--------------------|---------------|---------------------|---------------------|-----|--------|--------|--------| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | Byte | 2n | 1 | — — Data<br>7 to 0 | | | | | Assert | | | | | 2n + 1 | 1 | _ | _ | Data<br>7 to 0 | _ | | | Assert | | | Word | 2n | 1 | _ | _ | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | | Longword | 4n | 1 | _ | | Data<br>15 to 8 | Data<br>7 to 0 | | | Assert | Assert | | | 4n + 2 | 2 | _ | _ | Data<br>31 to<br>24 | Data<br>23 to<br>16 | | | Assert | Assert | Table 11.14 8-Bit External Device/Little-Endian Access and Data Alignment | Operation | | | | Data | a Bus | | Strobe Signals | | | | | |----------------|---------|-----|---------------|---------------|--------------|---------------------|----------------|-----|-----|--------|--| | Access<br>Size | Address | No. | D31 to<br>D24 | D23 to<br>D16 | D15 to<br>D8 | D7 to<br>D0 | WE3 | WE2 | WE1 | WE0 | | | Byte | n | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | Word | 2n | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | | 2n + 1 | 2 | _ | _ | _ | Data<br>15 to 8 | | | | Assert | | | Longword | 4n | 1 | _ | _ | _ | Data<br>7 to 0 | | | | Assert | | | | 4n + 1 | 2 | _ | _ | _ | Data<br>15 to 8 | | | | Assert | | | | 4n + 2 | 3 | _ | _ | _ | Data<br>23 to<br>16 | | | | Assert | | | | 4n + 3 | 4 | _ | _ | _ | Data<br>31 to<br>24 | | | | Assert | | #### 11.5.2 Areas #### (1) Area 0 For area 0, physical address bits 28 to 26 are 000. The interfaces that can be set for this area are the SRAM, burst ROM and MPX interfaces. A bus width of 8, 16, or 32 bits is selectable with external pins MODE4 and MODE3 at a power-on reset. For details, see section 11.3.2, Memory Bus Width. When area 0 is accessed, the $\overline{CSO}$ signal is asserted. In the case where the SRAM interface is set, the $\overline{RD}$ signal, which can be used as OE, and write control signals WE0 to WE3 are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS0WCR can be selected. When the burst ROM interface is used, a burst pitch number in the range of 0 to 7 is selectable with bits BW2 to BW0 in CS0BCR. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) When the burst ROM interface is used, the number of transfer cycles for a burst cycle is selected from a range of 2 to 9 according to the number of wait cycles. The setup time and hold time (cycle number) of the address and $\overline{CSO}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CSOWCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. ## (2) Area 1 For area 1, physical address bits 28 to 26 are 001. The interfaces that can be set for this area are the SRAM, burst ROM, MPX and byte-control SRAM interfaces. A bus width of 8, 16, or 32 bits is selectable with bits SZ in CS1BCR. When the MPX interface is used, a bus width of 32 bits should be selected through bits SZ in CS1BCR. When using the bytecontrol SRAM interface, select a bus width of 16 or 32 bits. When area 1 is accessed, the $\overline{CS1}$ signal is asserted. In the case where the SRAM interface is set, the $\overline{RD}$ signal, which can be used as $\overline{OE}$ , and write control signals $\overline{WE0}$ to $\overline{WE3}$ are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS1WCR can be selected. When the burst ROM interface is used, a burst pitch number in the range of 0 to 7 is selectable with bits BW2 to BW0 in CS1BCR. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) The setup time and hold time (cycle number) of the address and $\overline{CS1}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CS1WCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. #### (3) Area 2 For area 2, physical address bits 28 to 26 are 010. The interfaces that can be set for this area are the SRAM, burst ROM, MPX and DDR-SDRAM interfaces. When the SRAM interface is used, a bus width of 8, 16, or 32 bits is selectable with bits SZ in CS2BCR. When the MPX interface is used, a bus width of 32 bits should be selected through bits SZ in CS2BCR. When area 2 is accessed, the $\overline{CS2}$ signal is asserted (except for DDR-SDRAM area). In the case where the SRAM interface is set, the $\overline{RD}$ signal, which can be used as $\overline{OE}$ , and write control signals $\overline{WE0}$ to $\overline{WE3}$ are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS2WCR can be selected. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) The setup time and hold time (cycle number) of the address and $\overline{CS2}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CS2WCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. When using area 2 for the DDR-SDRAM interface, set the AREASEL bit in MMSELR. Then the $\overline{\text{CS2}}$ signal is not asserted. When the DDR-SDRAM is used, see section 12, DDR-SDRAM Interface (DDRIF). ## (4) Area 3 For area 3, physical address bits 28 to 26 are 011. This area is used only for the DDR-SDRAM interface. For details, see section 12, DDR-SDRAM Interface (DDRIF). ## (5) Area 4 For area 4, physical address bits 28 to 26 are 100. The interfaces that can be set for this area are the SRAM, burst ROM, MPX, byte control SRAM, DDR-SDRAM and PCI local bus interfaces. A bus width of 8, 16, or 32 bits is selectable with bits SZ in CS4BCR. When the MPX interface is used, a bus width of 32 bits should be selected through bits SZ1 and SZ0 in CS4BCR. When the byte control SRAM interface is used, select a bus width of 16 or 32 bits. For details, see section 11.3.2, Memory Bus Width. When area 4 is accessed, the $\overline{\text{CS4}}$ signal is asserted (except for DDR-SDRAM and PCI areas). In the case where the SRAM interface is set, the $\overline{RD}$ signal, which can be used as $\overline{OE}$ , and write control signals $\overline{WE0}$ to $\overline{WE3}$ are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS4WCR can be selected. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) The setup time and hold time (cycle number) of the address and $\overline{CS4}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CS4WCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. When using area 4 as the DDR-SDRAM or PCI local bus interface, set the AREASEL bit in MMSELR. Then the $\overline{\text{CS4}}$ signal is not asserted. When the DDR-SDRAM or PCI is used, see section 12, DDR-SDRAM Interface (DDRIF) or section 13, PCI Controller (PCIC), respectively. ## (6) Area 5 For area 5, physical address bits 28 to 26 are 101. The interfaces that can be set for this area are the SRAM, burst ROM, PCMCIA, MPX, and DDR-SDRAM interfaces. When the SRAM or burst ROM interface is used, a bus width of 8, 16, or 32 bits is selectable with bits SZ in CS5BCR. When the MPX interface is used, a bus width of 32 bits should be selected through bits SZ in CS5BCR. When the PCMCIA interface is used, select a bus width of 8 or 16 bits with SZ in CS5BCR. For details, see section 11.3.2, Memory Bus Width. When area 5 is accessed, the $\overline{CS5}$ signal is asserted. In addition, the $\overline{RD}$ signal, which can be used as $\overline{OE}$ , and write control signals $\overline{WE0}$ to $\overline{WE3}$ are asserted. While the PCMCIA interface is used, the $\overline{CE1A}$ and $\overline{CE2A}$ signals, the $\overline{RD}$ signal, (which can be used as $\overline{OE}$ ), the $\overline{WE0}$ , $\overline{WE1}$ , $\overline{WE2}$ , and $\overline{WE3}$ signals, (which can be used as, $\overline{REG}$ , $\overline{WE}$ , $\overline{IORD}$ , and $\overline{IOWR}$ , respectively) are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS5WCR can be selected. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) The setup time and hold time (cycle number) of the address and $\overline{CS5}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CS5WCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. For the PCMCIA interface, the setup time of addresses to the read/write strobe signals (CE1A and CE2A) can be specified within a range from 0 to 15 cycles through bits TEDA/B2 to TEDA/B0 and TEDA/B to TEHA/B in CS5PCR. In addition, the number of wait cycles can be specified within a range from 0 to 50 cycles through bits PCWA/B1 and PCWA/B0. The number of wait cycles specified by CS5PCR is added to the value specified by IW3 to IW0 in CS5WCR or PCIW3 to PCIW0 in CS5PCR. When using area 5 for the DDR-SDRAM interface, set the AREASEL bit in MMSELR. Then the $\overline{\text{CS5}}$ signal is not asserted. When the DDR-SDRAM is used, see section 12, DDR-SDRAM Interface (DDRIF). ## (7) Area 6 For area 6, physical address bits 28 to 26 are 110. The interfaces that can be set for this area are the SRAM, MPX, burst ROM, and PCMCIA interfaces. When the SRAM or burst ROM is used, a bus width of 8, 16, or 32 bits is selectable with bits SZ in CS6BCR. When the MPX interface is used, a bus width of 32 bits should be selected through bits SZ in CS6BCR. When the PCMCIA interface is used, select a bus width of 8 or 16 bits with SZ in CS6BCR. For details, see section 11.3.2, Memory Bus Width. When area 6 is accessed, the $\overline{CS6}$ signal is asserted. In addition, the $\overline{RD}$ signal, which can be used as $\overline{OE}$ , and write control signals $\overline{WE0}$ to $\overline{WE3}$ are asserted. While the PCMCIA interface is used, the $\overline{CE1B}$ and $\overline{CE2B}$ signals, the $\overline{RD}$ signal (which can be used as $\overline{OE}$ ), and the $\overline{WE0}$ , $\overline{WE1}$ , $\overline{WE2}$ , and $\overline{WE3}$ signals (which can be used as $\overline{REG}$ , $\overline{WE}$ , $\overline{IORD}$ , and $\overline{IOWR}$ , respectively) are asserted. For the number of bus cycles, 0 to 25 wait cycles inserted by CS6WCR can be selected. Any number of wait cycles can be inserted in each bus cycle through the external wait pin $(\overline{RDY})$ . (When the insert number is 0, the $\overline{RDY}$ signal is ignored.) The setup time and hold time (cycle number) of the address and $\overline{CS6}$ signals to the read and write strobe signals can be set within a range of 0 to 7 cycles by CS6WCR. The $\overline{BS}$ hold cycles can be set within a range of 0 to 1 when the number for the read and write strobe setup wait is 1 or more. For the PCMCIA interface, the setup time of addresses to the read/write strobe signals ( $\overline{CE1B}$ and $\overline{CE2B}$ ) can be specified within a range from 0 to 15 cycles by bits TEDA/B2 to TEDA/B0 and TEHA/B2 to TEHA/B0 in CS6PCR. In addition, the number of wait cycles can be specified within a range from 0 to 50 cycles by bits PCWA/B1 and PCWA/B0. The number of wait cycles specified by CS6PCR is added to the value specified by IW3 to IW0 in CS6WCR or PCIW3 to PCIW0 in CS6PCR. #### 11.5.3 SRAM interface ### (1) Basic Timing The strobe signals for the SRAM interface of this LSI are output primarily based on the SRAM connection. Figure 11.4 shows the basic timing of the SRAM interface. A no-wait normal access is completed in two cycles. The $\overline{BS}$ signal is asserted for one cycle to indicate the start of a bus cycle. The $\overline{CSn}$ signal is asserted at the rising edge of the clock in the T1 state, and negated at the next rising edge of the clock in the T2 state. Therefore, there is no negation period in the case of access at minimum pitch. During reading, specification of an access size is not needed. The output of an access address on the address pins (A25 to A0) is correct, however, since the access size is not specified, 32-bit data is always output when a 32-bit device is in use, and 16-bit data is output when a 16-bit device is in use. During writing, only the $\overline{\text{WE}}$ signal corresponding to the byte to be written is asserted. For details, see section 11.5.1, Endian/Access Size and Data Alignment. In 32-byte transfer, a total of 32 bytes are transferred continuously according to the bus width set. The first access is performed on the data for which there was an access request, and the remaining accesses are performed in wraparound method according to the set bus width. The bus is not released during this transfer. Figure 11.4 Basic Timing of SRAM Interface Figures 11.5 to 11.7 show examples of the connection to SRAM with data width of 32, 16, and 8 bits. Figure 11.5 Example of 32-Bit Data-Width SRAM Connection Figure 11.6 Example of 16-Bit Data-Width SRAM Connection Figure 11.7 Example of 8-Bit Data-Width SRAM Connection ## (2) Wait Cycle Control Wait cycle insertion for the SRAM interface can be controlled by CSnWCR. If the IW bits for each area in CSnWCR is not 0, a software wait is inserted in accordance with the wait-control bits. For details, see section 11.4.4, CSn Wait Control Register (CSnWCR). A specified number of Tw cycles is inserted as wait cycles in accordance with the CSnWCR setting. The insertion timing of the wait cycle is shown in figure 11.8. Figure 11.8 SRAM Interface Wait Timing (Software Wait Only) When software wait insertion is specified by CSnWCR, the external wait input signal $(\overline{RDY})$ is also sampled. The $\overline{RDY}$ signal sampling timing is shown in figure 11.9, where a single wait cycle is specified as a software wait. The $\overline{RDY}$ signal is sampled at the transition from the Tw state to the T2 state. Therefore, the assertion of the $\overline{RDY}$ signal has no effect in the T1 cycle or in the first Tw cycle. The $\overline{RDY}$ signal is sampled on the rising edge of the clock. # (3) Read-Strobe Negate Timing When the SRAM interface is used, the negation timing of the strobe signal during a read operation can be specified through the RDSPL bit in CSnBCR. For details of settings, see section 11.4.3, CSn Bus Control Register (CSnBCR). Clear the RDSPL bit to 0, when using a byte control SRAM. Figure 11.10 SRAM Interface Wait Timing (Read-Strobe Negate Timing Setting) ## 11.5.4 Burst ROM (Clock Asynchronous) Interface Setting the TYPE bit in CSnBCR (n=0 to 2 and 4 to 6) to 010 allows a burst ROM (clock asynchronous memory) to be connected to areas 0 to 2 and 4 to 6. The burst ROM interface provides high-speed access to ROM that has a burst access function. The burst access timing of burst ROM is shown in figure 11.11. The wait cycle is set to 0 cycle. Although the access is similar to that of the SRAM interface, only the address is changed when the first cycle ends and then the next access is started. When 8-bit ROM is used, the number of consecutive accesses can be set as 4, 8, 16, or 32 through bits BST2 to BST0 in CSnBCR (n=0 to 2 and 4 to 6). Similarly, when 16-bit ROM is used, 4, 8 or 16 accesses can be set; when 32-bit ROM is used, 4 or 8 accesses can be set. The RDY signal is always sampled when one or more wait cycles are set. Even when no wait is specified in the burst ROM settings, two access cycles are inserted in the second and subsequent accesses as shown in figure 11.12. A writing operation for this interface is performed in the same way as for the SRAM interface. In a 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus width. The first access is performed on the data for which there was an access request, and the remaining accesses are performed in wraparound method according to the set bus width. The burst access is stopped once (negate the $\overline{\text{RD}}$ ) at the address boundary which is a bus width (CSnBCR.SZ) x burst length (CSnBCR.BST) address and then the access is resumed by the settings of CSnWCR. The bus is not released during this transfer. Figure 11.13 shows the timing chart when the burst ROM is used and setup/hold is specified by CSnWCR. Figure 11.11 Burst ROM Basic Timing Figure 11.12 Burst ROM Wait Timing Figure 11.13 Burst ROM Wait Timing #### 11.5.5 PCMCIA Interface Areas 5 and 6 can be set to the IC memory card interface or I/O card interface, which is stipulated in JEIDA specification version 4.2 (PCMCIA 2.1), by setting the TYPE bits in CS5BCR and CS6BCR. Since operation in big-endian mode is not explicitly stipulated in the JEIDA/PCMCIA standard, this LSI supports the PCMCIA interface only in little-endian mode through little-endian mode setting. The PCMCIA interface can select the space property from among 8-bit common memory, 16-bit common memory, 8-bit attribute memory, 16-bit attribute memory, 8-bit I/O space, 16-bit I/O space, dynamic I/O bus sizing, and ATA complement mode by depending on the setting of SAA[2:0] and SAB[2:0] bits in CSnPCR. When the first half area is accessed, bit IW in CSnWCR (n = 5 or 6) and bits PCWA, TEDA, and TEHA in CSnPCR (n = 5 or 6) are selected. When the second half area is accessed, bit IW in CSnWCR (n = 5 or 6) and bits PCWB, TEDB, and TEHB in CSnPCR (n = 5 or 6) are selected. Bits PCWA/B1 and PCWA/B0 can be used to set the number of wait cycles to be inserted in a low-speed bus cycle as 0, 15, 30, or 50. This value is added to the number of inserted wait cycles specified by IW bit in CSnWCR or PCIW bit in CSnPCR. Bit TEDA/B (with a setting range from 0 to 15) can be used to ensure the setup times of the address, $\overline{CE1A}$ ( $\overline{CS5}$ ), $\overline{CE1B}$ ( $\overline{CS6}$ ), $\overline{CE2A}$ , $\overline{CE2B}$ and $\overline{REG}$ to the $\overline{RD}$ and $\overline{WE1}$ signals. Bits TEHA/B (with a setting range from 0 to 15) can be used to ensure the hold times of the address, $\overline{CE1A}$ ( $\overline{CS5}$ ), $\overline{CE1B}$ ( $\overline{CS6}$ ), $\overline{CE2A}$ , $\overline{CE2B}$ , and $\overline{REG}$ to the $\overline{RD}$ and $\overline{WE1}$ signals. Bits IWW, IWRWD, IWRWS, IWRRD, and IWRRS in the CS5 bus control register (CS5BCR) or CS6 bus control register (CS6BCR) are used to set the number of idle cycles between cycles. The selected number of wait cycles between cycles depends only on the area to be accessed (area 5 or 6). When area 5 is accessed, bits IWW, IWRWD, IWRWS, IWRRD, and IWRRS in CS5BCR are selected, and when area 6 is accessed, bits IWW, IWRWD, IWRWS, IWRRD, and IWRRS in CS6BCR are selected. In 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus width. The first access is performed on the data for which there was an access request, and the remaining accesses are performed in wraparound method according to the set bus width. The bus is not released during this transfer. ATA complement mode is to access the ATA device register connected to this LSI. The Device Control Register, Alternate Status Register, Data Register, and Data Port can be accessed in ATA complement mode. To access the Device Control Register and Alternate Status Register, use a CPU byte access (do not use a DMA transfer), and to access the Data Register, use the CPU word access (do not use a DMA transfer). When a CPU byte access is executed, $\overline{CE1x}$ is negated and $\overline{CE2x}$ is asserted (x = A, B). When a CPU word access is executed, $\overline{CE1x}$ is asserted and $\overline{CE2x}$ is negated. To access the Data Port use a DMA transfer. The setting example of the DMAC is external request, burst mode, level detection, overrun 0, $\overline{DACK}$ output to the correspondent PCMCIA connected area. When DMA transfer of an ATA complement mode area is executed, neither $\overline{CE1x}$ nor $\overline{CE2x}$ is asserted. Set the DACKBST bit in BCR of the corresponding DMA transfer channel to 1, so that the corresponding $\overline{DACK}$ signal is asserted from the beginning to the end of the DMA transfer cycle. Specify the number of wait cycles between accesses as 0 for the $\overline{DACK}$ assertion area when setting the DMA transfer size to 16-byte. After the DMA burst transfer that DACKBST was enabled has finished, set the DACKBST bit to 1 again before starting the next DMA burst transfer. Figure 11.14 CExx and DACK Output of ATA Complement Mode in DMA Transfer Figure 11.15 shows an example of PCMCIA card connection to this LSI. To enable hot insertion of PCMCIA cards (i.e., insertion or removal while system power is being supplied), a three-state buffer must be connected between this LSI bus interface and the PCMCIA cards. Table 11.15 Relationship between Address and CE When Using PCMCIA Interface | Bus (Bits) | Read/<br>Write | Access<br>(bits)* <sup>1</sup> | Odd/<br>Even | IOIS16 | Access | CE2 | CE1 | Α0 | D15 to D8 | D7 to D0 | |--------------|----------------|--------------------------------|--------------|--------|--------|-----|-----|----|------------------|------------------| | 8 | Read | 8 | Even | × | _ | Н | L | L | Invalid | Read data | | | | | Odd | × | _ | Н | L | Н | Invalid | Read data | | | | 16 | Even | × | First | Н | L | L | Invalid | Lower read data | | | | | Even | × | Second | Н | L | Н | Invalid | Upper read data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | | Write | 8 | Even | × | _ | Н | L | L | Invalid | Write data | | | | | Odd | × | _ | Н | L | Н | Invalid | Write data | | | | 16 | Even | × | First | Н | L | L | Invalid | Lower write data | | | | | Even | × | Second | Н | L | Н | Invalid | Upper write data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | 16 | Read | 8 | Even | × | _ | Н | L | L | Invalid | Read data | | | | | Odd | × | _ | L | Н | Н | Read data | Invalid | | | | 16 | Even | × | _ | L | L | L | Upper read data | Lower read data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | | Write | 8 | Even | × | | Н | L | L | Invalid | Write data | | | | | Odd | × | _ | L | Н | Н | Write data | Invalid | | | | 16 | Even | × | _ | L | L | L | Upper write data | Lower write data | | | | | Odd | × | _ | | _ | _ | _ | _ | | Dynamic | Read | 8 | Even | L | _ | Н | L | L | Invalid | Read data | | Bus Sizing*2 | | | Odd | L | _ | L | Н | Н | Read data | Invalid | | | | 16 | Even | L | _ | L | L | L | Upper read data | Lower read data | | | | | Odd | L | _ | _ | _ | _ | _ | _ | | | Write | 8 | Even | L | _ | Н | L | L | Invalid | Write data | | | | | Odd | L | _ | L | Н | Н | Write data | Invalid | | | | 16 | Even | L | _ | L | L | L | Upper write data | Lower write data | | | | | Odd | L | _ | _ | _ | _ | _ | _ | | | Read | 8 | Even | Н | _ | Н | L | L | Invalid | Read data | | | | | Odd | Н | First | L | Н | Н | Invalid | Invalid | | | | | Odd | Н | Second | Н | L | L | Invalid | Read data | | | | 16 | Even | Н | First | L | L | L | Invalid | Lower read data | | | | | Even | Н | Second | Н | L | Н | Invalid | Upper read data | | | | | Odd | Н | _ | _ | _ | _ | _ | _ | | Bus (Bits) | Read/<br>Write | Access (bits)*1 | Odd/<br>Even | IOIS16 | Access | CE2 | CE1 | Α0 | D15 to D8 | D7 to D0 | |-----------------------------|---------------------------------|-----------------|--------------|--------|--------|-----|-----|----|------------------|------------------| | Dynamic | Write | 8 | Even | Н | _ | Н | L | L | Invalid | Write data | | Bus<br>Sizing* <sup>2</sup> | | | Odd | Н | First | L | Н | Н | Invalid | Write data | | Sizing | | | Odd | Н | Second | Н | L | Н | Invalid | Write data | | | | 16 | Even | Н | First | L | L | L | Upper write data | Lower write data | | | | | Even | Н | Second | Н | L | Н | Invalid | Upper write data | | | | | Odd | Н | _ | _ | _ | _ | _ | _ | | ATA | read | 8 | Even | × | _ | L | Н | L | Invalid | Read data | | comple-<br>ment mode | (does<br>not<br>output<br>DACK) | | Odd | × | _ | _ | _ | _ | _ | _ | | mont mode | | 16 | Even | × | _ | Н | L | L | Upper read data | Lower read data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | | write<br>(does<br>not | 8 | Even | × | _ | L | Н | L | Invalid | Write data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | | output | 16 | Even | × | _ | Н | L | L | Upper write data | Lower write data | | | DACK) | | Odd | × | _ | _ | _ | _ | _ | _ | | | read | 8 | Even | × | _ | Н | Н | L | Invalid | Read data | | | (outputs | | Odd | × | _ | Н | Н | L | Read data | Invalid | | | DACK) | 16 | Even | × | _ | Н | Н | Н | Upper read data | Lower read data | | | | | Odd | × | _ | _ | _ | _ | _ | _ | | | write | 8 | Even | × | _ | Н | Н | L | Invalid | Write data | | | (outputs | | Odd | × | _ | Н | Н | L | Write data | Invalid | | | DACK) | 16 | Even | × | _ | Н | Н | Н | Upper write data | Lower write data | | | | | Odd | × | _ | | _ | | _ | _ | # [Legend] x: Don't care L: Low level H: High level Notes: 1. In 32-bit/64-bit/16-byte/32-byte transfer, the addresses are automatically incremented by the bus width, and then above accesses are repeated until the transfer data size is reached. 2. PCMCIA I/O card interface only. Figure 11.15 Example of PCMCIA Interface # (1) Memory Card Interface Basic Timing Figure 11.16 shows the basic timing for the PCMCIA memory card interface, and figure 11.17 shows the wait timing for the PCMCIA memory card interface. Figure 11.16 Basic Timing for PCMCIA Memory Card Interface Figure 11.17 Wait Timing for PCMCIA Memory Card Interface ## (2) I/O Card Interface Timing Figures 11.18 and 11.19 show the timing for the PCMCIA I/O card interface. When accessing a PCMCIA card via the I/O card interface, it is possible to perform dynamic sizing of the I/O bus width using the $\overline{\text{IOIS16}}$ pin. With the 16-bit bus width selected, if the $\overline{\text{IOIS16}}$ signal is high during the word-size I/O bus cycle, the I/O port is recognized as eight bits in bus width. In this case, a data access for only eight bits is performed in the I/O bus cycle being executed, and this is automatically followed by a data access for the remaining eight bits. Dynamic bus sizing is also performed for byte-size access to address 2n + 1. Figure 11.20 shows the basic timing for dynamic bus sizing. Figure 11.18 Basic Timing for PCMCIA I/O Card Interface Figure 11.19 Wait Timing for PCMCIA I/O Card Interface Figure 11.20 Dynamic Bus Sizing Timing for PCMCIA I/O Card Interface #### 11.5.6 MPX Interface When both the MODE4 and MODE3 pins are set to 0 at a power-on reset by the PRESET pin, the MPX interface is selected for area 0. The MPX interface is selected for areas 1, 2, and 4 to 6 by the MPX bit in CS1BCR, CS2BCR, and CS4BCR to CS6BCR. The MPX interface provides an address/data multiplex-type bus protocol and facilitates connection with external memory controller chips using an address/data multiplex-type 32-bit single bus. A bus cycle consists of an address phase and a data phase. Address information is output on D25 to D0 and the access size is output on D31 to D29 in the address phase. The BS signal is asserted for one cycle to indicate the address phase. The CSn signal is asserted at the rising edge in Tm1 and is negated after the end of the last data transfer in the data phase. Therefore, a negation cycle does not occur in the case of minimum pitch access. The FRAME signal is asserted at the rising edge in Tm1 and negated at the start of the last data transfer cycle in the data phase. Therefore, an external device for the MPX interface must internally store the address information and access size output in the address phase and perform data input/output for the data phase. For details, see section 11.5.1, Endian/Access Size and Data Alignment. Values output on address pins A25 to A0 are not guaranteed. In 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus width. The first access is performed on the data for which there was an access request, and the remaining accesses are performed according to the set bus width. If the access size is larger than the bus width in this case, a burst access with continuing multiple data cycle occurs after one address output. The bus is not released during this transfer. Table 11.16 Relationship between D31 to D29 and Access Size in Address Phase | D31 | D30 | D29 | Access Size | |-----|-----|-----|---------------| | 0 | 0 | 0 | Byte | | | | 1 | Word | | | 1 | 0 | Longword | | | | 1 | Unused | | 1 | Х | х | 32-byte burst | [Legend] x: Don't care Figure 11.21 Example of 32-Bit Data Width MPX Connection The MPX interface timing is shown below. When the MPX interface is used for areas 1, 2, and 4 to 6, a bus size of 32 bits should be specified by CSnBCR. In wait control, either waits by CSnWCR or waits by the $\overline{RDY}$ pin can be inserted. In a read, one wait cycle is automatically inserted after address output, even if CSnWCR is cleared to 0. Figure 11.22 MPX Interface Timing 1 (Single Read Cycle, IW = 0, No External Wait) Figure 11.23 MPX Interface Timing 2 (Single Read, IW = 0, One External Wait Inserted) Figure 11.24 MPX Interface Timing 3 (Single Write Cycle, IW = 0, No External Wait) Figure 11.25 MPX Interface Timing 4 (Single Write Cycle, IW = 1, One External Wait Inserted) Figure 11.26 MPX Interface Timing 5 (Burst Read Cycle, IW = 0, No External Wait, 32-Byte Data Transfer) Figure 11.27 MPX Interface Timing 6 (Burst Read Cycle, IW = 0, External Wait Control, 32-Byte Data Transfer) Figure 11.28 MPX Interface Timing 7 (Burst Write Cycle, IW = 0, No External Wait, 32-Byte Data Transfer) Figure 11.29 MPX Interface Timing 8 (Burst Write Cycle, IW = 1, External Wait Control, 32-Byte Data Transfer) ### 11.5.7 Byte Control SRAM Interface The byte control SRAM interface is a memory interface that outputs a byte-select strobe ( $\overline{\text{WE}}$ ) in both read and write bus cycles. This interface has 16-bit data pins and can be connected to SRAM having an upper byte select strobe and lower select strobe functions, such as UB and LB. Areas 1 and 4 can be specified as a byte control SRAM interface. However, when these areas are set to the MPX interface, the MPX interface has priority. The write timing for the byte control SRAM interface is identical to that of a normal SRAM interface. In read operations, on the other hand, the $\overline{WE}$ pin timing is different. In a read access, only the $\overline{WE}$ signal for the byte being read is asserted. Assertion is synchronized with the falling edge of the CLKOUT clock in the same way as for the $\overline{WE}$ signal, while negation is synchronized with the rising edge of the CLKOUT clock in the same way as for the $\overline{RD}$ signal. In 32-byte transfer, a total of 32 bytes are transferred continuously according to the set bus width. The first access is performed on the data for which there was an access request, and the remaining accesses are performed in wraparound method according to the set bus width. The bus is not released during this transfer. Figure 11.30 shows an example of a byte control SRAM connection, and figures 11.31 to 11.33 show examples of byte-control SRAM read cycles. Figure 11.30 Example of 32-Bit Data-Width Byte-Control SRAM Figure 11.31 Byte-Control SRAM Basic Read Cycle (No Wait) Figure 11.32 Byte-Control SRAM Basic Read Cycle (One Internal Wait Cycle) Figure 11.33 Byte-Control SRAM Basic Read Cycle (One Internal Wait + One External Wait) ### 11.5.8 Wait Cycles between Accesses A problem associated with higher operating frequencies for external memory buses is that the data buffer turn-off after completion of a read from a low-speed device may be too slow, causing a collision with the data in the next access, and resulting in lower reliability or malfunctions. To prevent this problem, this module provides a data collision prevention function. It stores the preceding access area and the type of read/write and inserts a wait cycle before the access cycle if there is a possibility of a bus collision when the next access is started. The process for wait cycle insertion consists of inserting idle cycles between the access cycles as shown in section 11.4.3, CSn Bus Control Register (CSnBCR). If bits IWW, IWRWD, IWRWS, IWRRD and IWRRS in CSnBCR (n = 0 to 2 and 4 to 6) are used to set the number of idle cycles between accesses, the number of inserted idle cycles is only the specified number of idle cycles minus the number of idle cycles specified by the bits. When bus arbitration is performed, the bus is released after wait cycles are inserted between the cycles. When a DMA transfer is performed, wait cycles are inserted as set in CSnBCR idle cycle bits. When access the MPX interface area continuously after read access, 1 wait cycle is inserted even if set the wait cycle to 0. When the access size is 8-byte or 16-byte, wait cycles are inserted every 4-byte access. Figure 11.34 Wait Cycles between Access Cycles #### 11.5.9 Bus Arbitration The LBSC is provided with a bus arbitration function that grants the bus to an external device when it makes a bus request. In normal operation, the bus is held by the LBSC (bus master), and is released to another device in response to a bus request. It is possible to connect an external device that issues bus requests. In the following description, an external device that issues bus requests is also referred to as a slave. The SH7780 has three internal bus masters: the CPU, DMAC, and PCIC. In addition to these are bus requests from external devices (highest priority). If requests occur simultaneously, the LRU method is used to decide the request priority. The initial priority order is: CPU > DMAC > PCIC. To prevent incorrect operation of connected devices when the bus is transferred between master and slave, all bus control signals are negated before the bus is released. When mastership of the bus is received, also, bus control signals begin driving the bus from the negated state. Since signals are driven to the same value by the master and slave exchanging the bus, output buffer collisions can be avoided. By turning off the output buffer on the side releasing the bus, and turning on the output buffer on the side receiving the bus, simultaneously with respect to the bus control signals, it is possible to eliminate the signal high-impedance period. It is not necessary to provide the pull-up resistors usually inserted in these control signal lines to prevent incorrect operation due to external noise in the high-impedance state. Bus transfer is executed between bus cycles. When the bus release request signal $(\overline{BREQ})$ is asserted, the LBSC releases the bus as soon as the currently executing bus cycle ends, and outputs the bus use permission signal $(\overline{BACK})$ . However, bus release is not performed during multiple bus cycles generated because the data bus width is smaller than the access size (for example, when performing longword access to 8-bit bus width memory) or during a 32-byte transfer such as a cache fill or write-back. In addition, bus release is not performed between read and write cycles during execution of a TAS instruction, or between read and write cycles in DMA dual address mode of the bus locked. When $\overline{BREQ}$ is negated, $\overline{BACK}$ is negated and use of the bus is resumed. As the CPU is connected to cache memory by a dedicated internal bus, reading from cache memory can still be carried out when the bus is being used by another bus master inside or outside the SH7780. When writing from the CPU, an external write cycle is generated when write-through has been set for the cache in the SH7780, or when an access is made to a cache-off area. There is consequently a delay until the bus is returned. Figure 11.35 Arbitration Sequence RENESAS ### 11.5.10 Bus Release and Acquire Sequence The LBSC holds the bus itself unless it receives a bus request. On receiving an assertion (low level) of the bus request signal $(\overline{BREQ})$ from off-chip, the LBSC releases the bus and asserts (drives low) the bus use permission signal $(\overline{BACK})$ as soon as the currently executing bus cycle ends. On receiving the $\overline{BREQ}$ negation (high level) indicating that the slave has released the bus, the LBSC negates (drives high) the $\overline{BACK}$ signal and resumes use of the bus. The actual bus release sequence is as follows. First, the bus use permission signal is asserted in synchronization with the rising edge of the clock. The address bus and data bus go to the high-impedance state in synchronization from next rising edge of the clock after this $\overline{BACK}$ assertion. At the same time, the bus control signals ( $\overline{BS}$ , $\overline{CSn}$ , $\overline{WE}$ , $\overline{RD}$ , $R/\overline{W}$ , $\overline{CE2A}$ , and $\overline{CE2B}$ ) go to the high-impedance state. These bus control signals are negated no later than one cycle before going to high-impedance. Bus request signal sampling is performed on the rising edge of the clock. The sequence for re-acquiring the bus from the slave is as follows. As soon as $\overline{BREQ}$ negation is detected on the rising edge of the clock, $\overline{BACK}$ is negated and bus control signal driving is started. Driving of the address bus and data bus starts at the next rising edge of an in-phase clock. The bus control signals are asserted and the bus cycle is actually started, at the earliest, at the clock rising edge at which the address and data signals are driven. In order to reacquire the bus and start execution of bus access, the $\overline{BREQ}$ signal must be negated for at least two cycles. Using the LCKN bit in CHCR of the DMAC, it is possible to restrain the bus release in the cycle between read and write access. If a DMA transfer is executed for the space that the source and destination address are in the LBSC space and the LCKN bit in CHCR is cleared to 0, the bus is not released in the cycle between read and write accesses even if the bus release signal (BREQ) is asserted. If a DMA transfer is executed for the space that the source address is in the LBSC space and the destination address is out of the LBSC space and the LCKN bit in CHCR is cleared to 0, the bus is not released after the DMA write access is ended even if the bus release signal $(\overline{BREQ})$ is asserted. And then execute read or write access to any address of the LBSC space from the CPU, the bus is released after the access. This procedure does not need when the LCKN bit is set to 0. If a DMA transfer is executed for the space that the source address is out of the LBSC space and the destination address is in the LBSC space and the LCKN bit in CHCR is cleared to 0, the bus is released in the cycle between read access and write access. Figure 11.36 Example of the Bus Release Restraint by the DMAC CHCR LCKN bit ### 11.5.11 Cooperation between Master and Slave To enable system resources to be controlled in a harmonious fashion by master and slave, their respective roles must be clearly defined. When designing an application system that includes the SH7780, all control, including initialization, and low power consumption control, are supposed to be carried out by the SH7780. In a power-on reset, the SH7780 will not accept bus requests from the slave until the $\overline{BREQ}$ enable bit (BCR.BREQEN) is set to 1. To ensure that the slave processor does not access memory requiring initialization before use, write 1 to the $\overline{BREQ}$ enable bit only after the SH7780 has performed the initialization. # Section 12 DDR-SDRAM Interface (DDRIF) The DDR-SDRAM interface (DDRIF) is an interface for the control of DDR-SDRAM. The DDRIF supports DDR320- and DDR266-SDRAM. #### 12.1 Features - The data bus width of the DDRIF is 32 bits - Supports DDR-SDRAM self-refreshing - Supports DDR320 (160 MHz) or DDR266 (133 MHz) - Efficient data transfer via the SuperHyway bus (internal bus) - Supports a four-bank DDR-SDRAM - Supports a burst length of two - Connectable memory sizes: 256 Mbits, 512 Mbits, 1 Gbit, and 2 Gbits Address × bit width (bits) of supported memory configurations are as listed below. DDR-SDRAM data bus width is 32 bits: - Parallel connection of two 128-Mbit DDR-SDRAMs (× 16) (Total Size 256 Mbits) - Parallel connection of two 256-Mbit DDR-SDRAMs (× 16) (Total Size 512 Mbits) - Parallel connection of two 512-Mbit DDR-SDRAMs (× 16) (Total Size 1 Gbit) - Parallel connection of two 1-Gbit DDR-SDRAMs (× 16) (Total Size 2 Gbits) - Big or little endian convention for external data bus access can be selected by a pin setting at the time of a power-on reset Note: DDR320 indicates the DDR-SDRAM bus interface which operates at a frequency of 160 MHz in this manual. Figure 12.1 shows a block diagram of the DDRIF. Figure 12.1 DDRIF Block Diagram # 12.2 Input/Output Pins Table 12.1 shows the DDRIF pin configuration. For details on connection with the DDR-SDRAM, see the DDR-SDRAM pin information. **Table 12.1 Pin Configuration** | Pin Name | Function | I/O | Description | |----------------|-------------------------|--------|----------------------------------------------------------------------------------------------------------------| | MCLK | DDR-SDRAM clock | Output | Clock output for DDR-SDRAM | | MCLK | DDR-SDRAM clock | Output | Clock output for DDR-SDRAM Inverse of the MCLK | | CKE | Clock enable | Output | When this pin is set high, the clock signal is active. When this pin is set low, the clock signal is inactive. | | MCS | Chip select | Output | Chip select output | | MWE | Write enable | Output | Write enable output | | MA13 to MA0 | Address | Output | Row/column address | | BA1, BA0 | Bank address | Output | Bank address output | | MD31 to MD0 | Data | I/O | Data I/O | | MDQS3 to MDQS0 | I/O data strobe | I/O | I/O data strobe | | MDQM3 to MDQM0 | Data mask | Output | I/O data mask signal | | MRAS | Row address strobe | Output | Row address strobe signal | | MCAS | Column address strobe | Output | Column address strobe signal | | BKPRST | Power back-up reset | Input | When this pin goes low, the CKE pin also goes low | | DDR-VREF | Reference voltage input | Input | Input reference voltage | ## 12.3 Address Space, Bus Width, and Data Alignment #### 12.3.1 Address Space of the DDRIF This LSI supports both 29-bit and 32-bit physical address spaces (29-bit address mode and 32-bit address extended mode), and the address space is selectable from among five kinds of map by setting Memory Address Map Select Register (MMSELR) of the LBSC. Figure 12.2 shows the physical address space of this LSI. The DDRIF supports both 29-bit and 32-bit physical address spaces and can control an externally connected DDR-SDRAM memory space with up to 256 Mbytes. The setting in MMSELR for the 29-bit address mode gives the DDRIF control of not only area 3, but also areas 2, 4, and 5, which are also within the 29-bit address range. The DDRIF can control a total of 4 areas with a maximum capacity of 256 Mbytes as the external DDR-SDRAM memory space. In the case of the 32-bit address extended mode, the DDRIF controls not only area 3 (and, with some settings, area 2, 4 and 5) within the 29-bit address range but also DDR-SDRAM areas in the physical address range from H'4000 0000 to H'7FFF FFFF. However, this 1-Gbyte range includes areas where the areas actually allocated to the DDRIF by the MMSELR are shadowed. The actual area controlled by the DDRIF as the external DDR-SDRAM memory space is still a total of 256 Mbytes. For further information on the 32-bit address extended mode, see section 7.7, 32-Bit Address Extended Mode. Figure 12.2 Physical Address Space of This LSI ## 12.3.2 Memory Data Bus Width The data bus width of the DDRIF is 32 bits. ### 12.3.3 Data Alignment The DDRIF supports both big endian mode, where the address of the highest order byte is 0, and little endian mode, where the address of the lowest order byte is 0. These modes can be switched by changing the level on an external pin (MODE5) and then generating a power-on reset. Note that wraparound in memory data access is on 32-byte boundaries. Table 12.2 Access and Data Alignment in Little Endian Mode | | MD31 to MD24 | MD23 to MD16 | MD15 to MD8 | MD7 to MD0 | |------------------------------------------------------------------|--------------|--------------|--------------|--------------| | Byte access at address 0 | | | | Bit 7 to 0 | | Byte access at address 1 | | | Bit 7 to 0 | | | Byte access at address 2 | | Bit 7 to 0 | | | | Byte access at address 3 | Bit 7 to 0 | | | | | Byte access at address 4 | | | | Bit 7 to 0 | | Byte access at address 5 | | | Bit 7 to 0 | | | Byte access at address 6 | | Bit 7 to 0 | | | | Byte access at address 7 | Bit 7 to 0 | | | | | Word access at address 0 | | | Bit 15 to 8 | Bit 7 to 0 | | Word access at address 2 | Bit 15 to 8 | Bit 7 to 0 | | | | Word access at address 4 | | | Bit 15 to 8 | Bit 7 to 0 | | Word access at address 6 | Bit 15 to 8 | Bit 7 to 0 | | | | Longword access at address 0 | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | Longword access at address 4 | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | Quadword access at address 0 (first round: from address 0) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | Quadword access at address 0 (second round: from address 4) | Bit 63 to 56 | Bit 55 to 48 | Bit 47 to 40 | Bit 39 to 32 | | 16-byte access at address 0 (first round: from address 4) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (second round: from address 0) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (third round: from address 12 (H'C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (fourth round: from address 8) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | | MD31 to MD24 | MD23 to MD16 | MD15 to MD8 | MD7 to MD0 | |---------------------------------------------------------------------------|--------------|--------------|-------------|------------| | 32-byte access at address 0 (first round: from address 4) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (second round: from address 0) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (third round: from address 12 (H'C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (fourth round: from address 8) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (fifth round: from address 20 (H'14)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (sixth round: from address 16 (H'10)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0<br>(seventh round: from address 28<br>(H'1C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (eighth round: from address 24 (H'18)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | Table 12.3 Access and Data Alignment in Big Endian Mode | | MD31 to MD24 | MD23 to MD16 | MD15 to MD8 | MD7 to MD0 | |-------------------------------------------------------------------|--------------|--------------|--------------|--------------| | Byte access at address 0 | Bit 7 to 0 | | | | | Byte access at address 1 | | Bit 7 to 0 | | | | Byte access at address 2 | | | Bit 7 to 0 | | | Byte access at address 3 | | | | Bit 7 to 0 | | Byte access at address 4 | Bit 7 to 0 | | | | | Byte access at address 5 | | Bit 7 to 0 | | | | Byte access at address 6 | | | Bit 7 to 0 | | | Byte access at address 7 | | | | Bit 7 to 0 | | Word access at address 0 | Bit 15 to 8 | Bit 7 to 0 | | | | Word access at address 2 | | | Bit 15 to 8 | Bit 7 to 0 | | Word access at address 4 | Bit 15 to 8 | Bit 7 to 0 | | | | Word access at address 6 | | | Bit 15 to 8 | Bit 7 to 0 | | Longword access at address 0 | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | Longword access at address 4 | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | Quadword access at address 0 (first round: from address 0) | Bit 63 to 56 | Bit 55 to 48 | Bit 47 to 40 | Bit 39 to 32 | | Quadword access at address 0 (second round: from address 4) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (first round: from address 0) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (second round: from address 4) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (third round: from address 8) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 16-byte access at address 0 (fourth round: from address 12 (H'C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | | MD31 to MD24 | MD23 to MD16 | MD15 to MD8 | MD7 to MD0 | |---------------------------------------------------------------------|--------------|--------------|-------------|------------| | 32-byte access at address 0 (first round: from address 0) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (second round: from address 4) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (third round: from address 8) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (fourth round: from address 12 (H'C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (fifth round: from address 16 (H'10)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (sixth round: from address 20 (H'14)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (seventh round: from address 24 (H'18)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | | 32-byte access at address 0 (eighth round: from address 28 (H'1C)) | Bit 31 to 24 | Bit 23 to 16 | Bit 15 to 8 | Bit 7 to 0 | Figure 12.3 Data Alignment in DDR-SDRAM and DDRIF ## 12.4 Register Descriptions Table 12.4 shows the DDRIF register configuration. Table 12.5 shows the register states in each processing mode. These registers should only be set while access to the DDR-SDRAM from a module is not in progress. Furthermore, access to registers other than the memory interface mode register (MIM) should only proceed when the MIM's DCE bit (DDR-SDRAM control enable) is cleared to 0 or the MIM's SELFS bit (self-refresh status) is set to 1. Although the registers are 64 bits wide, they should be accessed in longword (32-bit) units. The value of a longword written to the register will be reflected correctly. A longword read from the register will contain the value in the corresponding half of the register at the time of reading. Whether the current endian is big or little, specify the address listed below to access bits 63 to 32. To access bits 31 to 0, specify the address listed below + 4. **Table 12.4 Register Configuration** | Register Name | Abbreviation | R/W | P4 Address | Area 7<br>Address | Access<br>Size | |----------------------------------|--------------|-----|--------------|-------------------|----------------| | Memory interface mode register | MIM | R/W | H'FE80 0008 | H'1E80 0008 | 32 | | DDR-SDRAM control register | SCR | R/W | H'FE80 0010 | H'1E80 0010 | 32 | | DDR-SDRAM timing register | STR | R/W | H'FE80 0018 | H'1E80 0018 | 32 | | DDR-SDRAM row attribute register | SDR | R/W | H'FE80 0030 | H'1E80 0030 | 32 | | DDR-SDRAM mode register | SDMR | W | H'FECx xxxx* | H'1ECx xxxx* | 32 | | DDR-SDRAM back-up register | DBK | R | H'FE80 0400 | H'1E80 0400 | 32 | Note: \* For details, see section 12.4.5, SDRAM Mode Register (SDMR). Table 12.5 Register States in Each Operating Mode | Register Name | Abbreviation | Power-On Reset | Manual Reset | Sleep | |----------------------------------|--------------|----------------------------------------|----------------------------------------|----------| | Memory interface mode register | MIM | H'0000 0000<br>0C34 xx00*1 | H'0000 0000<br>0C34 xx00*1 | Retained | | DDR-SDRAM control register | SCR | H'0000 0000 | H'0000 0000 | Retained | | DDR-SDRAM timing register | STR | H'0000 0000 | H'0000 0000 | Retained | | DDR-SDRAM row attribute register | SDR | H'0000 0000<br>0000 0100 | H'0000 0000<br>0000 0100 | Retained | | DDR-SDRAM mode register | SDMR | _ | _ | _ | | DDR-SDRAM back-up register | DBK | H'0000 0000<br>0000 000x* <sup>2</sup> | H'0000 0000<br>0000 000x* <sup>2</sup> | Retained | Notes: 1. The initial value of bit 8 (ENDIAN bit) depends on the setting of external pins (MODE5). <sup>2.</sup> The initial value of bit 0 (SDBUP bit) depends on the setting of external pin (BKPRST). ## 12.4.1 Memory Interface Mode Register (MIM) | Bit: | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 47 | |----------------|-----|------|----|----------|-----|-----|-----|------------|-----|-----|-----|-----|-------|-----------|-----------|-----| | | _ | | | | | | | | | | | | _ | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | | BOM | IODE | _ | PC<br>KE | _ | _ | _ | _ | _ | _ | _ | _ | _ | SEL<br>FS | RM<br>ODE | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R | R/W | R | R | R | R | R | R | R | R | R | R | R/W | R | | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | _ | _ | | | | | | | DRI | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | R/W: | R | R | R | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LO | CK | | | | DRE | END<br>IAN | BW | _ | | | DLLEN | | _ | DCE | | Initial value: | _ | _ | _ | _ | 0 | 0 | 0 | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R | R/W | R | R | R | R/W | R | R | R/W | Note: \* Depends on the setting of external pin (MODE5). | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------| | 63 to 48 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 47, 46 | BOMODE | 00 | R/W | Access Mode Switch | | | | | | Switch access modes for the DDR-SDRAM. | | | | | | The DDRIF supports two SDRAM access modes. For details on operation in each of the modes, see section 12.5.4, SDRAM Access Mode. | | | | | | 00: Bank open mode | | | | | | 01: Bank closed mode | | | | | | Other than above: Setting prohibited | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 45 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 44 | PCKE | 0 | R/W | Power Down | | | | | | This bit controls a low power consumption mode in which the CKE pin is set low to place the DDR-SDRAM in "power-down mode" whenever the DDR-SDRAM is not being accessed (whether it is in the idle state or bank active state). When the PCKE bit is set to 1, the DDR-SDRAM enters this power down mode. For details, see section 12.5.5 (2), Power-Down Mode (when CKE Goes Low). Note that the SMS bits in SCR should be set so that the CKE pin is enabled when the SDRAM is in its initial state. | | 43 to 35 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 34 | SELFS | 0 | R | Self-Refresh Decision | | | | | | Indicates whether the DDR-SDRAM is or is not in the self-refresh state. | | | | | | 0: Not self-refresh state | | | | | | 1: Self-refresh state | | 33 | RMODE | 0 | R/W | Refresh Mode Select | | | | | | Specifies whether the DDR-SDRAM is set to autorefresh mode or to self-refresh mode. This bit is only valid if the DRE bit in MIM is set to 1. | | | | | | 0: Auto-refresh mode | | | | | | 1: Self-refresh mode | | 32 to 29 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28 to 16 | DRI | H'0C34 | R/W | DRAM Refresh Interval | | | | | | When refreshing is valid (the DRE bit in MIM is set to 1), these bits specify the maximum refresh interval (auto-refresh). The unit for counting is the cycle of the MCLK. In 160-MHz operation, the unit corresponds to 6.3 ns. The smallest possible setting is H'0020 units. If a lower setting is made, H'020 is added to the value for counting. | | | | | | The DDRIF has a 13-bit internal counter. When the DCE or DRE bit is cleared to 0, or the RMODE bit is set to 1, this counter is cleared to 0. Otherwise, the counter is incremented by the external MCLK. The value in the counter is compared with the DRI bits. If the values match, an auto-refresh request is generated in the controller and auto-refreshing is performed. Note that the counter is cleared to 0 on the match, after which incrementation begins again. | | | | | | A single instance of the internally generated request for auto-refresh is recorded; if the DCE and DRE bits are set to 1 and the RMODE bit is cleared to 0, the auto-refresh request is not cleared until auto-refreshing has been performed. When setting these bits, start by making the setting and writing a 0 to the DRE bit at the same time. Make the setting again, but this time write a 1 to the DRE bit at the same time. This is required for timing consistency. | | 15 to 12 | LOCK | Undefined | R | DLL Lock Status | | | | | | These bits indicate the state of locking by the DLL that generates the read timing for the DDR-SDRAM When these bits are all set to 1 and the DLLEN bit is 1, access to memory is possible. | | 11, 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 | DRE | 0 | R/W | DRAM Refresh Enable | | | | | | This bit enables or disables the use of refresh modes. | | | | | | 0: Disable | | | | | | 1: Enable | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 8 | ENDIAN | Undefined* | R | Endian Identifier | | | | | | | | | | | | Indicates whether big endian or little endian mode is selected for the external data bus. | | | | | | | | | | | | 0: Little endian mode | | | | | | | | | | | | 1: Big endian mode | | | | | | | | 7 | BW | 0 | R/W | Bus Width | | | | | | | | | | | | Specifies the DDR-SDRAM bus width. | | | | | | | | | | | | This bit should always be cleared to 0. | | | | | | | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | | 3 | DLLEN | 0 | R/W | DLL Enable | | | | | | | | | | | | Sets whether the DLL for generating the read timing for<br>the DDR-SDRAM is valid or invalid. When this bit is<br>set to 1, the DLL is enabled and read access to<br>memory is possible. | | | | | | | | 2, 1 | _ | All 0 | R | Reserved | | | | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | | 0 | DCE | 0 | R/W | DDR Controller Enable | | | | | | | | | | | | Enables or disables SDRAM control by the DDRIF. | | | | | | | | | | | | 0: Disables SDRAM control | | | | | | | | | | | | 1: Enables SDRAM control | | | | | | | Note: \* Depends on the setting of external pin (MODE5). # 12.4.2 SDRAM Control Register (SCR) | Bit: | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 47 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----| | | | _ | | | _ | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | | — | _ | — | _ | _ | — | _ | _ | — | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D.: | | | | | | | | | _ | _ | _ | | _ | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | SMS | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 to 3 | _ | All 0 | R | Reserved | | | | 7 m. <b>c</b> | | These bits are always read as 0. The write value should always be 0. | | 2 to 0 | SMS | 000 | R/W | SDRAM Mode Select | | | | | | These bits initialize the DDR-SDRAM when power is supplied and after release of the reset signal. Software can be used to set these bits as listed below so that the corresponding command is issued.For details on the initialization procedure, see section 12.5.2, DDR-SDRAM Initialization Sequence. After the DDR-SDRAM has been initialized, normal operation (000) is specified. | | | | | | 000: Normal operation | | | | | | 001: A NOP command is issued (only valid if the DCE bit in MIM is set to 1). | | | | | | 010: A PREALL command is issued (only valid if the DCE bit in MIM is set to 1). | | | | | | 011: The CKE pin is enabled. At that time, the DESELECT command is issued (only valid if the DCE bit in MIM is set to 1). | | | | | | 100: The REFA (auto-refresh) command is issued (only valid if the DCE bit in MIM is set to 1). | | | | | | Settings other than the above are prohibited. If such settings are made, correct operation is not guaranteed. Note that the PCKE bit in MIM is used to set the CKE pin low for reduced power consumption of the DDR-SDRAM. | # 12.4.3 SDRAM Timing Register (STR) STR specifies various timing parameters for the DDR-SDRAM. | Bit: | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 47 | |----------------|-----|------|-----|-----|------|-----|------|-----|-----|-----|-----|-----|-----|-----|------|-----| | | _ | | _ | _ | _ | _ | | | | _ | | _ | | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | V | /R | R | W | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 2 | | SRFC | | | SRRD | | SRAS | | | SRC | | | SCL | | SRCD | SRP | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 to 20 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 19, 18 | WR | 00 | R/W | Minimum Number of Cycles from Write command to Read Commands | | | | | | These bits specify the minimum number of cycles required by the SDRAM from the issuing of a WRITE command to the issuing of a subsequent READ command. | | | | | | 00: 3 cycles | | | | | | 01: 4 cycles | | | | | | 10: 5 cycles | | | | | | 11: 6 cycles | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 17, 16 | RW | 00 | R/W | Minimum Number of Cycles from Read Command to Write Command | | | | | | These bits specify the minimum number of cycles required by the SRAM from the issuing of a READ command to the issuing of a subsequent WRITE command. | | | | | | 00: 3 cycles | | | | | | 01: 4 cycles | | | | | | 10: 5 cycles | | | | | | 11: 6 cycles | | 15 to 13 | SRFC | 000 | R/W | Number of Cycles within a Single Individual Bank | | | | | | These bits specify the number of cycles between the following access operations in a given bank (the corresponding time is tRFC). | | | | | | (1) From auto-refresh to issuing the ACT command | | | | | | (2) From auto refresh to auto refresh | | | | | | 000: 11 cycles | | | | | | 001: 12 cycles | | | | | | 010: 13 cycles | | | | | | 011: 14 cycles | | | | | | 100: 15 cycles | | | | | | Other than above: Setting prohibited | | 12 | SWR | 0 | R/W | PRE/PREALL Command Issuing Cycle | | | | | | Within write cycles, specifies the number of cycles from<br>the last postamble to the issuing of a PRE/PREALL<br>command (the corresponding time is tWR). | | | | | | 0: 2 cycles | | | | | | 1: 3 cycles | | 11 | SRRD | 0 | R/W | Inter-bank Number of Cycles between ACT Commands | | | | | | Specifies the minimum number of cycles between the issuing of ACT commands (the corresponding time is tRRD) for any two banks. | | | | | | 0: 2 cycles | | | | | | 1: 3 cycles | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 to 8 | SRAS | 000 | R/W | Minimum Number of Cycles between ACT and PRE Commands | | | | | | These bits specify the minimum number of cycles until a PRE command is issued after an ACT command has been issued (the corresponding time is tRAS) for the same bank. | | | | | | 000: 6 cycles | | | | | | 001: 7 cycles | | | | | | 010: 8 cycles | | | | | | 011: 9 cycles | | | | | | Other than above: Setting prohibited | | 7 to 5 | SRC | 000 | R/W | Auto-Refresh/ACT Command Issuance Cycle | | | | | | These bits specify the number of cycles between the following access operations in a given bank (the corresponding time is tRC). | | | | | | (1) From issuing the ACT command to auto-refresh | | | | | | (2) From issuing one ACT command to issuing the next ACT command | | | | | | 000: 6 cycles | | | | | | 001: 7 cycles | | | | | | 010: 8 cycles | | | | | | 011: 9 cycles | | | | | | 100: 10 cycles | | | | | | 101: 11 cycles | | | | | | 110: 12 cycles | | | | | | 111: 13 cycles | | | | | | Other than above: Setting prohibited | | 4 to 2 | SCL | 000 | R/W | CAS Latency | | | | | | These bits specify the CAS latency (CL) in data read operation. | | | | | | 000: 2.5 cycles | | · | | | | Other than above: Setting prohibited | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SRCD | 0 | R/W | Numbers of Cycles between RAS and CAS Commands | | | | | | Specifies the number of cycles from an RAS (ACT) command to a subsequent CAS (READ/READA, WRITE/WRITEA) command (the corresponding time is tRCD). | | | | | | 0: 3 cycles | | | | | | 1: 4 cycles | | 0 | SRP | 0 | R/W | Number of Cycles between PRE and ACT Commands | | | | | | Specifies the number of cycles from a PRE command to a subsequent ACT command (the corresponding time is tRP). | | | | | | 0: 3 cycles | | | | | | 1: 4 cycles | # 12.4.4 SDRAM Row Attribute Register (SDR) | Bit: | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 47 | |----------------|----|----|----|----|-----|-----|------|-----|----|----|----|----|----|----|----|----| | | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | | _ | _ | | | _ | | _ | | | | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | _ | _ | _ | _ | | _ | | _ | _ | | _ | | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | 5 | | | | | | | _ | _ | _ | _ | _ | | _ | _ | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | | SF | PLIT | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------| | 63 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 8 | SPLIT | 0001 | R/W | DDR-SDRAM Memory Configuration | | | | | | These bits specify the row/column configuration of the DDR-SDRAM. | | | | | | 0001: 12 $\times$ 9 (= product with 8 M $\times$ 16 bits) | | | | | | 0011: $13 \times 9$ (= product with 16 M × 16 bits) | | | | | | 0100: 13 $\times$ 10 (= product with 32 M $\times$ 16 bits) | | | | | | 0110: 14 $\times$ 10 (= product with 64 M $\times$ 16 bits) | | | | | | Other than above: Setting prohibited | | | | | | The relationship between the SPLIT bits and numbers of rows and columns is shown in section 12.5.6, Address Multiplexing. | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 12.4.5 SDRAM Mode Register (SDMR) SDMR refers to the mode register and extended mode register of the DDR-SDRAM. Since the SDMR is physically within the SDRAM rather than the DDRIF, reading the registers is invalid. Only the address bits have any meaning for the DDR-SDRAM and any data included in the write operation is ignored. Writing to the SDMR proceeds when the signal output on pins connected to the DDR-SDRAM is as shown in the table below. Address bits 12 to 3 correspond to external pins MA9 to MA0, address bits 14 and 13 to external pins BA1 and BA0, and address bits 18 to 15 to external pins MA13 to MA10. These bits contain the values for the mode registers. | | CKE | | | | | Address I | Address Bit Correspondence | | | | | | |-----|-----|---------------|-----|-----|----|-------------------|----------------------------|-----------------|--|--|--|--| | n-1 | n | <del>CS</del> | RAS | CAS | WE | BA1 and<br>BA0 | MA13 to<br>MA10 | MA9 to<br>MA0 | | | | | | Н | Н | L | L | L | L | Bits 14<br>and 13 | Bits 18 to<br>15 | Bits 12 to<br>3 | | | | | Figure 12.4 shows the relationship between write values in SDMR and output signals to the memory pins. Figure 12.4 Relationship between Write Values in SDMR and Output Signals to Memory Pins For example, to release the DLL from the reset state, set a CAS latency of 2.5 cycles, sequential burst sequence, and burst length of 2 in the mode register of the SDRAM, the following signals must be output on the SDRAM pins. $\overline{\text{CS}} = \text{low}$ , $\overline{\text{RAS}} = \text{low}$ , $\overline{\text{CAS}} = \text{low}$ , $\overline{\text{WE}} = \text{low}$ , $\overline{\text{BA0}} = \text{low}$ , $\overline{\text{BA1}} = \text{low}$ , $\overline{\text{MA13/MA12/MA11/MA10/MA9}} = \overline{\text{low}}$ , $\overline{\text{MA8}} = \overline{\text{low}}$ , $\overline{\text{MA7}} = \overline{\text{low}}$ , $\overline{\text{MA6}} = \overline{\text{high}}$ , $\overline{\text{MA5}} = \overline{\text{low}}$ , $\overline{\text{MA1}} = \overline{\text{low}}$ , $\overline{\text{MA2}} = \overline{\text{low}}$ , $\overline{\text{MA1}} = \overline{\text{low}}$ , $\overline{\text{MA2}} = \overline{\text{high}}$ , $\overline{\text{MA3}} = \overline{\text{low}}$ , $\overline{\text{MA2}} = \overline{\text{low}}$ , $\overline{\text{MA1}} = \overline{\text{low}}$ , $\overline{\text{MA0}} = \overline{\text{high}}$ To output the above control signals, write access to address H'FEC0 0308 in SDMR is made in longwords. Then the above control signals are output to the SDRAM pins. Write data to SDMR is Don't care. #### **DDR-SDRAM Back-up Register (DBK)** 12.4.6 This register indicates the DDR-SDRAM back-up status. For details, see section 17, Power-Down Mode. | Bit: | 63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 47 | |------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | | | _ | _ | 1 | 1 | 1 | 1 | 1 | - | _ | | | 1 | _ | 1 | ı | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | | | | | | | | | | | | | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | - | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Initial value:<br>R/W: | 0<br>R | | - | - | - | • | - | - | - | - | - | - | - | - | | | | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R<br>0 | Note: \* Depends on the setting of external pin (BKPRST). | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|------------------------------------------------------------------------| | 63 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | SDBUP | Undefined* | R | Back-up Status | | | | | | Determine whether DDR-SDRAM is or is not being battery back-up status. | | | | | | 0: Battery back-up | | | | | | 1: Not back-up | Depends on the setting of external pin (BKPRST). Note: Rev.1.00 Dec. 13, 2005 Page 424 of 1286 REJ09B0158-0100 RENESAS ## 12.5 Operation #### 12.5.1 DDR-SDRAM Access The DDR-SDRAM is accessed with a burst length of 2. Read or write commands for the same page can be issued consecutively and the data is read or written continuously. ### 12.5.2 DDR-SDRAM Initialization Sequence Since the internal state of the SDRAM is undefined immediately after power is initially supplied, initialize the SDRAM according to the following sequence. The device may be damaged if you don't follow this sequence. The below description is only an example of the initialization sequence for the DDR-SDRAM. For further details, see the datasheet from the relevant memory manufacturer. - 1. Turn on the four power supplies to the SDRAM in the following order: VDD, VDDQ, VREF, and VTT. - 2. After stabilization of the power supply, reference voltage, and clock signals, maintain the current state for at least 200 μs. - 3. Perform a dummy read to any DDR-SDRAM address. - 4. Write H'A500 0000 to the P4 address H'FE80 0604 (big endian)/H'FE80 0600 (little endian) or the area 7 address H'1E80 0604 (big endian)/H'1E80 0600 (little endian) with 32-bit access. Note: The initial value of this address field is H'A500 0002 and the writing value is retained in sleep mode and initialized after a power-on reset or a manual reset. When accessing the DDR-SDRAM, the value of this field should be H'A500 0000. - Set MIM to enable the SDRAM controller and on-chip DLL, select the required endian, and so on. - 6. Set SDR and STR. - 7. Use the SMS field in SCR to enable the CKE pin. - 8. Use the SMS field in SCR to issue the all-bank precharge (PREALL) command. - 9. Use SDMR to issue the EMRS command and enable the DLL. - 10. Use SDMR to issue the MRS command and reset the DLL. Also set the burst length, CAS latency, and so on. - 11. After the PREALL command has been issued, use the SMS field in SCR to issue the REFA command twice. - 12. Use SDMR to issue the MRS command, release the DLL reset (MA8 = low), and determine the operating mode. In this case, use the settings for burst length, etc. that were specified in step 10. - 13. After the DLL is reset, wait for 200 cycles of the MCLK: normal memory access will then be possible. Ensure that the above SDMR settings, etc. of the SDRAM match the settings of the DDRIF registers. ## 12.5.3 Supported SDRAM Commands Table 12.6 shows the SDRAM commands supported by the DDRIF. Table 12.6 SDRAM Commands Issuable by DDRIF | | | | | | | | | MA13<br>to | AP | BA1<br>and | MA9 to | |------------------------------|--------------|----------|------|----|-----|-----|----|------------|--------|------------|--------| | Function | Symbol | CKEn – 1 | CKEn | CS | RAS | CAS | WE | MA11 | (MA10) | BA0 | MA0 | | Device deselect | DESELECT | Н | Х | Н | Χ | Χ | Χ | Χ | Χ | Χ | X | | No operation | NOP | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | | Read | READ | Н | Х | L | Н | L | Н | V | L | ٧ | V | | Read with auto precharge | READA | Н | Х | L | Н | L | Н | V | Н | ٧ | V | | Write | WRITE | Н | Х | L | Н | L | L | V | L | ٧ | V | | Write with auto precharge | WRITEA | Н | Х | L | Н | L | L | V | Н | ٧ | V | | Bank activate | ACT | Н | Х | L | L | Н | Н | V | ٧ | ٧ | V | | Precharge select bank | PRE | Н | Х | L | L | Н | L | Х | L | ٧ | Х | | Precharge all banks | PREALL | Н | Х | L | L | Н | L | Х | Н | Х | Х | | Auto refresh | REFA | Н | Н | L | L | L | Н | Х | Х | Х | Х | | Self-refresh entry from IDLE | REFS | Н | L | L | L | L | Н | Х | Х | Х | Х | | Exit self refresh | REFSX | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | | Enter power down | PWRDN | Н | L | Н | Х | Х | Х | Х | Х | Х | Х | | Exit power down | PWRDNX | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | | Mode register set | MRS/<br>EMRS | Н | Х | L | L | L | L | V | V | V | V | ### [Legend] H: High level L: Low level X: Don't care Rev.1.00 Dec. 13, 2005 Page 426 of 1286 REJ09B0158-0100 #### V: Valid data The DESELECT command in table 12.6 is automatically issued whenever the SDRAM is not being accessed by any module. The DESELECT command therefore cannot be explicitly issued by the user. #### 12.5.4 SDRAM Access Mode The DDRIF supports the following two SDRAM access modes. The BOMODE bits in MIM are used to select the required mode. **Bank Open Mode:** The SDRAM is accessed without the PRE command immediately after a memory read or memory write, meaning that the bank is always open. This mode is useful for applications in which a single bank is the target of consecutive memory accesses. When another bank becomes the target, the PRE command is automatically issued. **Bank Closed Mode:** Immediately after each round of reading or writing, the PRE command is output and the target bank is closed. This mode is useful for applications in which the same bank is unlikely to be the target of consecutive memory accesses. #### 12.5.5 Power-Down Modes #### (1) Self-Refresh Mode The self-refresh mode is a standby state in which the SDRAM generates its own refresh timing and refresh addresses. Once the self-refresh mode has been set by setting the DRE and RMODE bits in MIM to 1, the self-refresh state is retained even if the CPU enters the sleep mode. If an interrupt then takes the CPU out of the sleep mode, the self-refresh state is still retained. Although the SDRAM is made to enter the self-refresh state by simply setting registers of the DDRIF, the sequence given below should be followed. Note that in the transition from auto-refresh state to self-refresh state, the current auto-refresh state should have been finished or been disabled before the transition. ### [Transition to self-refresh state] - 1. Confirm that transactions to the DDRIF are completed. - 2. Through software control, set the SMS bits in SCR to issue the PREALL (precharge all-banks) command. This closes any SDRAM bank that was open. After that, use the SMS bits in SCR to issue the REFA (auto-refresh) command to ensure that all memory rows are refreshed. - 3. The STR settings do not establish a relationship between the timing of the PREALL and REFA commands that are issued by using SCR. A period of waiting that is suitable for the memory unit must be inserted. - 4. Make the SDRAM enter the self-refresh state by setting the DRE and RMODE bits in MIM to 1 (in this case, the value of the DCE bit should be left at 1). - 5. The DDRIF automatically issues the self-refresh command and sets the CKE pin low. The SDRAM then automatically enters the self-refresh mode. - 6. Read the SELFS status bit in MIM to check whether or not the SDRAM has actually entered the self-refresh mode. ### [Return from self-refresh state] - 1. Clear the RMODE and DRE bits in MIM to 0 to take the DDS-SDRAM out of the self-refresh state - 2. Read the SELFS status bit in MIM to check whether or not the SDRAM has actually returned from the self-refresh mode. - 3. After allowing the time required for recovery from the self-refresh state, set registers so that auto-refreshing is performed at an appropriate interval. After the recovery, wait for the time required by the SDRAM before accessing the SDRAM (the time depends on the DDR-SDRAM; for example, the requirements might be for 130 ns before issuing a command other than a read command, and 200 clock cycles before issuing a read command). - 4. When access becomes possible, use the SMS bits in SCR to issue the REFA (auto-refresh) command so that all memory rows are refreshed. - 5. Dummy read a byte from any SDRAM address. - 6. Use the SMS bits in SCR to issue the PREALL (all-bank precharge) command. - 7. Use the SMS bits in SCR to issue the REFA command. This operation is required to make the delay adjustment unit in the DDRIF operate. - 8. Set MIM so that the counter for the auto-refresh function starts counting and thus drives auto-refreshing at a regular interval. After this, normal memory access is possible. ## (2) Power-Down Mode (when CKE Goes Low) Clearing or setting the PCKE bit in MIM changes the level of the CKE pin, the SDRAM enters or leaves the power-down mode. The SDRAM in this mode consumes less power. Since the SDRAM is made to enter the power-down mode after each round of memory access and has to leave the power-down mode before each round of memory access, an overhead of one cycle of the MCLK is incurred in each case. ## 12.5.6 Address Multiplexing Address multiplexing is performed in line with the settings of the SPLIT bits in SDR so that connecting the SDRAM does not require an external address-multiplexing circuit. Table 12.7 shows the relationship between the settings of SPLIT bits and address multiplexing. The number of ROW or COL line is the addresses (bit) that are output to the address pins according to the setting of the SPLIT bits. If a setting not specified in table 12.7 is used, correct operation is not guaranteed. Table 12.7 Relationship between SPLIT Bits and Address Multiplexing | | SPLIT[3:0] | ROW × COL | | BA1 | BA0 | MA13 | MA12 | MA11 | MA10 | MA9 | MA8 | MA7 | MA6 | MA5 | MA4 | MA3 | MA2 | MA1 | MA0 | |------------------------------------------------|------------|-----------|-----|-----|-----|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 128 Mbit × 2 | 0001 | 12 × 9 | ROW | 13 | 12 | _ | _ | 11 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | | $(8 \text{ M} \times 16 \text{ bit} \times 2)$ | ) | | COL | 13 | 12 | _ | _ | _ | AP* | _ | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 256 Mbit × 2 | 0011 | 13 × 9 | ROW | 13 | 12 | _ | 11 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | | (16 M × 16 bit × 2 | 2) | | COL | 13 | 12 | _ | _ | _ | AP* | _ | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 512 Mbit × 2 | 0100 | 13 × 10 | ROW | 13 | 12 | _ | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | | (32 M × 16 bit × 2 | 2) | | COL | 13 | 12 | _ | _ | _ | AP* | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 1 Gbit × 2 | 0110 | 14 × 10 | ROW | 13 | 12 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | | (64 M × 16 bit × 2 | 2) | | COL | 13 | 12 | _ | _ | _ | AP* | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | Note: \* Auto-precharge ## 12.6 DDR-SDRAM Basic Timing Figures 12.5 to 12.14 show basic timing of the DDRIF. In each timing chart, the DDR-SRAM has been idle at T0. The settings in the SDRAM timing register (STR) must set up timing that is within the specifications of the DDR-SDRAM. Note that the only CAS latency supported by the DDRIF is 2.5. Figure 12.5 DDRIF Basic Timing (1-/2-/4-/8-Byte Single Burst Read without Auto Precharge) Figure 12.6 DDRIF Basic Timing (1-/2-/4-/8-Byte Single Burst Write without Auto Precharge) Figure 12.7 DDRIF Basic Timing (1-/2-/4-/8-Byte Single Burst Read with Auto Precharge) Figure 12.8 DDRIF Basic Timing (1-/2-/4-/8-Byte Single Burst Write with Auto Precharge) Figure 12.9 DDRIF Basic Timing (4 Burst Read: 32-byte without Auto Precharge) Figure 12.10 DDRIF Basic Timing (4 Burst Write: 32-byte without Auto Precharge) Figure 12.11 DDRIF Basic Timing (from Precharging All Banks to Bank Activation) Figure 12.12 DDRIF Basic Timing (Mode Register Setting) Figure 12.13 DDRIF Basic Timing (Enter Auto-Refresh/Exit to Bank Activation) Figure 12.14 DDRIF Basic Timing (Enter Self-Refresh/Exit to Command Issuing) ## 12.7 Usage Notes ### 12.7.1 Operating Frequency The DDRIF supports ratios of 5:4 (DDR320) and 1:1 (DDR266) between the frequencies of the SuperHyway clock (SHck) and DDR clock (DDRck). For details, see section 15, Clock Pulse Generator (CPG). The maximum operating frequency of the SuperHyway clock is 200 MHz. The minimum operating frequency depends on the frequency of the DDR-SDRAM clock. Therefore, see the datasheet for the DDR-SDRAM. ### 12.7.2 Stopping Clock Supply of the clock signal for the DDRIF stops in the following two cases: - when the SDRAM is in battery backup mode; and - when the PLL multiplication ratio or bus-clock frequency-division ratio is changed by the frequency change register (FRQCR) of the CPG. Since the clock signal is not being supplied in the above situations, auto-refreshing does not proceed. Since the refresh cycle is not being maintained, data in the SDRAM will be lost. To prevent this, software should place the SDRAM in the self-refresh state before supply of the clock signal is stopped. For details on making the SDRAM enter and leave the self-refresh mode, see section 12.5.5 (1), Self-Refresh Mode. ## 12.7.3 Using SCR to Issue REFA Command (Outside the Initialization Sequence) The DDR-SDRAM bank is automatically opened by the DDRIF access (read from or written to). When the REFA (auto-refresh) command is issued by using the SMS bits in SCR, be sure to close the bank by using the SMS bits in SCR to issue the PREALL command. The same operation is necessary when the SCR register setting is used to issue a REFA command for refreshing all rows in the memory before starting up auto-refresh operations. ## 12.7.4 Timing of Connected SDRAM The DDRIF only supports memory in which the number of cycles (tRAP) required from issuing an ACT command to issuing a read with auto-precharge or write with auto-precharge command and the number of cycles (tRCD) required from issuing an ACT command to issuing a read or write command are the same. If the two numbers differ, the SDRAM should be accessed in bank open mode. ## 12.7.5 Setting Auto-Refresh Interval The auto-refresh interval is specified by the DRI bits in MIM. If the DRE bit is set to 1 at the same time as the DRI bits are set, the time until the first auto-refresh is that selected by the value of the DRI bits before the new setting was made. However, the second and subsequent auto-refresh intervals take on the value corresponding to the new setting for the DRI bits. To avoid this situation, clear the DRE bit to 0 whenever you change the settings of the DRI bits. When the DRE bit is subsequently set to 1 and the same DRI setting is repeated, auto-refreshing proceeds with the specified interval from the first round. In this case, take care to ensure that the DRI bits have the same value. # Section 13 PCI Controller (PCIC) The PCI controller (PCIC) controls the PCI bus for data transfers between memory connected to an external bus and a PCI device connected to the PCI bus. The ability to connect PCI devices facilitates the design of systems using the PCI bus and enables more compact systems capable of faster data transfer. The PCIC functions as a bus bridge which connects an external PCI bus to the internal SuperHyway bus. It provides a device connected to the external PCI bus with a channel for access to the on-chip modules connected to the SuperHyway bus. The PCIC supports both the host bus bridge mode and normal mode (non-host mode). In host busbridge mode, PCI bus arbitration control is available and in normal mode, arbitration is executed by the external PCI bus arbiter. ### 13.1 Features The PCIC has the following features: - Supports subset of PCI Local Bus Specification Revision 2.2 - PCI bus operating speeds of 33 MHz/66 MHz - 32-bit data bus - PCI master and target functions - Supports subset of PCI power management Revision 1.1 - Supports the host bus bridge mode and normal mode (selectable by MODE6 pin settings) RENESAS - Supports the PCI bus arbiter (in host bus bridge mode) - Supports four external masters - Pseudo-round-robin or fixed priority arbitration - Supports external bus arbiter mode - Supports configuration mechanism #1 (in host bus bridge mode) - Supports burst transfer - Parity check and error report - Exclusive access (target only) - Once locked, only accessible from the device that accessed the $\overline{\text{LOCK}}$ signal - The SuperHyway bus in not locked during lock transfer - Can support cache coherency between a device connected to the PCI bus and system memory (PCI target) although device performance may become suboptimal - Supports four external interrupt inputs (INTD to INTA) in host bus bridge mode - Supports one external interrupt output (INTA) in normal mode - Supports both big endian and little endian formats for the SuperHyway bus (the PCI bus operates in the little endian format) The PCIC does not support the following PCI functions. - Cache support (no SBO or SDONE pin) - Address wrap-around mechanism - PCI JTAG (other modules in this LSI can support the JTAG feature) - Dual address cycles - Interrupt acknowledge cycles - Fast back-to-back transfer initiation (supported when performed as a target device) - Extended ROM for initialization and system boot etc. Figure 13.1 is a block diagram of the PCIC. Figure 13.1 PCIC Block Diagram The PCIC comprises two blocks: the PCI bus interface and SuperHyway bus interface block. The PCI bus interface block comprises the PCI configuration register, local register, PCI master, and PCI target controller. The functions of the PCI bus interface are transaction control on the PCI local bus. The SuperHyway bus interface block comprises the control register (PCIECR) and the data FIFO. The functions of the SuperHyway bus interface are access translation between the PCI bus interface and the CPU or DMAC via SuperHyway bus. The interrupt controller requests interrupt request to the INTC of this LSI. # 13.2 Input/Output Pins Table 13.1 shows the pin configuration of the PCIC. **Table 13.1 Input/Output Pins** | Pin Name | PCI standard signal name | I/O | Description | |---------------|--------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD31 to AD0*1 | AD[31:0] | I/O | PCI Address/Data Bus | | | | (TRI) | Address and data buses are multiplexed. Each bus transaction consists of an address phase followed by one or more data phases. | | CBE3 to CBE0 | C/BE[3:0] | I/O | PCI Command/Byte Enable | | | | (TRI) | Bus command and byte enables are multiplexed. These signals indicate the type of transaction during the address phase and the byte enables during the data phases. | | PAR | PAR | I/O | PCI Parity | | | | (TRI) | Generates/checks even parity across AD[31:0] and CBE[3:0]. | | PCICLK | CLK | Input | PCI Clock | | | | | Provides timing for all transactions on the PCI bus. | | PCIFRAME | FRAME | I/O | PCI Frame | | | | (STRI) | Current initiator drives this signal, which indicates the start and duration or end of a transaction. | | TRDY | TRDY | I/O | PCI Target Ready | | | | (STRI) | Selected target drives this signal, which indicates the target is ready to execute a transaction. During a write, this signal indicates that the target is ready to accept data. During a read, this signal indicates that valid data is present on the AD [31:0] lines. | | IRDY | ĪRDY | I/O | PCI Initiator Ready | | | | (STRI) | The current bus master drives this signal. During a write, this signal indicates that valid data is present on the AD [31:0] lines. During a read, this signal indicates that the master is ready to accept data. | | STOP | STOP | I/O | PCI Stop | | | | (STRI) | Selected target drives this signal to stop the current transaction. | | LOCK | LOCK | I/O | PCI Lock | | | | (STRI) | | | Pin Name | PCI standard signal name | I/O | Description | |------------------------------------------|--------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDSEL | IDSEL | Input | PCI Configuration Device Select | | | | | This signal is input to the PCI device to select configuration cycles (only for normal mode). | | DEVSEL | DEVSEL | I/O | PCI Device Select | | | | (STRI) | Indicates the device driving this signal has decoded its address as the target. As an input, this signal indicates that a device has been selected. | | INTD*2 | INTD | Input | Interrupts D, C, and B | | INTC* <sup>3</sup><br>INTB* <sup>3</sup> | INTC<br>INTB | | Indicate that a PCI device is requesting an interrupt. Only these signals are available in host bus bridge mode. | | ĪNTA | ĪNTA | I/O | Interrupt A | | | | (output:<br>O/D) | Indicates that a PCI device is requesting an interrupt (input) in host bus bridge mode. This signal is used to request an interrupt (output: O/D) in normal mode. | | REQ3 to | REQ[3:1] | Input | PCI Bus Request | | REQ1*⁴ | | | Available only in host bus bridge mode. | | GNT3 to | GNT[3:1] | Output | PCI Bus Grant | | GNT1*⁴ | | (TRI) | Available only in host bus bridge mode. | | REQ0/ | REQ0 | I/O | PCI Bus Request | | REQOUT | | (TRI) | Functions as an input or an output in host bus bridge mode and as an output in normal mode. | | GNT0/ | GNT0 | I/O | PCI Bus Grant | | GNTIN | | (TRI) | Functions as an input or an output in host bus bridge mode and as an input in normal mode. | | SERR | SERR | I/O | PCI System Error | | | | (output:<br>O/D) | | | PERR | PERR | I/O | PCI Parity Error | | | | (TRI) | | | PCIRESET | | Output | PCI reset output (only for host bus bridge mode) | | MODE6* <sup>5</sup> | _ | Input | PCI Operating Mode Select | | | | | Low: PCI normal mode in which the PCIC operates as a PCI bridge on the PCICLK | | | | | High: PCI host bus bridge mode in which the PCIC operates as a PCI bridge on the PCICLK | ## Section 13 PCI Controller (PCIC) ## [Legend] TRI: Tri-state STRI: Sustained tri-state O/D: Open Drain Notes: 1. These pins are multiplexed with the GPIO pins (port A to D). - 2. This pin is multiplexed with the SCIF channel 0 and GPIO pins. - 3. These pins are multiplexed with the DMAC, H-UDI and GPIO pins. - 4. These pins are multiplexed with the GPIO pins. - 5. This pin is multiplexed with the INTC and FLCTL pins. # 13.3 Register Descriptions Table 13.2 shows the PCIC register configuration. Table 13.3 shows the register states in each operating mode. The PCI configuration register address and its offset are used for little endian operation. **Table 13.2 List of PCIC Registers** | Name | Abbreviation | SH* <sup>1</sup><br>R/W | PCI*1<br>R/W | P4 address | Area 7 address | Access<br>Size* <sup>2</sup> | |------------------------------------|--------------|-------------------------|--------------|-------------|----------------|------------------------------| | Control register space | | | | | | | | PCIC enable control register | PCIECR | R/W | _ | H'FE00 0008 | H'1E00 00008 | 32 | | PCI configuration register space | | | | | | | | PCI vendor ID register | PCIVID | R | R | H'FE04 0000 | H'1E04 0000 | 16 | | PCI device ID register | PCIDID | R | R | H'FE04 0002 | H'1E04 0002 | 16 | | PCI command register | PCICMD | R/W | R/W | H'FE04 0004 | H'1E04 0004 | 16 | | PCI status register | PCISTATUS | R/WC | R/WC | H'FE04 0006 | H'1E04 0006 | 16 | | PCI revision ID register | PCIRID | R | R | H'FE04 0008 | H'1E04 0008 | 8 | | PCI program interface register | PCIPIF | R/W | R | H'FE04 0009 | H'1E04 0009 | 8 | | PCI sub class code register | PCISUB | R/W | R | H'FE04 000A | H'1E04 000A | 8 | | PCI base class code register | PCIBCC | R/W | R | H'FE04 000B | H'1E04 000B | 8 | | PCI cacheline size register | PCICLS | R | R | H'FE04 000C | H'1E04 000C | 8 | | PCI latency timer register | PCILTM | R/W | R/W | H'FE04 000D | H'1E04 000D | 8 | | PCI header type register | PCIHDR | R | R | H'FE04 000E | H'1E04 000E | 8 | | PCI BIST register | PCIBIST | R | R | H'FE04 000F | H'1E04 000F | 8 | | PCI I/O base address register | PCIIBAR | R/W | R/W | H'FE04 0010 | H'1E04 0010 | 32 | | PCI Memory base address register 0 | PCIMBAR0 | R/W | R/W | H'FE04 0014 | H'1E04 0014 | 32 | | PCI Memory base address register 1 | PCIMBAR1 | R/W | R/W | H'FE04 0018 | H'1E04 0018 | 32 | | PCI subsystem vendor ID register | PCISVID | R/W | R | H'FE04 002C | H'1E04 002C | 16 | | PCI subsystem ID register | PCISID | R/W | R | H'FE04 002E | H'1E04 002E | 16 | | PCI capabilities pointer register | PCICP | R | R | H'FE04 0034 | H'1E04 0034 | 8 | | PCI interrupt line register | PCIINTLINE | R/W | R/W | H'FE04 003C | H'1E04 003C | 8 | | PCI interrupt pin register | PCIINTPIN | R/W | R | H'FE04 003D | H'1E04 003D | 8 | | Name | Abbreviation | SH* <sup>1</sup><br>R/W | PCI*1<br>R/W | P4 address | Area 7 address | Access<br>Size*2 | |---------------------------------------------------|-----------------|-------------------------|--------------|-------------|----------------|------------------| | PCI minimum grant register | PCIMINGNT | R | R | H'FE04 003E | H'1E04 003E | 8 | | PCI maximum latency register | PCIMAXLAT | R | R | H'FE04 003F | H'1E04 003F | 8 | | PCI capability ID register | PCICID | R | R | H'FE04 0040 | H'1E04 0040 | 8 | | PCI next item pointer register | PCINIP | R | R | H'FE04 0041 | H'1E04 0041 | 8 | | PCI power management capability register | PCIPMC | R/W | R/W | H'FE04 0042 | H'1E04 0042 | 16 | | PCI power management control/status register | PCIPMCSR | R/W | R/W | H'FE04 0044 | H'1E04 0044 | 16 | | PCI PMCSR bridge support extension register | PCIPMCSR<br>BSE | R | R | H'FE04 0046 | H'1E04 0046 | 8 | | PCI power consumption/dissipation data register | PCIPCDD | R/W | R | H'FE04 0047 | H'1E04 0047 | 8 | | PCI local register space | | | | | | | | PCI control register | PCICR | R/W | R | H'FE04 0100 | H'1E04 0100 | 32 | | PCI local space register 0 | PCILSR0 | R/W | R | H'FE04 0104 | H'1E04 0104 | 32 | | PCI local space register 1 | PCILSR1 | R/W | R | H'FE04 0108 | H'1E04 0108 | 32 | | PCI local address register 0 | PCILAR0 | R/W | R | H'FE04 010C | H'1E04 010C | 32 | | PCI local address register 1 | PCILAR1 | R/W | R | H'FE04 0110 | H'1E04 0110 | 32 | | PCI interrupt register | PCIIR | R/WC | R | H'FE04 0114 | H'1E04 0114 | 32 | | PCI interrupt mask register | PCIIMR | R/W | R | H'FE04 0118 | H'1E04 0118 | 32 | | PCI error address information register | PCIAIR | R | R | H'FE04 011C | H'1E04 011C | 32 | | PCI error command information register | PCICIR | R | R | H'FE04 0120 | H'1E04 0120 | 32 | | PCI arbiter interrupt register | PCIAINT | R/WC | R | H'FE04 0130 | H'1E04 0130 | 32 | | PCI arbiter interrupt mask register | PCIAINTM | R/WC | R | H'FE04 0134 | H'1E04 0134 | 32 | | PCI arbiter bus master error information register | PCIBMIR | R | R | H'FE04 0138 | H'1E04 0138 | 32 | | PCI PIO*3 address register | PCIPAR | R/W | _ | H'FE04 01C0 | H'1E04 01C0 | 32 | | PCI power management interrupt register | PCIPINT | R/WC | _ | H'FE04 01CC | H'1E04 01CC | 32 | | PCI power management interrupt mask register | PCIPINTM | R/W | _ | H'FE04 01D0 | H'1E04 01D0 | 32 | | Name | Abbreviation | SH* <sup>1</sup><br>R/W | PCI*1<br>R/W | P4 address | Area 7 address | Access<br>Size* <sup>2</sup> | |------------------------------------|--------------|-------------------------|--------------|-------------|----------------|------------------------------| | PCI memory bank register 0 | PCIMBR0 | R/W | _ | H'FE04 01E0 | H'1E04 01E0 | 32 | | PCI memory bank mask register 0 | PCIMBMR0 | R/W | _ | H'FE04 01E4 | H'1E04 01E4 | 32 | | PCI memory bank register 1 | PCIMBR1 | R/W | _ | H'FE04 01E8 | H'1E04 01E8 | 32 | | PCI memory bank mask register 1 | PCIMBMR1 | R/W | _ | H'FE04 01EC | H'1E04 01EC | 32 | | PCI memory bank register 2 | PCIMBR2 | R/W | _ | H'FE04 01F0 | H'1E04 01F0 | 32 | | PCI memory bank mask register 2 | PCIMBMR2 | R/W | _ | H'FE04 01F4 | H'1E04 01F4 | 32 | | PCI I/O bank register | PCIIOBR | R/W | _ | H'FE04 01F8 | H'1E04 01F8 | 32 | | PCI I/O bank master register | PCIIOBMR | R/W | _ | H'FE04 01FC | H'1E04 01FC | 32 | | PCI cache snoop control register 0 | PCICSCR0 | R/W | _ | H'FE04 0210 | H'1E04 0210 | 32 | | PCI cache snoop control register 1 | PCICSCR1 | R/W | _ | H'FE04 0214 | H'1E04 0214 | 32 | | PCI cache snoop address register 0 | PCICSAR0 | R/W | _ | H'FE04 0218 | H'1E04 0218 | 32 | | PCI cache snoop address register 1 | PCICSAR1 | R/W | _ | H'FE04 021C | H'1E04 021C | 32 | | PCI PIO*3 data register | PCIPDR | R/W | _ | H'FE04 0220 | H'1E04 0220 | 32 | Notes: 1. SH: SuperHyway bus (internal bus). PCI: PCI local bus. WC: Cleared by writing 1 (Writing of 0 is no effect). —: Accessing is prohibited. - 2. When accessing a register, do not use a size smaller than the register's access size. - 3. PIO: Programmed I/O. **Table 13.3** Register States in Each Operating Mode | Name | Abbreviation | Power-On Reset | Manual Reset | Sleep Mode | |------------------------------------|--------------|----------------|--------------|------------| | Control register space | | | | | | PCIC enable control register | PCIECR | H'0000 0000 | Retained | Retained | | PCI configuration register space | | | | | | PCI vendor ID register | PCIVID | H'1912 | Retained | Retained | | PCI device ID register | PCIDID | H'0002 | Retained | Retained | | PCI command register | PCICMD | H'0080 | Retained | Retained | | PCI status register | PCISTATUS | H'0290 | Retained | Retained | | PCI revision ID register | PCIRID | H'00 | Retained | Retained | | PCI program interface register | PCIPIF | H'00 | Retained | Retained | | PCI sub class code register | PCISUB | H'00 | Retained | Retained | | PCI base class code register | PCIBCC | H'00 | Retained | Retained | | PCI cache line size register | PCICLS | H'20 | Retained | Retained | | PCI latency timer register | PCILTM | H'00 | Retained | Retained | | PCI header type register | PCIHDR | H'00 | Retained | Retained | | PCI BIST register | PCIBIST | H'00 | Retained | Retained | | PCI I/O base address register | PCIIBAR | H'0000 0001 | Retained | Retained | | PCI Memory base address register 0 | PCIMBAR0 | H'0000 0000 | Retained | Retained | | PCI Memory base address register 1 | PCIMBAR1 | H'0000 0000 | Retained | Retained | | PCI subsystem vendor ID register | PCISVID | H'0000 | Retained | Retained | | PCI subsystem ID register | PCISID | H'0000 | Retained | Retained | | PCI capabilities pointer register | PCICP | H'40 | Retained | Retained | | PCI interrupt line register | PCIINTLINE | H'00 | Retained | Retained | | PCI interrupt pin register | PCIINTPIN | H'01 | Retained | Retained | | PCI minimum grant register | PCIMINGNT | H'00 | Retained | Retained | | PCI maximum latency register | PCIMAXLAT | H'00 | Retained | Retained | | PCI capability ID register | PCICID | H'01 | Retained | Retained | | PCI next item pointer register | PCINIP | H'00 | Retained | Retained | | Name | Abbreviation | Power-On Reset | Manual Reset | Sleep Mode | | |---------------------------------------------------|-----------------|----------------|--------------|------------|--| | PCI power management capability register | PCIPMC | H'000A | Retained | Retained | | | PCI power management control/status register | PCIPMCSR | H'0000 | Retained | Retained | | | PCI PMCSR bridge support extension register | PCIPMCSR<br>BSE | H'00 | Retained | Retained | | | PCI power consumption/dissipation data register | PCIPCDD | H'00 | Retained | Retained | | | PCI local register space | | | | | | | PCI control register | PCICR | H'0000 00xx | Retained | Retained | | | PCI local space register 0 | PCILSR0 | H'0000 0000 | Retained | Retained | | | PCI local space register 1 | PCILSR1 | H'0000 0000 | Retained | Retained | | | PCI local address register 0 | PCILAR0 | H'0000 0000 | Retained | Retained | | | PCI local address register 1 | PCILAR1 | H'0000 0000 | Retained | Retained | | | PCI interrupt register | PCIIR | H'0000 0000 | Retained | Retained | | | PCI interrupt mask register | PCIIMR | H'0000 0000 | Retained | Retained | | | PCI error address information register | PCIAIR | H'xxxx xxxx | Retained | Retained | | | PCI error command information register | PCICIR | H'xx00 000x | Retained | Retained | | | PCI arbiter interrupt register | PCIAINT | H'0000 0000 | Retained | Retained | | | PCI arbiter interrupt mask register | PCIAINTM | H'0000 0000 | Retained | Retained | | | PCI arbiter bus master error information register | PCIBMIR | H'0000 00xx | Retained | Retained | | | PCI PIO address register | PCIPAR | H'80xx xxxx | Retained | Retained | | | PCI power management interrupt register | PCIPINT | H'0000 0000 | Retained | Retained | | | PCI power management interrupt mask register | PCIPINTM | H'0000 0000 | Retained | Retained | | | PCI memory bank register 0 | PCIMBR0 | H'0000 0000 | Retained | Retained | | | PCI memory bank mask register 0 | PCIMBMR0 | H,0000 0000 | Retained | Retained | | | PCI memory bank register 1 | PCIMBR1 | H,0000 0000 | Retained | Retained | | | PCI memory bank mask register 1 | PCIMBMR1 | H,0000 0000 | Retained | Retained | | | Name | Abbreviation | Power-On Reset | Manual Reset | Sleep Mode | |------------------------------------|--------------|----------------|--------------|------------| | PCI memory bank register 2 | PCIMBR2 | H'0000 0000 | Retained | Retained | | PCI memory bank mask register 2 | PCIMBMR2 | H'0000 0000 | Retained | Retained | | PCI I/O bank register | PCIIOBR | H'0000 0000 | Retained | Retained | | PCI I/O bank master register | PCIIOBMR | H'0000 0000 | Retained | Retained | | PCI cache snoop control register 0 | PCICSCR0 | H'0000 0000 | Retained | Retained | | PCI cache snoop control register 1 | PCICSCR1 | H'0000 0000 | Retained | Retained | | PCI cache snoop address register 0 | PCICSAR0 | H'0000 0000 | Retained | Retained | | PCI cache snoop address register 1 | PCICSAR1 | H'0000 0000 | Retained | Retained | | PCI PIO data register | PCIPDR | H'xxxx xxxx | Retained | Retained | [Legend] x: Undefined # 13.3.1 PCIC Enable Control Register (PCIECR) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------| | | _ | _ | _ | _ | _ | _ | | _ | | _ | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | ENBL | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | ENBL | 0 | R/W | PCI Enable Bit. | | | | | | Enable the PCIC | | | | | | 0: PCIC disable | | | | | | The access from both the CPU and external PCI devices to the PCIC is invalid (including the configuration and local register), except PCIECR. | | | | | | 1: PCIC enable | # 13.3.2 Configuration Registers The configuration registers defines the programming model and usages for the configuration register space in a PCI compliant device. For details, refer to "PCI Local Bus Specification Revision 2.2 Chapter 6 Configuration Space". #### (1) PCI Vender ID Register (PCIVID) This register identifies the manufacturer of device. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---| | | | | | | | | | V | ID | | | | | | | | | Initial value: | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------| | 15 to 0 | VID | H'1912 | SH: R | PCI Vender ID | | | | | PCI: R | Indicates the PCI device manufacture identifier (vender ID) that is allocated by PCI-SIG. Renesas Technology's vendor ID is H'1912. | #### (2) PCI Device ID Register (PCIDID) This register uniquely identifies this LSI amongst PCI devices manufactured by the vendor. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|----|---|---|---|---|---|---|---| | | | | | | | | | D | ID | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------| | 15 to 0 | DID | H'0002 | SH: R | PCI Device ID | | | | | PCI: R | These bits uniquely identify this LSI amongst PCI devices manufactured by the vendor indicated by the PCI vender field. | | | | | | The SH7780's device ID is H'0002. | # (3) PCI Command Register (PCICMD) The PCI command register provides coarse control over a device's ability to generate and respond to PCI cycles. When 0 is written to this register, the device is logically disconnected from the PCI bus for all accesses except configuration accesses. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|------|-------|-----|-----|-------|------|----|-----|-----|-----| | | _ | _ | _ | _ | _ | _ | FBBE | SERRE | WCC | PER | VGAPS | MWIE | SC | BM | MS | IOS | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R/W | R/W | R/W | R | R | R | R/W | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R/W | R/W | R/W | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 10 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 9 | FBBE | 0 | SH: R | PCI Fast Back-to-Back Enable | | | | | PCI: R | Controls whether or not a master can do fast back-to-back transactions to different device. | | | | | | 0: Fast back-to-back transactions are only allowed to the same target | | | | | | Master is allowed to generate fast back-to-back transactions to different targets (not supported) | | 8 | SERRE | 0 | SH: R/W | PCI SERR Output Control | | | | | PCI: R/W | Controls the SERR output. | | | | | | 0: SERR output disabled | | | | | | 1: SERR output enabled | | 7 | WCC | 1 | SH: R/W | Wait Cycle Control | | | | | PCI: R/W | Controls the address/data stepping. | | | | | | When WCC = 1, both an address and data for a master write, only an address for a master read, and only data for a target read are output for at least two clock cycles. | | | | | | 0: Address/data stepping control disabled | | | | | | 1: Address/data stepping control enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | PER | 0 | SH: R/W | Parity Error | | | | | PCI: R/W | Controls the device's response when the PCIC detects a parity error or receives a parity error. When this bit is set to 1, the PERR signal is asserted. | | | | | | 0: No response parity error | | | | | | 1: Response parity error | | 5 | VGAPS | 0 | SH: R | VGA Palette Snoop Control | | | | | PCI: R | 0: VGA compatible device | | | | | | 1: Palette register write is not supported (not supported) | | 4 | MWIE | 0 | SH: R | PCI Memory Write and Invalidate Control | | | | | PCI: R | Controls issuance of a memory write and invalidate command in a master access. | | | | | | 0: Memory write is used | | | | | | 1: Memory write and invalidate command is executable (not supported) | | 3 | SC | 0 | SH: R | PCI Special Cycles | | | | | PCI: R | Indicates whether or not to support the special cycle operations in a target access. | | | | | | 0: Special cycles ignored | | | | | | 1: Special cycles monitored (not supported) | | 2 | BM | 0 | SH: R/W | PCI Bus Master Control | | | | | PCI: R/W | Controls a bus master. | | | | | | 0: Bus master function disabled | | | | | | 1: Bus master function enabled | | 1 | MS | 0 | SH: R/W | PCI Memory Space Control | | | | | PCI: R/W | Controls accesses to memory space of this LSI. When this bit is cleared to 0, a memory transfer to the PCIC is terminated with a master abort. | | | | | | 0: Does not respond to memory space accesses | | | | | | 1: Respond to memory space accesses | | 0 | IOS | 0 | SH: R/W | PCI I/O Space | | | | | PCI: R/W | Controls accesses to I/O space of this LSI. When this bit is cleared to 0, a I/O transfer to the PCIC is terminated with a master abort. | | | | | | 0: Does not respond to I/O space accesses | | | | | | 1: Respond to I/O space accesses | #### (4) PCI Status Register (PCISTATUS) This status register is used to record status information for PCI bus related events. The definition of each of the bits is given in the table below. A device may not need to implement all the bits, depending on device functionality. For instance, since a device that acts as a target does not inform a target abort, bit 11 does not need to be implemented. Reserved bits should be read-only and return zero when the bits are read. Reads from this register operates normally. Writes are slightly different in that bits can be cleared, but not set. A one bit is cleared whenever the register is written to, and the write data in the corresponding bit location is a 1. For instance, to clear bit 14 and not affect any other bits, write the value of B'0100 0000 0000 0000 to the register. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|------|------|------|------|-----|-----|------|------|-----|-----|----|---|---|---|---| | | DPE | SSE | RMA | RTA | STA | DEV | SEL | MDPE | FBBC | _ | 66C | CL | _ | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | SH R/W: | R/WC | R/WC | R/WC | R/WC | R/WC | R | R | R/WC | R | R/W | R/W | R | R | R | R | R | | PCI R/W: | R/WC | R/WC | R/WC | R/WC | R/WC | R | R | R/WC | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------| | 15 | DPE | 0 | SH: R/WC | Parity Error Detect Status | | | | | PCI: R/WC | Indicates that a parity error has been detected in read data when the PCIC is a master or in write data when the PCIC is a target. | | | | | | This bit must be set by the device whenever it detects a parity error, even if parity error handling is disabled. | | | | | | 0: Device is not detecting parity error. | | | | | | 1: Device is detecting parity error. | | 14 | SSE | 0 | SH: R/WC | System Error Output Status | | | | | PCI: R/WC | Indicates that the PCIC has asserted the SERR signal. | | | | | | 0: SERR has not been asserted | | | | | | SERR has been asserted (the value retained until cleared) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-------|----------|------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | RMA | 0 | SH: R/WC | Master Abort Receive Status | | | | | PCI: R/WC | Indicates that the PCIC has terminated a transaction with a master abort when the PCIC is a master. | | | | | | PCIC has not terminated a transaction with a master abort | | | | | | PCIC has terminated a transaction with a master abort | | 12 | RTA | 0 | SH: R/WC | Target Abort Receive Status | | | | | PCI: R/WC | Indicates that a transaction is terminated by a target device with a target abort when the PCIC functions as a master. | | | | | | 0: Transaction has not been terminated with a target abort | | | | | | 1: Transaction has been terminated with a target abort | | 11 | STA | 0 | SH: R/WC | Target Abort Execution Status | | | | | PCI: R/WC | Indicates that the PCIC has terminated a transaction with a target-abort when the PCIC functions as a target. | | | | | | PCIC has not terminated a transaction with a target-abort | | | | | | 1: PCIC has terminated a transaction with target-abort | | 10, 9 | DEVSEL | 01 | SH: R | DEVSEL Timing Status | | | | | PCI: R | Indicate the response timing status of the DEVSEL signal when the PCIC functions as a target. | | | | | | 00: Fast (not support) | | | | | | 01: Medium | | | | | | 10: Slow (not support) | | | | | | 11: Reserved | | 8 | MDPE | 0 | SH: R/WC | Data parity error | | | | | PCI: R/WC | Indicates that the PCIC has asserted the $\overline{\text{PERR}}$ signal or detected the assertion of the $\overline{\text{PERR}}$ signal if the PCIC functions as a master. Only when the parity response bit has been set to 1, this bit is set to 1. | | | | | | 0: Data parity error has not been generated | | | | | | 1: Data parity error has been generated | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FBBC | 1 | SH: R | Fast Back-to-Back Status | | | | | PCI: R | Indicates whether or not the PCIC is capable of accepting fast back-to-back transactions when the transactions are not to the same agent if the PCIC functions as a target. | | | | | | Fast back-to-back transactions to different agents not supported | | | | | | Fast back-to-back transactions to different agents supported | | 6 | _ | 0 | SH: R/W | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 5 | 66C | 0 | SH: R/W | 66MHz-Operation Capable Status | | | | | PCI: R | Indicates whether or not the PCIC is capable of running at 66MHz. | | | | | | 0: PCIC runs at 33 MHz | | | | | | 1: PCIC runs at 66 MHz | | 4 | CL | 1 | SH: R | PCI Power Management (Optional Function) | | | | | PCI: R | Indicates whether or not the PCI power management function is supported. | | | | | | 0: Power management not supported | | | | | | 1: Power management supported | | 3 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | # (5) PCI Revision ID Register (PCIRID) This register specifies a device specific revision identifier. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|----|---|---|---| | | | | | R | ID | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Value | R/W | Description | |--------|----------|-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 0 | RID | H'00 | SH: R | Revision ID | | | | | PCI: R | Indicates the PCIC revision. The initial value is H'00.RID value varies according to the logic version of the PCIC and it may be changed in the future. | # (6) PCI Program Interface Register (PCIPIF) This register is the programming interface for the IDE controller class code. For details of the class code, refer to "PCI Local Bus Specification Revision 2.2 Appendix D." | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|---|---|---|-----|-----|-----|-----| | | MIDED | _ | _ | _ | PIS | OMS | PIP | OMP | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | R | R | R | R/W | R/W | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | MIDED | 0 | SH: R/W | PCI Master IDE Device | | | | | PCI: R | Specifies the PCI master IDE device. | | | | | | 1: PCI master IDE device | | | | | | 0: PCI slave IDE device | | | | | | When the CFINIT bit in PCICR is 0, this bit is writable. When the CFINIT bit in PCICR is 1, writing is ignored. This bit is readable. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------| | 6 to 4 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 3 | PIS | 0 | SH: R/W | PCI Programmable Indicator (Secondary) | | | | | PCI: R | When the CFINIT bit in PCICR is 0, this bit is writable. When the CFINIT bit in PCICR is 1, writing is ignored. This bit is readable. | | 2 | OMS | 0 | SH: R/W | PCI Operating Mode (Secondary) | | | | | PCI: R | When the CFINIT bit in PCICR is 0, this bit is writable. When the CFINIT bit in PCICR is 1, writing is ignored. This bit is readable. | | 1 | PIP | 0 | SH: R/W | PCI Programmable Indicator (Primary) | | | | | PCI: R | When the CFINIT bit in CR is 0, this bit is writable. When the CFINIT bit in PCICR is 1, writing is ignored. This bit is readable. | | 0 | OMP | 0 | SH: R/W | PCI Operating Mode (Primary) | | | | | PCI: R | When the CFINIT bit in PCICR is 0, this bit is writable. When the CFINIT bit in PCICR is 1, writing is ignored. This bit is readable. | #### (7) PCI Sub Class Code Register (PCISUB) This register identifies the sub class code. For details of the class code, refer to "PCI Local Bus Specification Revision 2.2 Appendix D." | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|---------|---------------------------------------------------------| | 7 to 0 | SUB | H'00 | SH: R/W | Sub Class Code | | | | | PCI: R | Indicate the sub class code. The initial value is H'00. | #### (8) PCI Base Class Code Register (PCIBCC) This register identifies the base class code. For details of the class code, refer to "PCI Local Bus Specification Revision 2.2 Appendix D." | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|---------|-----------------------------------------------------------| | 7 to 0 | BCC | H'00 | SH: R/W | Base Class Code | | | | | PCI: R | Indicates the base class code. The initial value is H'00. | # (9) PCI Cacheline Size Register (PCICLS) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|----|----|---|---|---| | | | | | CI | LS | | | | | Initial value: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|--------|---------------------------------------------------------------------| | 7 to 0 | CLS | H'20 | SH: R | Cache Line Size: Not supported | | | | | PCI: R | A memory target does not support a cache. SDON and SBO are ignored. | # (10) PCI Latency Timer Register (PCILTM) This register specifies, in units of PCI bus clocks, the value of latency timer for this PCI bus master. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|--| | | | LTM | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | SH R/W: | R/W | | | | | PCI R/W: | R/W | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|----------|---------------------------------------------------------------------------------------------------------| | 7 to 0 | LTM | H'00 | SH: R/W | PCI Latency Timer | | | | | PCI: R/W | Specifies the maximum number of acquisition clocks of PCI bus when the PCIC is operating as the master. | # (11) PCI Header Type Register (PCIHDR) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|---|---|-----|---|---|---| | | MFE | | | | HDR | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | | | Initial | | | |--------|----------|---------|--------|-----------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | MFE | 0 | SH: R | Multiple Function Enable | | | | | PCI: R | 0: Single function | | | | | | 1: Multiple (from two to eight) functions (not supported) | | 6 to 0 | HDR | H'00 | SH: R | Configuration Layout | | | | | PCI: R | Indicates the layout type of configuration registers. | | | | | | H'00: Type "00h" layout supported | | | | | | H'01: Type "01h" layout supported (not supported) | # (12) PCI BIST Register (PCIBIST) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|---|---|---|---|---|---|---| | | BISTC | _ | | | | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | | | Initial | | | |--------|----------|---------|--------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | BISTC | 0 | SH: R | This bit is used to control the BIST function and | | | | | PCI: R | status. | | | | | | 0: Function not available | | | | | | 1: Function available (not supported) | | 6 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | # (13) PCI I/O Base Address Register (PCIIBAR) This register packages the I/O space base address register of the PCI configuration register that is prescribed with PCI local bus specification. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-------------|-----|--------|--------|-----|-----|-----|-----|-----|-------|--------|-----|-----|-----|-----| | | | IOB (upper) | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | IOB (ı | upper) | | | | | | IOB ( | lower) | | | | ASI | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | SH R/W: | R/W R | R | R | R | R | R | R | R | | PCI R/W: | R/W R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | | | |---------|----------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 31 to 8 | IOB | H'000000 | SH: R/W | I/O Space Base Address (upper 24 bits) | | | | | | | | | | (upper) | | PCI: R/W | Specifies the upper 24 bits of I/O base address that corresponds the PCIC local register space (PCIC control register space). | | | | | | | | | 7 to 2 | IOB | 000000 | SH: R | I/O Space Base Address (lower 6 bits) | | | | | | | | | | (lower) | | PCI: R | These bits are fixed 000000 by hardware. | | | | | | | | | 1 | _ | 0 | SH: R | Reserved | | | | | | | | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | | | | | | | | 0 | ASI | 1 | SH: R | Address Space Indicator | | | | | | | | | | | | PCI: R | Indicates whether the base address in this register indicates the I/O or memory space. | | | | | | | | | | | | | 0: Memory space | | | | | | | | | - | | | | 1: I/O space | | | | | | | | # (14) PCI Memory Base Address Register 0 (PCIMBAR0) This register packages the memory space base address register of the PCI configuration register that is prescribed with PCI local bus specification. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|-------------|----|-----| | | | | | | | MBA ( | upper) | | | | | | | MBA (lower) | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | R | R | | PCI R/W: | R/W R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | MBA | (lower) | | | | | | LAP | L | AT | ASI | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | | | | |----------|----------|------------------|----------|----------------------------------------------------------|---------------------|------------------------------|--|--|--|--|--|--| | 31 to 20 | MBA | H'000 | SH: R/W | Memory Space 0 Base Address (upper 12 bits) | | | | | | | | | | | (upper) | | PCI: R/W | Specifies the upp<br>that corresponds<br>(SuperHyway bus | • | | | | | | | | | | | | | Update value | | | | | | | | | | | | | | PCILSR [28:20] | Address space | Effective bit of MBA (upper) | | | | | | | | | | | | 0 0000 0000 | 1 Mbyte | [31:20] | | | | | | | | | | | | 0 0000 0001 | 2 Mbytes | [31:21] | | | | | | | | | | | | 0 0000 0011 | 4 Mbytes | [31:22] | | | | | | | | | | | | 0 1111 1111 | 256 Mbytes | [31:28] | | | | | | | | | | | | 1 1111 1111 | 512 Mbytes | [31:29] | | | | | | | | 19 to 4 | MBA | H'0000 | SH: R | Memory Space 0 | Base Address (lo | ower 16 bits) | | | | | | | | | (lower) | | PCI: R | These bits are fixe | ed H'0000 by har | dware. | | | | | | | | 3 | LAP | 0 | SH: R | Prefetch Control | | | | | | | | | | | | | PCI: R | Indicates whether prefetchable. | r or not local addr | ess space 0 is | | | | | | | | | | | | 0: Not prefetchab | le | | | | | | | | | | | | | 1: Prefetchable (r | not supported) | | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|--------|----------------------------------------------------------------------------------------| | 2, 1 | LAT | 00 | SH: R | Memory Type | | | | | PCI: R | Indicates the memory type of local address space 0. | | | | | | 00: 32-bit base address and 32-bit space | | | | | | 01: 32-bit base address and 1-Mbyte space (Not supported) | | | | | | 10: 64-bit base address (Not supported) | | | | | | 11: Reserved | | 0 | ASI | 0 | SH: R | Address Space Indicator | | | | | PCI: R | Indicates whether the base address in this register indicates the I/O or memory space. | | | | | | 0: Memory space | | | | | | 1: I/O space | # (15) PCI Memory Base Address Register 1 (PCIMBAR1) This register packages the memory space base address register of the PCI configuration register that is prescribed with PCI local bus specification. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|-------------|----|-----| | | | | | | | MBA ( | upper) | | | | | | | MBA (lower) | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | R | R | | PCI R/W: | R/W R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | MBA | (lower) | | | | | | LAP | L | AT | ASI | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | |----------|----------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------|--|--|--| | 31 to 20 | MBA | H'000 | SH: R/W | PCI Memory Space 1 Base Address (upper 12 bits) | | | | | | | | (upper) | | PCI: R/W | Specifies the upper 12 bits of PCI memory base address that corresponds the base address of local address space 1 (SuperHyway bus address space of this LSI). | | | | | | | | | | | PCILSE0 [28:20] | Address space | Effective bit of MBA (upper) | | | | | | | | | 0 0000 0000<br>0 0000 0001<br>0 0000 0011<br> <br>0 1111 1111 | 1 Mbyte<br>2 Mbytes<br>4 Mbytes<br> <br>256 Mbytes<br>512 Mbytes | [31:20]<br>[31:21]<br>[31:22]<br> <br>[31:28]<br>[31:29] | | | | | 19 to 4 | MBA | H'0000 | SH: R | Memory Space 1 | | | | | | | | (lower) | | PCI: R | These bits are fixe | • | • | | | | | 3 | LAP | 0 | SH: R | Prefetch Control | | | | | | | | | | PCI: R | Indicates whether or not local address space 1 is prefetchable. | | | | | | | | | | | 0: Not prefetchable | е | | | | | | | | | | 1: Prefetchable (N | lot supported) | | | | | | 2, 1 | LAT | 00 | SH: R | Memory Type | | | | | | | | | | PCI: R | Indicates the mem | nory type of local a | address space 1. | | | | | | | | | 00: 32-bit base ad | dress and 32-bit s | space | | | | | | | | | 01: 32-bit base ad supported) | dress and 1-Mbyt | e space (Not | | | | | | | | | 10: 64-bit base ad | dress (Not suppo | rted) | | | | | | | | | 11: Reserved | | | | | | | 0 | ASI | 0 | SH: R | Address Space In | dicator | | | | | | | | | PCI: R | Indicates whether the base address in this register indicates the I/O or memory space. | | | | | | | | | | | 0: Memory space | | | | | | | | | | | 1: I/O space | | | | | | # (16) PCI Subsystem vender ID Register (PCISVID) Refer to miscellaneous registers section of PCI local bus specification Revision 2.2. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | S۱ | /ID | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |---------|----------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 0 | SVID | H'0000 | SH: R/W | Subsystem Vendor ID | | | | | PCI: R | Specifies the subsystem vendor ID of the PCIC. The initial value is H'0000. | | | | | | This field can be modified during initializing PCIC registers (PCICR.CFINIT = 0), but cannot be modified after initialized PCIC register (PCICR.CFINIT = 1) even if writing this field. | # (17) PCI Subsystem ID Register (PCISID) Refer to section about miscellaneous registers of PCI local bus specification Revision 2.2. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | SS | SID | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 0 | SSID | H'0000 | SH: R/W | Subsystem ID | | | | | PCI: R | Specifies the subsystem ID of the PCIC. The initial value is H'0000. | | | | | | This field can be modified during initializing PCIC registers (PCICR.CFINIT = 0), but cannot be modified after initialized PCIC register (PCICR.CFINIT = 1) even if writing this field. | # (18) PCI Capability Pointer Register (PCICP) This register is the expansion function pointer register of the PCI configuration register that is prescribed in the PCI power management specification. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | | | | | С | P | | | | | Initial value: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | | | Initial | | | |--------|----------|---------|--------|--------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 0 | СР | H'40 | SH: R | Capabilities pointer | | | | | PCI: R | The offset address of the expansion function register. | # (19) PCI Interrupt Line Register (PCIINTLINE) | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |----------------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|--|--| | | | INTLINE | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | SH R/W: | R/W | | | | | PCI R/W: | R/W | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|----------|-----------------------------------------------------------------------------------------------------------------------------| | 7 to 0 | INTLINE | H'00 | SH: R/W | PCI Interrupt Line | | | | | PCI: R/W | PCI interrupt connected to the external interrupt of this LSI. Specify these bits by system software during initialization. | | | | | | The initial value is H'00. | | | | | | The setting value of this field does not affect the operation of this LSI. | # (20) PCI Interrupt Pin Register (PCIINTPIN) | | | Initial | | | |--------|----------|---------|---------|-----------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 0 | INTPIN | H'01 | SH: R/W | Interrupt Pin Select | | | | | PCI: R | Specifies which interrupt pin is used for connection when the PCIC outputs interrupt request. | | | | | | H'00: Does not connect INTD to INTA | | | | | | H'01: INTA is used to request an interrupt | | | | | | H'02: INTB is used to request an interrupt | | | | | | H'03: INTC is used to request an interrupt | | | | | | H'04: INTD is used to request an interrupt | | | | | | H'05 to H'FF: Reserved | # (21) PCI Minimum Grant Register (PCIMINGNT) This register is not programmable. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|--------|-----------------------------------------------------------------------------| | 7 to 0 | MINGNT | H'00 | SH: R | Minimum Grant | | | | | PCI: R | Specify the burst time to be required by the master device (not supported). | # (22) PCI Maximum Latency Register (PCIMAXLAT) This register is not programmable. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|-----|------|---|---|---| | | | | | MAX | (LAT | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|--------|--------------------------------------------------------------------------------------------------------------| | 7 to 0 | MAXLAT | H'00 | SH: R | Maximum Latency | | | | | PCI: R | Specify the worst time from the bus request by the PCI master device to the bus acquisition (not supported). | # (23) PCI Capability Identifier Register (PCICID) When H'01 is read by system software, it indicates that the data structure currently being pointed to is the PCI power management data structure. Each function of a PCI device may have only one item in its capability list with PCICID set to H'01. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|----|---|---|---| | | | | | С | ID | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | Е | Bit | Bit Name | Initial<br>Value | R/W | Description | |---|------|----------|------------------|--------|---------------------------------------------------| | 7 | to 0 | CID | H'01 | SH: R | Expansion Function ID | | | | | | PCI: R | Specifies the expansion function ID. | | | | | | | H'01: The expansion function is power management. | # (24) PCI Next Item Pointer Register (PCINIP) PCINIP gives the location of the next item in the function's capability list. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|----|---|---|---| | | | | | N | IP | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|--------|-------------------------------------------------------------| | 7 to 0 | NIP | H'00 | SH: R | Next Item Pointer | | | | | PCI: R | Specifies the offset to the next expansion function. | | | | | | H'00: Power management function is listed as the last item. | # (25) PCI Power Management Capability Register (PCIPMC) PCIPMCS is a 16-bit register that provides information on the capabilities of the power management related functions. For details, refer to "PCI Bus Power Management Interface Specification Revision 1.1 Chapter 3 PCI Power Management Interface". This register must be set during initializing the PCIC registers (PCICR.CFINIT = 0). | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|------|----|----|-----|-----|---|---|---|-----|---|------|-----|-----|-----| | | | | PMCS | | | D2S | D1S | _ | _ | _ | DSI | _ | PMEC | | PMV | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | SH R/W: | R | R | R | R | R | R/W | R/W | R | R | R | R | R | R/W | R/W | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 11 | PMCS | 00000 | SH: R | PME_SUPPORT | | | | | PCI: R | This 5-bit field indicates the power states in which the function may assert $\overline{\text{PME}}$ . A value of 0b for any bit indicates that the function is not capable of asserting the $\overline{\text{PME}}$ signal while in that power state. | | | | | | Bit11: xxxx1 - PME can be asserted from D0 | | | | | | Bit12: xxx1x - PME can be asserted from D1 | | | | | | Bit13: xx1xx - PME can be asserted from D2 | | | | | | Bit14: x1xxx - PME can be asserted from D3 hot | | | | | | Bit15: 1xxxx - PME can be asserted from D3 cold | | | | | | Note: This LSI dose not have the $\overline{\text{PME}}$ pin. | | 10 | D2S | 0 | SH: R/W | When this bit is 1, This function supports the D2 | | | | | PCI: R | power management state. When the D2 power management state is not supported, this bit is read as 0. | | 9 | D1S | 0 | SH: R/W | When this bit is 1, This function supports the D1 | | | | | PCI: R | power management state. When the D1 power management state is not supported, this bit is read as 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|---------|-------------------------------------------------------------------------------------------------------| | 8 to 6 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 5 | DSI | 0 | SH: R | DSI | | | | | PCI: R | Specifies whether or not the device requires the specific initialization. | | | | | | 0: Does not require the specific initialization | | 4 | _ | 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 3 | PMEC | 1 | SH: R/W | PCI PME clock | | | | | PCI: R | Specifies whether or not the device requires the clock to support $\overline{\text{PME}}$ generation. | | | | | | 1: Requires the clock to support PME generation | | | | | | Note: This LSI dose not have the $\overline{\text{PME}}$ pin. | | 2 to 0 | PMV | 010 | SH: R/W | Version | | | | | PCI: R | Specifies the version of the power management specifications. | | | | | | 010: This LSI's power management specification is conformed to revision 1.1 | # (26) PCI Power Management Control/Status Register (PCIPMCSR) This 16-bit register is used to manage the PCI function's power management status as well as to enable/monitor PMEs. For details, refer to "PCI Bus Power Management Interface Specification Revision 1.1 Chapter 3 PCI Power Management Interface". | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|----|----|----|----|-----|---|-----------|---|---|---|---|---|---|-----|-----| | | PMES | DS | SC | | DS | SL. | | PME<br>EN | _ | | _ | _ | _ | _ | Р | S | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D: | Dit Name | Initial | DAM | Description | |---------|----------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | PMES | 0 | SH: R | PME Status | | | | | PCI: R | Indicates the state of the $\overline{\text{PME}}$ signal. (Not supported) | | | | | | Note: This LSI dose not have the PME pin. | | 14, 13 | DSC | 00 | SH: R | Data Scale | | | | | PCI: R | Specify the scaling of data field. (Not supported) | | 12 to 9 | DSL | 0000 | SH: R | Data Select | | | | | PCI: R | Specify the data output in the data filed. | | 8 | PMEEN | 0 | SH: R | PME Enable | | | | | PCI: R | Controls the PME output. (Not supported) | | | | | | Note: This LSI dose not have the $\overline{\text{PME}}$ pin. | | 7 to 2 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 1, 0 | PS | 00 | SH: R/W | Power State | | | | | PCI: R/W | Specifies the power state. | | | | | | If software attempts to write an unsupported, optional state to these bits, the write operation must complete normally on the bus; however, the data is discarded and no state change occurs. | | | | | | 00: D0 state | | | | | | 01: D1 state | | | | | | 10: D2 state | | | | | | 11: D3 hot state (power-down mode) | # (27) PCIPMCSR Bridge Support Extension Register (PCIPMCSRBSE) This register supports PCI bridge specific functionality and is required for all PCI-to-PCI bridges. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|-------|---|---|---|---|---|---| | | BPC<br>CEN | B2B3N | | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | | | | Initial | | | | | | | | |--------|----------|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | | | 7 | BPCCEN | 0 | SH: R | When the bus power/clock control mechanism is | | | | | | | | | | PCI: R | disabled, the power state bits in bridge's PCIPMCSF cannot be used by the system software to control th power or clock of the bridge's secondary bus. | | | | | | | 6 | B2B3N | 0 | SH: R | The state of this bit determines the action that is to | | | | | | | | | | PCI: R | occur as a direct result of programming the function to the D3 hot state. | | | | | | | | | | | 0: Indicates that when the bridge function is set to the<br>D3 hot state, its secondary bus will have its power<br>removed (B3). | | | | | | | | | | | 1: Indicates that when the bridge function is set to the D3 hot state, its secondary bus's PCI clock will be stopped (B2). | | | | | | | | | | | This bit is only valid if bit 7 (BPCCEN) is set to 1. | | | | | | | 5 to 0 | _ | All 0 | SH: R | Reserved | | | | | | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | | | | | # (28) PCI Power Consumption/Radiation Register (PCIPCDD) The data register is an 8-bit register that provides a mechanism for the function to report state dependent operating data such as power consumed or heat dissipation. For details, refer to "PCI Bus Power Management Interface Specification Revision 1.1 Chapter 3 PCI Power Management Interface". | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-------------------|----------------------------------------------------------------------------------------------| | 7 to 0 | PCDD | H'00 | SH: R/W<br>PCI: R | This register is used to report the state dependent data requested by the PCIPMCSR.DSL bits. | | | | | | The value of this register is scaled by the value reported by the PCIPMCSR.DSC bits. | # 13.3.3 Local Register # (1) PCI Control Register (PCICR) PCICR is a 32-bit register which specifies the operation of the PCIC. Initial The register is write protected; only writes in which the upper eight bits (that is, bits 31 to 24) have the value H'A5 are performed. All other writes are ignored. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|------|-----|-----|-----|----|------|----|----|------|------|------------|------------| | | _ | _ | 1 | _ | _ | 1 | _ | 1 | 1 | _ | _ | - | - | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | | _ | PFCS | FTO | PFE | TBS | | ВМАМ | _ | _ | SERR | IOCS | RST<br>CTL | CFI<br>NIT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R/W | R/W | R/W | R/W | R | R/W | R | R | R/W | R/W | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D:4 | Dit Name | Value | P/M Description | | | | | | |----------|----------|-------|-----------------|-------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | | 31 to 24 | — | H'00 | SH: R/W | Reserved | | | | | | | | | PCI: R | Set these bits to H'A5 only when writing to bits 11 to 8, 6, and 3 to 0. | | | | | | | | | | These bits are always read as 0. | | | | | | 23 to 12 | _ | All 0 | SH: R | Reserved | | | | | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | | | | | 11 | PFCS | 0 | SH: R/W | PCI Pre-Fetch Command Setting | | | | | | | | | PCI: R | This bit is valid only when the PFE bit is 1. | | | | | | | | | | 0: Always 8-byte pre-fetching | | | | | | | | | | 1: Always 32-byte pre-fetching | | | | | | 10 | FTO | 0 | SH: R/W | PCI TRDY Control Enable | | | | | | | | | PCI: R | In a target access, negate the $\overline{\text{TRDY}}$ , within 5 cycles before disconnection. | | | | | | | | | | 0: Disabled | | | | | | | | | | 1: Enabled | | | | | | 9 | PFE | 0 | SH: R/W | PCI Pre-Fetch Enable | | | | | | | | | PCI: R | 0: Disabled | | | | | | | | | | 1: Enabled | | | | | | | | | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | TBS | 0 | SH: R/W | Byte Swap | | | | | PCI: R | Specifies whether or not byte data is swapped when accessing to the PCI local bus. | | | | | | 0: No swap | | | | | | 1: Byte data is swapped | | | | | | For details, see section 13.4.3 (5), Endian or section 13.4.4 (6), Endian. | | 7 | _ | 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 6 | BMAM | 0 | SH: R/W | Bus Master Arbitration | | | | | PCI: R | Controls the PCI bus arbitration mode when the PCIC operates in host bus bridge mode. This bit is ignored when the PCIC operates in normal mode. | | | | | | 0: Fixed mode (PCIC > device0 > device1 > device2 > device3) | | | | | | Pseudo round robin (the most recently granted device is assigned the lowest priority) | | 5, 4 | _ | Undefined | SH: R | Reserved | | | | | PCI: R | These bits are always read as an undefined value. The write value should always be 0. | | 3 | SERR | 0 | SH: R/W | SERR Output | | | | | PCI: R | Controls the SERR output by software. This bit is valid only in normal mode (do not use in host bus bridge mode). This bit is valid only when the SERRE bit in PCICMD is 1. | | | | | | 0: Makes SERR output high-impedance state (driven high by pull-up register) | | | | | | Asserts SERR output during one PCICLK clock cycle (low level output) | | 2 | IOCS | 0 | SH: R/W | INTA Output | | | | | PCI: R | Controls the $\overline{\text{INTA}}$ output by software. This bit is valid only in normal mode. | | | | | | Makes INTA output high-impedance state (driven high by pull-up registor) | | | | | | 1: Asserts INTA output (low level output) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RSTCTL | 0 | SH: R/W | PCIRESET Output | | | | | PCI: R | Controls the PCIRESET output by software. This bit is valid when the PCIC operates in host bus bridge mode. | | | | | | 0: Negates PCIRESET output (high level output) | | | | | | 1: Asserts PCIRESET output (low level output) | | | | | | Note: The PCIRESET is also asserted during power-<br>on reset. | | 0 | CFINIT | 0 | SH: R/W | PCI Internal Register Initialize Control | | | | | PCI: R | Set this bit to 1 after the initialization of the PCIC internal registers are completed. Setting this bit enables accesses from the PCI bus. During initialization in host bus bridge mode, the bus is not given to the device on the PCI bus. In normal mode, the PCIC returns RETRY when it is accessed from the PCI bus. | | | | | | 0: During initialization | | | | | | 1: Initialization completed | # (2) PCI Local Space Register 0 (PCILSR0) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|-----------| | | _ | _ | - | | | | | LSR | | | | | _ | | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R/W R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | - | - | _ | | _ | _ | _ | _ | _ | _ | MBA<br>RE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIT Name | | | Description | | 31 to 29 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 28 to 20 | LSR | 0 0000 | SH: R/W | Size of Local Address Space 0 (9 bits) | | | | 0000 | PCI: R | Specify the size of local address space 0 (SuperHyway bus address space of this LSI) in units of Mbyte. The value set in these bits must be the size minus 1 Mbytes. Setting all the bits to 0 ensures 1-Mbyte space. | | | | | | 0 0000 0000: 1 Mbyte | | | | | | 0 0000 0001: 2 Mbytes | | | | | | 0 0000 0011: 4 Mbytes | | | | | | 0 0000 0111: 8 Mbytes | | | | | | 0 0000 1111: 16 Mbytes | | | | | | 0 0001 1111: 32 Mbytes | | | | | | 0 0011 1111: 64 Mbytes | | | | | | 0 0111 1111: 128 Mbytes | | | | | | 0 1111 1111: 256 Mbytes | | | | | | 1 1111 1111: 512 Mbytes | | | | | | Other than above: Setting prohibited | | 19 to 1 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 0 | MBARE | 0 | SH: R/W | PCI Memory Base Address Register 0 Enable | | | | | PCI: R | The local address space 0 can be accessed by setting this bit to 1. | | | | | | 0: PCIMBAR0 disabled | | | | | | 1: PCIMBAR0 enabled | # (3) PCI Local Space Register 1 (PCILSR1) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|-----------|--| | | _ | _ | | | | | | LSR | | | | | | | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R/W R | R | R | R | | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | MBA<br>RE | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | Initial | | | |----------|----------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 29 | | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 28 to 20 | LSR | 0 0000 | SH: R/W | Size of Local Address Space 1 (9 bits) | | | | 0000 | PCI: R | Specify the size of local address space 1 (SuperHyway bus address space of this LSI) in units of Mbyte. The value set in these bits must be the size minus 1 Mbytes. Setting all the bits to 0 ensures 1-Mbyte space. | | | | | | 0 0000 0000: 1 Mbyte | | | | | | 0 0000 0001: 2 Mbytes | | | | | | 0 0000 0011: 4 Mbytes | | | | | | 0 0000 0111: 8 Mbytes | | | | | | 0 0000 1111: 16 Mbytes | | | | | | 0 0001 1111: 32 Mbytes | | | | | | 0 0011 1111: 64 Mbytes | | | | | | 0 0111 1111: 128 Mbytes | | | | | | 0 1111 1111: 256 Mbytes | | | | | | 1 1111 1111: 512 Mbytes | | | | | | Other than above: Setting prohibited | | 19 to 1 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|---------|---------------------------------------------------------------------| | 0 | MBARE | 0 | SH: R/W | PCI Memory Base Address Register 1 Enable | | | | | PCI: R | The local address space 1 can be accessed by setting this bit to 1. | | | | | | 0: PCIMBAR1 disabled | | | | | | 1: PCIMBAR1 enabled | # (4) PCI Local Address Register 0 (PCILAR0) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----| | | | | | | | LA | AR | | | | | | | - | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | 1 | l | l | 1 | l | | | l | - | _ | _ | l | _ | l | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D: | Dir Nama | Initial | DAM | Description | |----------|----------|---------|---------|----------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 31 to 20 | LAR | H'000 | SH: R/W | Local Address (12 bits) | | | | | PCI: R | Specify bits 31 to 20 of the start address in local address space 0. | | | | | | The effective bits of LAR depend on the capacity of local address space 0 as specified in PCILSR0. | | | | | | The effective bits are as follows: | | | | | | PCILSR0.LS0([28:20]) = 0 0000 0000: Effective bits are [31:20] | | | | | | PCILSR0.LS0([28:20]) = 0 0000 0001: Effective bits are [31:21] | | | | | | PCILSR0.LS0([28:20]) = 0 0000 0011: Effective bits are [31:22] | | | | | | 1 1 | | | | | | PCILSR0.LS0([28:20]) = 0 1111 1111: Effective bits are [31:28] | | | | | | PCILSR0.LS0([28:20]) = 1 1111 1111: Effective bits are [31:29] | | 19 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | # (5) PCI Local Address Register 1 (PCILAR1) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----| | | | | | | | LA | λR | | | | | | _ | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | _ | _ | | - | - | | _ | - | _ | - | - | - | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|----------------------------------------------------------------------------------------------------| | 31 to 20 | LAR | H'000 | SH: R/W | Local Address (12 bits) | | | | | PCI: R | Specify bits 31 to 20 of the start address in local address space 1. | | | | | | The effective bits of LAR depend on the capacity of local address space 1 as specified in PCILSR1. | | | | | | The effective bits are as follows: | | | | | | PCILSR1.LS1([28:20]) = 0 0000 0000: Effective bits are [31:20] | | | | | | PCILSR1.LS1([28:20]) = 0 0000 0001: Effective bits are [31:21] | | | | | | PCILSR1.LS1([28:20]) = 0 0000 0011: Effective bits are [31:22] | | | | | | 1 | | | | | | PCILSR0.LS1([28:20]) = 0 1111 1111: Effective bits are [31:28] | | | | | | PCILSR1.LS1([28:20]) = 1 1111 1111: Effective bits are [31:29] | | 19 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | # (6) PCI Interrupt Register (PCIIR) PCIIR records the source of an interrupt. When multiple interrupts occur, only the first source is registered. When an interrupt is disabled, the source is registered in corresponding bit (set to 1) in this register, however, no interrupt occurs. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|-----------|----|----|----|----|-----------|------|-----------|----------|------------|------------|-----------|-----------|-----------|------------| | | | | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TTA<br>DI | _ | _ | _ | _ | TMT<br>OI | MDEI | APE<br>DI | SE<br>DI | DPEI<br>TW | DPEI<br>TR | TAD<br>IM | MAD<br>IM | MW<br>PDI | MRD<br>PEI | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R/WC | R | R | R | R | R/WC | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |----------|----------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 15 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 14 | TTADI | 0 | SH: R/WC | Target Target-Abort Interrupt | | | | | PCI: R | Indicates that the PCIC has terminated a transaction with a target-abort when the PCIC functions as a target. | | | | | | A target-abort is detected as an illegal byte enable when the lower two bits (bits 1 and 0) of the address and the byte enable do not match during an I/O transfer (target). | | | | | | 0: Target-abort interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Target-abort interrupt occurs | | | | | | [Set condition] | | | | | | When a target-abort interrupt occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 to 10 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 9 | TMTOI | 0 | SH: R/WC | Target Memory Read Retry Timeout Interrupt | | | | | PCI: R | When the PCIC functions as a target, the master did not attempt a retry within the prescribed number of PCICLK clocks (2 <sup>15</sup> ) (detected only in the case of memory read operations). | | | | | | Target memory read retry timeout interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Target memory read retry timeout interrupt occurs | | | | | | [Set condition] | | | | | | When a target memory read retry timeout interrupt occurs. | | 8 | MDEI | 0 | SH: R/WC | Master Function Disable Error Interrupt | | | | | PCI: R | The PCIC attempted a master access when such accesses are disabled, that is, when PCICMD.BM is cleared to 0. | | | | | | Master function disable error interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master function disable error interrupt occurs | | | | | | [Set condition] | | | | | | When a master function disable error interrupt occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | APEDI | 0 | SH: R/WC | Address Parity Error Detection Interrupt | | | | | PCI: R | Indicates an address parity error has been detected. | | | | | | When both the PER and SERRE bits in the PCI command register are set to 1, an address parity error is detected. | | | | | | Address parity error detection interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Address parity error detection interrupt occurs | | | | | | [Set condition] | | | | | | When an address parity error detection interrupt occurs. | | 6 | SEDI | 0 | SH: R/WC | SERR Detection Interrupt | | | | | PCI: R | Indicates that the assertion of the SERR signal has been detected when the PCIC operates in host bus bridge mode. | | | | | | 0: SERR detection interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: SERR detection interrupt occurs | | | | | | [Set condition] | | | | | | When a SERR detection interrupt occurs. | | 5 | DPEITW | 0 | SH: R/WC | Data Parity Error Interrupt for Target Write | | | | | PCI: R | Indicates that a data parity error has been detected during a target write access (only detected when PCICMD.PER is set to 1) when the PCIC functions as a target. | | | | | | 0: Data parity error detection interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Data parity error detection interrupt occurs | | | | | | [Set condition] | | | | | | When a data parity error detection interrupt occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | PEDITR | 0 | SH: R/WC | Data Parity Error Interrupt for Target PERR | | | | | PCI: R | Indicates that the PERR signal has been received during a target read access (only detected when PCICMD.PER is set to 1) when the PCIC functions as a target. | | | | | | 0: PERR detection interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: PERR detection interrupt occurs | | | | | | [Set condition] | | | | | | When a $\overline{\text{PERR}}$ detection interrupt occurs. | | 3 | TADIM | 0 | SH: R/WC | Target-Abort Detection Interrupt for Master | | | | | PCI: R | When the PCIC functions as a master, it has detected a target-abort, that is, the transaction is terminated. | | | | | | 0: Target-abort interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Target-abort interrupt occurs | | | | | | [Set condition] | | | | | | When a target-abort interrupt occurs. | | 2 | MADIM | 0 | SH: R/WC | Master-Abort Interrupt for Master | | | | | PCI: R | Indicates that the PCIC has terminated a transaction with a master-abort when the PCIC functions as a master. | | | | | | 0: Master-abort interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master-abort interrupt occurs | | | | | | [Set condition] | | | | | | When a master-abort interrupt occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MWPDI | 0 | SH: R/WC | Master Write PERR Detection Interrupt | | | | | PCI: R | Indicates that the PERR signal has been received during a master write access (only detected when PCICMD.PER is set to 1) when the PCIC functions as a master. | | | | | | 0: Master write PERR interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master write PERR interrupt occurs | | | | | | [Set condition] | | | | | | When a master write $\overline{\text{PERR}}$ interrupt occurs. | | 0 | MRDPEI | 0 | SH: R/WC | Master Read Data Parity Error Interrupt | | | | | PCI: R | Indicates that a data parity error has been detected during a master read access (only detected when PCICMD.PER is set to 1) when the PCIC functions as a master. | | | | | | Master read data perity error interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master read data perity error interrupt occurs | | | | | | [Set condition] | | | | | | When a master read data perity error interrupt occurs. | ## (7) PCI Interrupt Mask Register (PCIIMR) This register is the mask register for PCIIR. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|------------|----|----|----|----|------------|-----------|------------|-----------|-------------|-------------|------------|------------|------------|-------------| | | _ | _ | 1 | 1 | 1 | - | _ | - | | | _ | 1 | | - | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | TTA<br>DIM | _ | _ | _ | _ | TMT<br>OIM | MDE<br>IM | APE<br>DIM | SE<br>DIM | DPEI<br>TWM | DPEI<br>TRM | TAD<br>IMM | MAD<br>IMM | MW<br>PDIM | MRD<br>PEIM | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R/W | R | R | R | R | R/W | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|----------------------------------------------------------------------| | | | | | Description | | 31 to 15 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 14 | TTADIM | 0 | SH: R/W | Target Target-Abort Interrupt Mask | | | | | PCI: R | 0: PCIIR.TTADI disabled (masked) | | | | | | 1: PCIIR.TTADI enabled (not masked) | | 13 to 10 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 9 | TMTOIM | 0 | SH: R/W | Target Retry Time Out Interrupt Mask | | | | | PCI: R | 0: PCIIR.TMTOI disabled (masked) | | | | | | 1: PCIIR. TMTOI enabled (not masked) | | 8 | MDEIM | 0 | SH: R/W | Master Function Disable Error Interrupt Mask | | | | | PCI: R | 0: PCIIR.MDEI disabled (masked) | | | | | | 1: PCIIR.MDEI enabled (not masked) | | 7 | APEDIM | 0 | SH: R/W | Address Parity Error Detection Interrupt Mask | | | | | PCI: R | 0: PCIIR.APEDI disabled (masked) | | | | | | 1: PCIIR.APEDI enabled (not masked) | | | | Initial | | | |-----|----------|---------|---------|---------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 6 | SEDIM | 0 | SH: R/W | SERR Detection Interrupt Mask | | | | | PCI: R | 0: PCIIR.SEDI disabled (masked) | | | | | | 1: PCIIR.SEDI enabled (not masked) | | 5 | DPEITWM | 0 | SH: R/W | Data Parity Error Interrupt Mask for Target Write | | | | | PCI: R | 0: PCIIR.DPEITW disabled (masked) | | | | | | 1: PCIIR.DPEITW enabled (not masked) | | 4 | PEDITRM | 0 | SH: R/W | PERR Detection Interrupt Mask for Target Read | | | | | PCI: R | 0: PCIIR.PEDITR disabled (masked) | | | | | | 1: PCIIR.PEDITR enabled (not masked) | | 3 | TADIMM | 0 | SH: R/W | Target-Abort Interrupt Mask for Master | | | | | PCI: R | 0: PCIIR.TADIM disabled (masked) | | | | | | 1: PCIIR.TADIM enabled (not masked) | | 2 | MADIMM | 0 | SH: R/W | Master-Abort Interrupt Mask for Master | | | | | PCI: R | 0: PCIIR.MADIM disabled (masked) | | | | | | 1: PCIIR.MADIM enabled (not masked) | | 1 | MWPDIM | 0 | SH: R/W | Master Write Data Parity Error Interrupt Mask | | | | | PCI: R | 0: PCIIR.MWPDI disabled (masked) | | | | | | 1: PCIIR.MWPDI enabled (not masked) | | 0 | MRDPEIM | 0 | SH: R/W | Master Read Data Parity Error Interrupt Mask | | | | | PCI: R | 0: PCIIR.MRDPEI disabled (masked) | | | | | | 1: PCIIR.MRDPEI enabled (not masked) | ## (8) PCI Error Address Information Register (PCIAIR) This register records PCI address information when an error is detected. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | AlL | | | | | | | | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | A | IL | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|--------|----------------------------------------------------------------------------------------------| | 31 to 0 | AIL | Undefined | SH: R | Address Information Log | | | | | PCI: R | This register holds address information (the states of the AD signals) when an error occurs. | ## (9) PCI Error Command Information Register (PCICIR) This register records the PCI command information when an error is detected. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|----|----|----|----|-----------|----|----|----|----|----|----|----|----|----|----| | | MTEM | _ | - | _ | _ | RW<br>TET | _ | - | | _ | | | _ | - | - | _ | | Initial value: | _ | 0 | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EC | L | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |----------|----------|-----------|--------|---------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 | MTEM | Undefined | SH: R | Master Error | | | | | PCI: R | Indicates that an error has occurred during a master access. | | | | | | 0: Master error does not occur | | | | | | 1: Master error occurs | | 30 to 27 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 26 | RWTET | Undefined | SH: R | Target Error | | | | | PCI: R | Indicates that an error has occurred during a target read or a target write access. | | | | | | 0: Target error does not occur | | | | | | 1: Target error occurs | | 25 to 4 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 3 to 0 | ECL | Undefined | SH: R | Command Log | | | | | PCI: R | Hold PCI command information (the state of the CBE[3:0] signal) when an error occurs. | | | | | | | #### (10) PCI Arbiter Interrupt Register (PCIAINT) In host bus bridge mode, this register records source of an interrupt. When multiple interrupts occur, only the first source is registered. When an interrupt is disabled, source is registered in corresponding bit (set to 1) in this register, however, no interrupt occurs. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|------|-----------|-----------|----|----|----|----|----|----|----|------|------|-----------|-----------| | | _ | | _ | | _ | _ | _ | _ | | _ | _ | | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | MBI | TB<br>TOI | MB<br>TOI | _ | _ | _ | _ | _ | _ | _ | TAI | MAI | RD<br>PEI | WD<br>PEI | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R/WC | R/WC | R/WC | R | R | R | R | R | R | R | R/WC | R/WC | R/WC | R/WC | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D.'' | D'AN | Initial | D.044 | Provide disco | |----------|----------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 14 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 13 | MBI | 0 | SH: R/WC | Master-Broken Interrupt | | | | | PCI: R | An interrupt is detected when the PCIFRAME signal is not asserted within 16 clock cycles, although the PCIC gave a master the bus. | | | | | | 0: Master-broken interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master-broken interrupt occurs | | | | | | [Set condition] | | | | | | When a master-broken interrupt occurs. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | TBTOI | 0 | SH: R/WC | Target Bus Time-Out Interrupt | | | | | PCI: R | An interrupt is detected when the TRDY or STOP signal is not asserted within 16 clock cycles on the first data transfer. | | | | | | An interrupt is detected when the $\overline{TRDY}$ or $\overline{STOP}$ signal is not asserted within eight clock cycles during the data transfer subsequent to the 2nd. | | | | | | 0: Target bus time-out interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Target bus time-out interrupt occurs | | | | | | [Set condition] | | | | | | When a target bus time-out interrupt occurs. | | 11 | MBTOI | 0 | SH: R/WC | Master Bus Time-Out Interrupt | | | | | PCI: R | An interrupt is detected when the $\overline{\text{IRDY}}$ signal is not asserted within 8 clock cycles. | | | | | | 0: Master bus time-out interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master bus time-out interrupt occurs | | | | | | [Set condition] | | | | | | When a master bus time-out interrupt occurs. | | 10 to 4 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------| | 3 | TAI | 0 | SH: R/WC | Target-Abort Interrupt | | | | | PCI: R | Indicates that a transaction is terminated with a target-abort when a device other than the PCIC functions as a bus master. | | | | | | 0: Target-abort interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Target-abort interrupt occurs | | | | | | [Set condition] | | | | | | When a target-abort interrupt occurs. | | 2 | MAI | 0 | SH: R/WC | Master-Abort Interrupt | | | | | PCI: R | Indicates that a transaction is terminated with a master-abort when a device other than the PCIC functions as a bus master. | | | | | | 0: Master-abort interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Master-abort interrupt occurs | | | | | | [Set condition] | | | | | | When a master-abort interrupt occurs. | | 1 | RDPEI | 0 | SH: R/WC | Read Parity Error Interrupt | | | | | PCI: R | The $\overline{\text{PERR}}$ assertion is detected during a data read when a device other than the PCIC functions as a bus master. | | | | | | 0: Read parity error interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Read parity error interrupt occurs | | | | | | [Set condition] | | | | | | When a read parity error interrupt is detected by the PERR assertion. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | WDPEI | 0 | SH: R/WC | Write Parity Error Interrupt | | | | | PCI: R | The $\overline{\text{PERR}}$ assertion is detected during a data write when a device other than the PCIC functions as a bus master. | | | | | | 0: Write parity error interrupt does not occur | | | | | | [Clear condition] | | | | | | Write 1 to this bit (write clear). | | | | | | 1: Write parity error interrupt occurs | | | | | | [Set condition] | | | | | | When a write parity error interrupt is detected by the PERR assertion. | ## (11) PCI Arbiter Interrupt Mask Register (PCIAINTM) This register is the mask register for PCIAINT. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|------|------------|------------|----|----|----|----|----|----|----|------|------|------------|------------| | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | MBIM | TBT<br>OIM | MBT<br>OIM | _ | _ | _ | | _ | _ | _ | TAIM | MAIM | RDP<br>EIM | WDP<br>EIM | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R/W | R/W | R/W | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|--------|----------------------------------------------------------------------| | 31 to 14 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | REJ09B0158-0100 | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|----------|----------------------------------------------------------------------| | 13 | MBIM | 0 | SH: R/WC | Master-Broken Interrupt Mask | | | | | PCI: R | 0: PCIAINT.MBI disabled (masked) | | | | | | 1: PCIAINT.MBI enabled (not masked) | | 12 | TBTOIM | 0 | SH: R/WC | Target Bus Time-Out Interrupt Mask | | | | | PCI: R | 0: PCIAINT.TBTOI disabled (masked) | | | | | | 1: PCIAINT.TBTOI enabled (not masked) | | 11 | MBTOIM | 0 | SH: R/WC | Master Bus Time-Out Interrupt Mask | | | | | PCI: R | 0: PCIAINT.MBTOI disabled (masked) | | | | | | 1: PCIAINT.MBTOI enabled (not masked) | | 10 to 4 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 3 | TAIM | 0 | SH: R/WC | Target-Abort Interrupt Mask | | | | | PCI: R | 0: PCIAINT.TAI disabled (masked) | | | | | | 1: PCIAINT.TAI enabled (not masked) | | 2 | MAIM | 0 | SH: R/WC | Master-Abort Interrupt Mask | | | | | PCI: R | 0: PCIAINT.MAI disabled (masked) | | | | | | 1: PCIAINT.MAI enabled (not masked) | | 1 | RDPEIM | 0 | SH: R/WC | Read Data Parity Error Interrupt Mask | | | | | PCI: R | 0: PCIAINT.RDPEI disabled (masked) | | | | | | 1: PCIAINT.RDPEI enabled (not masked) | | 0 | WDPEIM | 0 | SH: R/WC | Write Data Parity Error Interrupt Mask | | | | | PCI: R | 0: PCIAINT.WDPEI disabled (masked) | | | | | | 1: PCIAINT.WDPEI enabled (not masked) | #### (12) PCI Arbiter Bus Master Information Register (PCIBMIR) In host bridge mode, this register records when the interrupt is invoked by PCIAINT. When multiple interrupts occur, only the first source is registered. When an interrupt is masked, the source is registered in corresponding bit (set to 1), however, an interrupt occurs. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|-------------|-------------|-------------|-------------|-------------| | | _ | _ | _ | _ | | | _ | - | | _ | _ | _ | _ | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | REQ4<br>BME | REQ3<br>BME | REQ2<br>BME | REQ1<br>BME | REQ0<br>BME | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |---------|----------|-----------|--------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 5 | _ | All 0 | SH: R | Reserved | | | | | PCI: R | These bits are always read as 0. The write value should always be 0. | | 4 | REQ4BME | Undefined | SH: R | REQ4 Error | | | | | PCI: R | An error occurs when the PCIC functions as a bus master. | | 3 | REQ3BME | Undefined | SH: R | REQ3 Error | | | | | PCI: R | An error occurs when device 3 (REQ3) functions as a bus master | | 2 | REQ2BME | Undefined | SH: R | REQ2 Error | | | | | PCI: R | An error occurs when device 2 (REQ2) functions as a bus master | | 1 | REQ1BME | Undefined | SH: R | REQ1 Error | | | | | PCI: R | An error occurs when device 1 (REQ1) functions as a bus master | | 0 | REQ0BME | Undefined | SH: R | REQ0 Error | | | | | PCI: R | An error occurs when device 0 (REQ0) functions as a bus master | ## (13) PCI PIO Address Register (PCIPAR) This register is configuration address register. Refer to Section 13.4.5 (2), Configuration Space Access. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | CCIE | _ | - | _ | _ | | | _ | | | | В | N | | | | | Initial value: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R/W | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DN | | | | FN | | | | С | RA | | | _ | _ | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | | SH R/W: | R/W R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | CCIE | 1 | SH: R | Configuration Cycle Issue Enable | | | | | PCI: — | Enables a configuration cycle to be issued. | | | | | | Indicates the configuration cycle generation enable | | 30 to 24 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 23 to 16 | BN | Undefined | SH: R/W | PCI Bus Number | | | | | PCI: — | Specify the PCI bus number for a configuration access. The PCIC is connected to bus number 0. Bus numbers ranging from 0 to 255 are represented in 8 bits. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 11 | DN | Undefined | SH: R/W | Device Number | | | | | PCI: — | Specify the device number for a configuration access. Device numbers ranging from 0 to 31 are represented in five bits. | | | | | | A single bit of bits 31 to 16 of the AD signals is driven to high level instead of the IDSEL assertion. The bit driven to high level corresponds to the device number set in these bits. The correspondence between the device number and IDSEL (AD[31:16]) is shown below. If a device number is equal to H'10 or greater, all bits 31 to 16 of the AD signals are driven to low level. | | | | | | Device No. IDSEL Device No. IDSEL | | | | | | H'0: AD[16] = high level H'8: AD[24] = high level | | | | | | H'1: AD[17] = high level H'9: AD[25] = high level | | | | | | H'2: AD[18] = high level H'A: AD[26] = high level | | | | | | H'3: AD[19] = high level H'B: AD[27] = high level | | | | | | H'4: AD[20] = high level H'C: AD[28] = high level | | | | | | H'5: AD[21] = high level H'D: AD[29] = high level | | | | | | H'6: AD[22] = high level H'E: AD[30] = high level | | | | | | H'7: AD[23] = high level H'F: AD[31] = high level | | | | | | Other than above AD[31:16] lines are driven to high level. | | 10 to 8 | FN | Undefined | SH: R/W | Function Number | | | | | PCI: — | Specify the function number for a configuration access. The function numbers ranging from 0 to 7 are represented in three bits. | | 7 to 2 | CRA | Undefined | SH: R/W | Configuration Register Address | | | | | PCI: — | Specify the register for a configuration access at a longword boundary. | | 1, 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (14) PCI Power Management Interrupt Register (PCIPINT) This register controls the power management interrupt. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|-----------|----------|----------|----------|--| | | _ | _ | - | l | 1 | 1 | _ | - | | 1 | | _ | - | - | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | PMD<br>3H | PMD<br>2 | PMD<br>1 | PMD<br>0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/WC | R/WC | R/WC | R/WC | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|----------|-------------------------------------------------------------------------| | 31 to 4 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be $0$ . | | 3 | PMD3H | 0 | SH: R/WC | PCI Power Management D3 Hot Status Transition | | | | | PCI: — | Interrupt | | | | | | 0: Interrupt request for a transition to D3 is not detected | | | | | | 1: Interrupt request for a transition to D3 is detected | | 2 | PMD2 | 0 | SH: R/WC | PCI Power Management D2 Status Transition Interrupt | | | | | PCI: — | 0: Interrupt request for a transition to D2 is not detected | | | | | | 1: Interrupt request for a transition to D2 is detected | | 1 | PMD1 | 0 | SH: R/WC | PCI Power Management D1 Status Transition Interrupt | | | | | PCI: — | 0: Interrupt request for a transition to D1 is not detected | | | | | | 1: Interrupt request for a transition to D1 is detected | | 0 | PMD0 | 0 | SH: R/WC | PCI Power Management D0 Status Transition Interrupt | | | | | PCI: — | 0: Interrupt request for a transition to D0 is not detected | | | | | | 1: Interrupt request for a transition to D0 is detected | ## (15) PCI Power Management Interrupt Mask Register (PCIPINTM) This is the mask register for PCIPINT. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|------------|-----------|-----------|-----------|--| | | _ | _ | _ | _ | - | - | - | _ | | _ | _ | - | _ | _ | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | PMD<br>3HM | PMD<br>2M | PMD<br>1M | PMD<br>0M | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit Name Value R/W Description 31 to 4 — All 0 SH: R Reserved PCI: — These bits are always read as 0. The write value should always be 0. 3 PMD3HM 0 SH: R/W PCI: — PCI Power Management D3 Hot Status Transition Interrupt Mask 0: PCIPINT.PM D3H disabled (masked) 1: PCIPINT.PM D3H disabled (masked) 1: PCIPINT.PM D3H enabled (not masked) 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition Interrupt Mask 0: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) 0 PCIPINT.PMD0 disabled (masked) 1: PCIPINT.PMD0 disabled (masked) 1: PCIPINT.PMD0 enabled (not masked) | | | Initial | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|---------|--------|----------------------------------------| | PCI: — These bits are always read as 0. The write value should always be 0. 3 PMD3HM 0 SH: R/W PCI Power Management D3 Hot Status Transition Interrupt Mask 0: PCIPINT.PM D3H disabled (masked) 1: PCIPINT.PM D3H enabled (not masked) 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition Interrupt Mask 0: PCIPINT.PMD2 disabled (masked) 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD1 enabled (masked) | Bit | Bit Name | Value | R/W | Description | | should always be 0. 3 PMD3HM 0 SH: R/W PCI Power Management D3 Hot Status Transition Interrupt Mask 0: PCIPINT.PM D3H disabled (masked) 1: PCIPINT.PM D3H enabled (not masked) 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition Interrupt Mask 0: PCIPINT.PMD2 disabled (masked) 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) | 31 to 4 | _ | All 0 | SH: R | Reserved | | PCI: — Interrupt Mask 0: PCIPINT.PM D3H disabled (masked) 1: PCIPINT.PM D3H enabled (not masked) 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition | | | | PCI: — | • | | 1: PCIPINT.PM D3H enabled (not masked) 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition Interrupt Mask 0: PCIPINT.PMD2 disabled (masked) 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 0: PCIPINT.PMD0 disabled (masked) | 3 | PMD3HM | 0 | • | | | 2 PMD2M 0 SH: R/W PCI Power Management D2 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD2 disabled (masked) 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 0: PCIPINT.PM D3H disabled (masked) | | PCI: — Interrupt Mask 0: PCIPINT.PMD2 disabled (masked) 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 1: PCIPINT.PM D3H enabled (not masked) | | 1: PCIPINT.PMD2 enabled (not masked) 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | 2 | PMD2M | 0 | • | <u> </u> | | 1 PMD1M 0 SH: R/W PCI Power Management D1 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 0: PCIPINT.PMD2 disabled (masked) | | PCI: — Interrupt Mask 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 1: PCIPINT.PMD2 enabled (not masked) | | 0: PCIPINT.PMD1 disabled (masked) 1: PCIPINT.PMD1 enabled (not masked) 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | 1 | PMD1M | 0 | | <del>-</del> | | 0 PMD0M 0 SH: R/W PCI Power Management D0 Status Transition PCI: — Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 0: PCIPINT.PMD1 disabled (masked) | | PCI: — Interrupt Mask 0: PCIPINT.PMD0 disabled (masked) | | | | | 1: PCIPINT.PMD1 enabled (not masked) | | , | 0 | PMD0M | 0 | | <del>-</del> | | 1: PCIPINT.PMD0 enabled (not masked) | | | | | 0: PCIPINT.PMD0 disabled (masked) | | | | | | | 1: PCIPINT.PMD0 enabled (not masked) | ## (16) PCI Memory Bank Register 0 (PCIMBR0) This register specifies the upper 14-bit address of the PCI memory space 0 (address bits 31 to 18). | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|-----|-----|-----|-----|----|----|--| | | | | | | | F | PMSBA | 0 | | | | | | | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R/W R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 18 | PMSBA0 | H'0000 | SH: R/W | PCI Memory Space 0 Bank Address | | | | | PCI:— | Specify the bank address in PCI memory space 0 for a master access. | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI:— | These bits are always read as 0. The write value should always be 0. | ## (17) PCI Memory Bank Mask Register 0 (PCIMBMR0) This register specifies the size of the PCI memory space 0. Refer to Section 13.4.3 (2), Accessing PCI Memory Space. 1...:4:-1 | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|-----|-----|-----|------|-----|-----|----|----| | | _ | 1 | ı | 1 | _ | 1 | 1 | | | | MSB | SAM0 | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | | | - | - | | _ | _ | | | _ | | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 24 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 23 to 18 | MSBAM0 | 000000 | SH: R/W | PCI Memory Space 0 Bank Address Mask | | | | | PCI:— | 0000 00 : 256 Kbytes | | | | | | 0000 01 : 512 Kbytes | | | | | | 0000 11 : 1 Mbyte | | | | | | 0001 11 : 2 Mbytes | | | | | | 0011 11 : 4 Mbytes | | | | | | 0111 11 : 8 Mbytes | | | | | | 1111 11 : 16 Mbytes | | | | | | Other than above: Setting prohibited | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (18) PCI Memory Bank Register 1 (PCIMBR1) This register specifies the upper 14-bit address of the PCI memory space 1 (address bits 31 to 18). | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----| | | | | | | | | PMS | BA1 | | | | | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | - | | _ | | | _ | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|----------------------------------------------------------------------| | 31 to 18 | PMSBA1 | All 0 | SH: R/W | PCI Memory Space 1 Bank Address | | | | | PCI:— | Specify the bank address in PCI memory space 1 for a master access. | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (19) PCI Memory Bank Mask Register 1 (PCIMBMR1) This register specifies the size of the PCI memory space 1. Refer to Section 13.4.3 (2), Accessing PCI Memory Space. 1...:4:-1 | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|-----|-----|-----|-----|------|-----|-----|-----|----|----| | | _ | _ | | _ | | - | | | | MSE | BAM1 | | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R/W R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | _ | - | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 26 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 25 to 18 | MSBAM1 | All 0 | SH: R/W | PCI Memory Space 1 Bank Address Mask (8 bits) | | | | | PCI:— | 00 0000 00: 256 Kbytes | | | | | | 00 0000 01: 512 Kbytes | | | | | | 00 0000 11: 1 Mbyte | | | | | | 00 0001 11: 2 Mbytes | | | | | | 00 0011 11: 4 Mbytes | | | | | | 00 0111 11: 8 Mbytes | | | | | | 00 1111 11: 16 Mbytes | | | | | | 01 1111 11: 32 Mbytes | | | | | | 11 1111 11: 64 Mbytes | | | | | | Other than above: Setting prohibited | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (20) PCI Memory Bank Register 2 (PCIMBR2) This register specifies the upper 14-bit address of the PCI memory space 2 (address bits 31 to 18). | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|---| | | | | | | | | PMS | BA2 | | | | | | | | _ | 1 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R/W R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 18 | PMSBA2 | All 0 | SH: R/W | PCI Memory Space 2 Bank Address | | | | | PCI:— | Specify the bank address in PCI memory space 2 for a master access. | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (21) PCI Memory Bank Mask Register 2 (PCIMBMR2) This register specifies the size of the PCI memory space 2. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|----|----|--| | | _ | _ | | | | | | MSE | BAM2 | | | | | | l | 1 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R/W R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 29 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 28 to 18 | MSBAM2 | All 0 | SH: R/W | PCI Memory Space 2 Bank Address Mask | | | | | PCI: — | 0 0000 0000 00: 256 Kbytes | | | | | | 0 0000 0000 01: 512 Kbytes | | | | | | 0 0000 0000 11: 1 Mbyte | | | | | | 0 0000 0001 11: 2 Mbytes | | | | | | 0 0000 0011 11: 4 Mbytes | | | | | | 0 0000 0111 11: 8 Mbytes | | | | | | 0 0000 1111 11: 16 Mbytes | | | | | | 0 0001 1111 11: 32 Mbytes | | | | | | 0 0011 1111 11: 64 Mbytes | | | | | | 0 0111 1111 11: 128 Mbytes | | | | | | 0 1111 1111 11: 256 Mbytes | | | | | | 1 1111 1111 11: 512 Mbytes | | | | | | Other than above: Setting prohibited | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | #### (22) PCI I/O Bank Register (PCIIOBR) This register specifies the upper 14-bit address of the PCI I/O space (address bits 31 to 18). Refer to Section 13.4.3 (3), Accessing PCI I/O Space. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----| | | | | | | | | PIO | SBA | | | | | | | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | - | | _ | _ | | _ | _ | - | - | | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|---------|----------------------------------------------------------------------| | 31 to 18 | PIOSBA | All 0 | SH: R/W | PCI I/O Space Bank Address (14 bits) | | | | | PCI: — | Specify the bank address in PCI I/O space for a master access. | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | ## (23) PCI I/O Bank Mask Register (PCIIOBMR) This register specifies the size of the PCI I/O space. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-------|-----|----|----| | | _ | _ | | _ | 1 | ı | 1 | 1 | 1 | 1 | - | 10 | OBAMF | 3 | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | Initial | | | |----------|----------|---------|---------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 21 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 20 to 18 | IOBAMR | All 0 | SH: R/W | PCI I/O Space Bank Address Mask (3 bits) | | | | | PCI:— | 000: 256 Kbytes | | | | | | 001: 512 Kbytes | | | | | | 011: 1 Mbyte | | | | | | 111: 2 Mbytes | | | | | | Other than above: Setting prohibited | | 17 to 0 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | #### (24) PCI Cache Snoop Control Register 0 (PCICSCR0) An external device can access local memory of this LSI via the PCIC. When an external PCI device accesses cacheable areas of this LSI, the PCIC can support cache snoop function to the on-chip caches. The PCICSCR0 specifies this function that uses cache snoop address registers 0. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-------|-----|-----|-----|--| | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RANGE | Ē | SNF | PMD | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|---------|----------------------------------------------------------------------| | 31 to 5 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 4 to 2 | RANGE | All 0 | SH: R/W | Address Range to be Compared | | | | | PCI: — | Specify the address range of PCICSAR0 to be compared. | | | | | | 000: PCICSAR[n].CADR[31:12] compared (4 Kbytes) | | | | | | 001: PCICSAR[n].CADR[31:16] compared (64 Kbytes) | | | | | | 010: PCICSAR[n].CADR[31:20] compared (1 Mbyte) | | | | | | 011: PCICSAR[n].CADR[31:24] compared (16 Mbytes) | | | | | | 100: PCICSAR[n].CADR[31:25] compared (32 Mbytes) | | | | | | 101: PCICSAR[n].CADR[31:26] compared (64 Mbytes) | | | | | | 110: PCICSAR[n].CADR[31:27] compared (128 Mbytes) | | | | | | 111: PCICSAR[n].CADR[31:28] compared (256 Mbytes) | | | | | | Valid only when PCICSCR0.SNPMD = 10 or 11. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 0 | SNPMD | All 0 | SH: R/W | Snoop Mode for PCICSAR0 | | | | | PCI: — | Specify if PCICSAR0 is compared with address requested by an external device. Also, specify how snoop function is executed when PCICSAR0 is compared. | | | | | | 00: PCICSAR0 not compared | | | | | | 01: Reserved (setting prohibited) | | | | | | 10: PCICSAR0 compared. If hit, snoop function is not executed, otherwise executed. | | | | | | <ol> <li>PCICSAR0 compared. If hit, snoop function is<br/>executed, otherwise not executed.</li> </ol> | #### (25) PCI Cache Snoop Control Register 1 (PCICSCR1) An external device can access local memory of this LSI via the PCIC. When an external PCI device accesses cacheable areas of this LSI, the PCIC can support cache snoop function to the on-chip caches. The PCICSCR1 specifies this function that uses cache snoop address registers 1. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----------------|----|----|----|----|----|----|----|----|----|----|----|-----|-------|-----|-----|-----|--| | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RANGE | Ē | SNF | PMD | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|---------|----------------------------------------------------------------------| | 31 to 5 | _ | All 0 | SH: R | Reserved | | | | | PCI: — | These bits are always read as 0. The write value should always be 0. | | 4 to 2 | RANGE | All 0 | SH: R/W | Address Range to be Compared | | | | | PCI: — | Specify the address range of PCICSAR1 to be compared. | | | | | | 000: PCICSAR[n].CADR[31:12] compared (4 Kbytes) | | | | | | 001: PCICSAR[n].CADR[31:16] compared (64 Kbytes) | | | | | | 010: PCICSAR[n].CADR[31:20] compared (1 Mbyte) | | | | | | 011: PCICSAR[n].CADR[31:24] compared (16 Mbytes) | | | | | | 100: PCICSAR[n].CADR[31:25] compared (32 Mbytes) | | | | | | 101: PCICSAR[n].CADR[31:26] compared (64 Mbytes) | | | | | | 110: PCICSAR[n].CADR[31:27] compared (128 Mbytes) | | | | | | 111: PCICSAR[n].CADR[31:28] compared (256 Mbytes) | | | | | | Valid only when PCICSCR1.SNPMD = 10 or 11. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 0 | SNPMD | All 0 | SH: R/W | Snoop Mode for PCICSAR1 | | | | | PCI: — | Specify if PCICSAR1 is compared with address requested by an external device. Also, specify how snoop function is executed when PCICSAR1 is compared. | | | | | | 00: PCICSAR1 not compared | | | | | | 01: Reserved (setting prohibited) | | | | | | 10: PCICSAR1 compared. If hit, snoop function is not executed, otherwise executed. | | | | | | <ol> <li>PCICSAR1 compared. If hit, snoop function is<br/>executed, otherwise not executed.</li> </ol> | #### (26) PCI Cache Snoop Address Register 0 (PCICSAR0) PCICSAR0 specifies the address to be compared with the PCI address requested by an external device. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | CADR | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CADR | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|---------|---------------------------------------------------------------------------------------| | 31 to 0 | CADR | All 0 | SH: R/W | Address to be compared | | | | | PCI: — | Specify address to be compared with the PCI address requested by external PCI devices | # (27) PCI Cache Snoop Address Register 1 (PCICSAR1) PCICSAR1 specifies the address to be compared with the PCI address requested by an external device. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | CADR | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CADR | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | |---------|----------|------------------|---------|---------------------------------------------------------------------------------------|--|--|--|--| | 31 to 0 | CADR | All 0 | SH: R/W | Address to be compared | | | | | | | | | PCI: — | Specify address to be compared with the PCI address requested by external PCI devices | | | | | ## (28) PCI PIO Data Register (PCIPDR) When accessed, this register will cause the generation of a configuration cycle on the PCI bus. Refer to section 13.4.5 (2), Configuration Space Access. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----| | | | | | | | | | PDR | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | PDR | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | PCI R/W: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|---------|--------------------------------------------------------------------------------------------| | 31 to 0 | PDR | Undefined | SH: R/W | PCI PIO Data Register | | | | | PCI: — | A read from or write to this register will cause a PCI configuration cycle on the PCI bus. | ## 13.4 Operation #### 13.4.1 Supported PCI Commands **Table 13.4 Supported Bus Commands** | CBE[3:0] | Command Type | PCI Master | PCI Target | |----------|-----------------------------|------------|-------------------| | 0000 | Interrupt acknowledge cycle | No | _ | | 0001 | Special cycle | Yes*1 | _ | | 0010 | I/O read | Yes | Yes* <sup>2</sup> | | 0011 | I/O write | Yes | Yes* <sup>2</sup> | | 0100 | Reserved | _ | _ | | 0101 | Reserved | _ | _ | | 0110 | Memory read | Yes | Yes | | 0111 | Memory write | Yes | Yes | | 1000 | Reserved | _ | _ | | 1001 | Reserved | _ | _ | | 1010 | Configuration read | Yes*1 | Yes* <sup>2</sup> | | 1011 | Configuration write | Yes*1 | Yes* <sup>2</sup> | | 1100 | Memory read multiple | No | Partially yes*3 | | 1101 | Dual address cycle | No | No | | 1110 | Memory read line | No | Partially yes*3 | | 1111 | Memory write and invalidate | No | Partially yes*4 | [Legend] 0: Low level 1: High level Notes: 1. Only the host bus bridge mode is supported. - 2. Single transfer only is performed. - 3. Operation is the same as that for the memory read command. - 4. Operation is the same as that for the memory write command. #### 13.4.2 PCIC Initialization After a power-on reset, the PCIC enable bit (ENBL) of the PCIC enable control register (PCIECR) and the internal register initialization bit (CFINIT) of the PCI control register (PCICR) is cleared. At this point, if the PCIC is operating as the PCI bus host (host bus bridge mode), the bus privileges are permanently granted to the PCIC, and no device arbitration is performed on the PCI bus. When the PCIC is not operating as host (normal mode), retries are returned without accepting access from PCI external devices connected to the PCI bus. In addition, all accesses to the PCIC from the CPU are invalid except the access to the PCIECR if the PCIECR.ENBL is cleared to 0. A write access is invalid and a read access will read 0, none of the registers can be modified, and any access to the PCI bus will not be executed. To initialize the PCIC, first setting the enable bit in the PCIECR to 1. The PCIC's internal configuration registers and local registers must be initialized before setting the CFINIT bit in the PCICR to 1 (while the CFINIT bit is cleared to 0). On completion of initialization, set the CFINIT bit to 1. When operating as host, arbitration is enabled; when operating as non-host, the PCIC can be accessed from the PCI bus. Regardless of whether the PCIC is operating as the host or normal, external PCI devices cannot be accessed from the PCIC while the CFINIT bit is being cleared. Set the CFINIT bit to 1 before accessing an external PCIC device. Be sure to initialize the following registers while the CFINIT bit is being cleared (before setting to 1): PCI command (PCICMD), PCI status (PCISTATUS), PCI sub-system vender ID (PCISVID), PCI sub-system ID (PCISID), PCI local space register 0/1 (PCILSR 0/1) and PCI local address register 0/1. REJ09B0158-0100 #### 13.4.3 Master Access This section describes how the PCIC is accessed by software in this LSI and the restrictions on usage, such as buffering and synchronization with other devices, when the PCIC is used in both the host bus bridge and normal modes. #### (1) Address Space of PCIC Table 13.5 shows the PCIC address map. Table 13.5 PCIC Address Map | | Physical Address | | | | | | | | | |-------------------------------------|---------------------|----------------------------------|------------|--|--|--|--|--|--| | Memory Area | 29-Bit Address Mode | 32-Bit Address<br>Extended Mode* | Space Size | | | | | | | | PCI memory space1 | H'1000 0000 to | H'1000 0000 to | 64 Mbytes | | | | | | | | (Area 4) | H'13FF FFFF | H'13FF FFFF | | | | | | | | | PCI memory space 2 | _ | H'C000 0000 to | 512 Mbytes | | | | | | | | (Only 32-bit address extended mode) | | H'DFFF FFFF | | | | | | | | | PCI memory space 0 | H'FD00 0000 to | H'FD00 0000 to | 16 Mbytes | | | | | | | | | H'FDFF FFFF | H'FDFF FFFF | | | | | | | | | Control register | H'FE00 0000 to | H'FE00 0000 to | 256 Kbytes | | | | | | | | | H'FE03 FFFF | H'FE03 FFFF | | | | | | | | | PCIC internal register | H'FE04 0000 to | H'FE04 0000 to | 256 Kbytes | | | | | | | | (configuration and local registers) | H'FE07 FFFF | H'FE07 FFFF | | | | | | | | | Reserved | H'FE08 0000 to | H'FE08 0000 to | 1.5 Mbytes | | | | | | | | | H'FE1F FFFF | H'FE1F FFFF | | | | | | | | | PCI I/O space | H'FE20 0000 to | H'FE20 0000 to | 2 Mbytes | | | | | | | | | H'FE3F FFFF | H'FE3F FFFF | | | | | | | | Note: \* For details, see section 7.7, 32-Bit Address Extended Mode. The address space of the PCIC is divided into four main spaces (six spaces, altogether): the control register space (PCIECR), PCI internal control register (PCI configuration and PCI local registers) space, I/O space, and PCI memory (PCI memory space 0, PCI memory space 1, and PCI memory space 2). # (2) Accessing PCI Memory Space Figure 13.2 shows the method for accessing the PCI bus allocated to the PCI memory space from the SuperHyway bus. Figure 13.2 SuperHyway Bus to PCI Local Bus Access To access to the PCI memory address space, use the PCI memory bank register (PCIMBR) and PCI memory bank mask register (PCIMBMR). These registers should have an address space ranging from 16 Mbytes to 512 Mbytes. PCI addresses can be allocated to by software. The PCIC supports burst transfers to memory transfer. Consecutive accesses with the SuperHyway load 32-byte or SuperHyway store 32-byte command result in a burst transfer of 32-byte or more (64-byte, 96-byte, etc.). The PCI memory spaces are allocated from H'FD00 0000 to H'FDFF FFFF for PCI memory space 0 (16 Mbytes), H'1000 0000 to H'13FF FFFF for PCI memory space 1 (Area 4, 64 Mbytes, selection of the PCIC, DDRIF and LBSC spaces), and H'C000 0000 to H'DFFF FFFF for PCI memory space 2 (512 Mbytes, available only in 32-bit address extended mode). # Address translation from SuperHyway bus to PCI local bus The lower 15 bits ([17:3]) of a SuperHyway bus address are sent without translation. For PCI memory space 0 accesses, bits 23 to 18 of a SuperHyway bus address are controlled by PCI memory bank mask register 0 (PCIMBMR0). Note: In the following items and figures, "SH" means the SuperHyway bus of this LSI and "PCI" means the PCI local bus. - PCIMBMR0 [23:18] B'1111 11: PCI address [23:18] = SH address [23:18] - PCIMBMR0 [23:18] B'0111 11: PCI address [23:18] = PCIMBR0 [23], SH address [22:18] l - PCIMBMR0 [23:18] B'0000 01: PCI address [23:18] = PCIMBR0 [23:19], SH address [18] - PCIMBMR0 [23:18] B'0000 00: PCI address [23:18] = PCIMBR0 [23:18] The upper eight bits ([31:24]) of a SuperHyway bus address are replaced with bits 31 to 24 in PCI memory bank register 0 (PCIMBR0). Figure 13.3 SuperHyway Bus to PCI Local Bus Address Translation (PCI Memory Space 0) For PCI memory space 1 accesses, bits 25 to 18 of a SuperHyway address are controlled by PCI memory bank mask register 1 (PCIMBMR1). - PCIMBMR1 [25:18] B'11 1111 11: PCI address [25:18] = SH address [25:18] - PCIMBMR1 [25:18] B'01 1111 11: PCI address [25:18] = PCIMBR1 [25], SH address [24:18] ) - PCIMBMR1 [25:18] B'00 0000 01: PCI address [25:18] = PCIMBR1 [25:19], SH address [18] - PCIMBMR1 [25:18] B'00 0000 00: PCI address [25:18] = PCIMBR1 [25:18] The upper six bits ([31:26]) of a SuperHyway bus address are replaced with bits 31 to 26 in PCI memory bank register 1 (PCIMBR1). Figure 13.4 SuperHyway Bus to PCI Local Bus Address Translation (PCI Memory Space 1) For PCI memory space 2 accesses, bits 28 to 18 of a SuperHyway address are controlled by the PCI memory bank mask register 2 (PCIMBMR2). - PCIMBMR2 [28:18] B'1 1111 1111 11: PCI address [28:18] = SH address [28:18] - PCIMBMR2 [28:18] B'0 1111 1111 11: PCI address [28:18] = PCIMBR2 [28], SH address [27:18] - PCIMBMR2 [28:18] B'0 0000 0000 01: PCI address [28:18] = PCIMBR2 [28:19], SH address [18] - PCIMBMR2 [28:18] B'0 0000 0000 00: PCI address [28:18] = PCIMBR2[28:18] The upper three bits ([31:29]) of a SuperHyway bus address are replaced with bits 31 to 29 in PCI memory bank register 2 (PCIMBR2). Figure 13.5 SuperHyway Bus to PCI Local Bus Address Translation (PCI Memory Space 2) #### (3) Accessing PCI I/O Space Access within the size of 4-byte. Burst I/O transfers are not supported. The PCI I/O address space is allocated from H'FD20 0000 to H'FE3F FFFF (2 Mbytes). # Address translation from SuperHyway bus to PCI local bus The lower 15 bits ([17:3]) of a SuperHyway bus address are sent without translation. Bits 20 to 18 of a SuperHyway bus address are controlled by the PCI I/O bank mask register (PCIIOBMR). Note: In the following item and figure, "SH" means the SuperHyway bus of this LSI and "PCI" means the PCI local bus. - PCIIOMR0 [20:18] B'111: PCI address [20:18] = SH address [20:18] - PCIIOMR0 [20:18] B'011: PCI address [20:18] = PCIIOBR [20], SH address [19:18] - PCIIOMR0 [20:18] B'001: PCI address [20:18] = PCIIOBR [20:19], SH address [18] - PCIIOMR0 [20:18] B'000: PCI address [20:18] = PCIIOBR [20:18] The upper 11 bits ([31:21]) of a SuperHyway bus address are replaced with bits 31 to 21 in the PCI I/O bank register (PCIIOBR). Figure 13.6 SuperHyway Bus to PCI Local Bus Address Translation (PCI I/O) # (4) Accessing Internal Registers of this LSI All internal registers, that is, PCIECR, PCI configuration registers, and PCI local registers are accessible from the CPU. 4-byte, 2-byte, and byte transmission are supported. # (5) Endian The PCIC of this LSI supports both the big endian and little endian formats. Since PCI local bus is inherently little endian, the PCIC supports both byte swapping and non-byte swapping. The endian format is specified by the setting of the TBS bit in the PCI control register (PCICR) at a reset. Note: In the following figures, "SH" means the SuperHyway bus of this LSI and "PCI" means the PCI local bus. "MSByte" means the most significant byte and "LSByte" means the least significant byte. Figure 13.7 Endian Conversion from SuperHyway Bus to PCI Local bus (Non-Byte Swapping: TBS = 0) Figure 13.8 Endian Conversion from SuperHyway Bus to PCI Local bus (Byte Swapping: TBS = 1) # 13.4.4 Target Access This section describes how the PCIC of this LSI is accessed by an external PCI local bus master when the PCIC is used in both the host bus bridge and normal modes. # (1) Accessing This LSI Address Space Accesses to the address space of this LSI by an external PCI bus master are described here. Figure 13.9 PCI local bus to SuperHyway bus Memory Map To access the address space of this LSI, use the PCI memory base address register (PCIMBAR0/1), PCI local space register (PCILSR0/1), and PCI local address register (PCILAR0/1). The address spaces are mapped by software. The PCIC includes two memory mapping registers. Setting these two registers enables the use of two spaces. The size of these address spaces are selectable from 1 Mbyte to 512 Mbytes by setting the PCI local space register (PCILSR0/1). Single longword and burst transfers are supported for the memory data transfer to a PCI target. A certain range of the address space on the PCI local bus corresponds to the local address space on the SuperHyway bus. The local address space 0 is controlled by the PCIMBARO, PCILSRO and PCILARO. And the local address space 1 is controlled by the PCIMBAR1, PCILSR1 and PCILAR1. Figure 13.10 shows the method of accessing the local address space. The PCIMBAR0/1 indicates the starting address of the memory space used by the PCI device. The PCILAR0/1 specifies the starting address of the local address space 0/1. The PCILSR0/1 expresses the size of the memory used by the PCI device. #### Address translation from PCI local bus to SuperHyway bus For the PCIMBAR0/1 and PCILAR0/1, the more significant address bits that are higher than the memory size set in the PCILSR0/1 becomes valid. The more significant address bits of the PCIMBAR0/1 and the same field line bits of the PCI local bus address output from an external PCI device are compared for the purpose of determining whether the access is made to the PCIC. When the addresses correspond, the access to the PCIC is recognized, and a local address is generated from the more significant address bits of the PCILAR0/1 and the less significant bits of the PCI local bus address output from the external PCI device. The PCI command is executed for this local address. If the more significant address bits of the PCI local bus address output from the external PCI device does not correspond with the more significant address bits of the PCIMBAR0/1, the PCIC does not respond to the PCI command. Note: In the following figures, "SH" means the SuperHyway bus of this LSI and "PCI" means the PCI local bus. Figure 13.10 PCI Local Bus to SuperHyway Bus Address Translation (Local Address Space 0/1) When all the MBARE bits in PCILSR0/1 are 0, the PCI local bus address is sent to the SuperHyway bus without translation. Data prefetching for memory read commands is supported. When a PCI burst read is performed, 8 bytes, or 32 bytes of data block is prefetched. (this depends on the settings of the PFE and PFCS bits in PCICR). # (2) Accessing PCIC I/O Space Allocate a 256-byte area to the I/O address space. # Address translation from PCI local bus to SuperHyway bus The lower 8 bits ([7:0]) are sent to the SuperHyway bus without translation. When bits 31 to 8 of a PCI local bus address match bits 31 to 8 in a PCI I/O base address register (PCIIBAR), the upper 24 bits of a PCI local bus address are replaced with H'FE04 01. Figure 13.11 PCI Local Bus to SuperHyway Bus Address Translation (PCIC I/O Space) # (3) Accessing PCIC Registers **Configuration Registers:** Access the configuration registers using an offset from the PCI configuration register space base address with the configuration read or write command. Only a single access which size should be under longword is performed. If a burst transfer is attempted, it is terminated to end the transaction. **Local Registers:** Access the local registers using an offset from a PCI local register space base address with the I/O read or I/O write command. Only a single longword access is performed. If a burst transfer is attempted, it is terminated to end the transaction. Control Register (PCIECR): Do not read or write access to the PCIECR from the PCI local bus. # (4) Access to this LSI Address Space **Memory Space:** Refer to Section 13.4.4 (1), Accessing This LSI Address Space. Area 0 to area 2 and area 4 to area 6 and DDR-SDRAM space on this LSI address space can be accessed. **On-chip IO Space:** Do not read or write access to the on-chip IO space using memory read or memory write command via PCI local bus. The operation of this read/write is not guaranteed. #### (5) Exclusive Access The lock access on the PCI bus is supported. When the PCI local bus is locked, the PCIC is accessible from the device that activates the LOCK signal. SuperHyway bus resource lock does not occur. (Another on-chip module can access the PCIC during a lock transfer.) #### (6) Endian This LSI supports both the big and little endian formats. Since the PCI local bus is inherently little endian, the PCIC supports both byte swapping and non-byte swapping. The endian format is specified by the setting of the TBS bit in the PCI control register (PCICR). Note: In the following figures, "MSByte" means the most significant byte and "LSByte" means the least significant byte. Figure 13.12 Endian Conversion from PCI Local Bus to SuperHyway bus (Non-Byte Swapping: TBS = 0) Figure 13.13 Endian Conversion from PCI Local Bus to SuperHyway bus (Non-Byte Swapping: TBS = 1) # (7) Cache Coherency The PCIC supports cache snoop function. When the PCIC functions as a target device, cache coherency is guaranteed for accesses from a master device connected to a PCI bus in both the host bus bridge mode and normal mode. When accessing this LSI cacheable area, set the cache snoop registers: the PCI cache snoop control registers (PCICSCR0 and PCICSCR1) and PCI cache snoop address register (PCICSAR0 and PCICSAR1). #### **Usage Notes** - Up to 2 conditions can be set as snoop address. Address comparison is logical OR of setting 2 conditions. - When using this function, execute memory read or write after flush/purge request issued to the CPU cache in the access of cache hit. It reduces PCI bus transfer speed and CPU performance. - When using this function, do not use the prefetch function. (Do not set PFE bit in the PCICR to 1.) - Do not use this function when the CPU is sleep state. If cache hit occurs in sleep state, it becomes an error access on the SuperHyway bus, and memory read or memory write does not execute. Specify the SNPMD bit in the PCICSCR to 00 before the CPU enters sleep mode. To keep the coherency before and after the CPU sleep, cache purge should be executed before sleep instruction executed. - Do not use ether of the following functions and the cache shoop function simultaneously. - Debug function using an emulator (Disable this function when using an emulator). - L memory or memory mapped cache access from the DMAC. Figure 13.14 Cache Flush/Purge Execution Flow for PCI local Bus to SuperHyway Bus # 13.4.5 Host Bus Bridge Mode #### (1) PCI Host bus bridge Mode Operation The PCIC supports a subset of the PCI Local Bus Specification Revision 2.2 and can be connected to a device with a PCI bus interface. While the PCIC is set in host bus bridge mode, or while set in normal mode, operation differs according to whether or not bus parking is performed, and whether or not the PCI bus arbiter function is enabled or not. In host bus bridge mode, the AD, CBE, PAR signal lines are driven by the PCIC when transfers are not being performed on the PCI bus. When the PCIC subsequently starts transfers as master, these signal lines continue to be driven until the end of the address phase. The arbiter in the PCIC and the REQ and GNT between PCIC are connected internally. Here, pins REQ0/REQOUT, REQ1, REQ2, and REQ3 function as the REQ inputs from the external masters 0 to 3. Similarly, GNT0/GNTIN, GNT1, GNT2, and GNT3 function as the GNT outputs to external masters 0 to 3. Including the PCIC, arbitration of up to five masters is possible. #### (2) Configuration Space Access The PCIC supports configuration mechanism #1. The PCI PIO address register (PCIPAR) and PCI PIO data register (PCIPDR) correspond to the configuration address register and configuration data register, respectively. When PCIPDR is read from or written to after PCIPAR has been set, a configuration cycle is issued on a PCI bus. For a type 0 transfer, bits 10 to 2 of the configuration address register are sent without translation and bits 31 to 11 are translated so that these bits can be used as the IDSEL signal. Bit 16 of the AD signal is driven to 1 and the other bits are made 0 by setting the device number to 0. Bit 17 of the AD signal is driven to 1 and the other bits are made 0 by setting the device number to 1. Similarly, setting the device number to 2 drives bit 18 of the AD signal to 1 and setting the device number to 3 drives bit 19 of the AD signal to 0. Bit 31 of the AD signal is driven to 1 and the other bits are made 0 by setting the device number to 16. For details, refer to "PCI Local Bus Specification Revision 2.2, section 3.2.2.3 Configuration Space Decoding". Figure 13.15 Address Generation for Type 0 Configuration Access In configuration accesses, a PCI master abort (no device connected) will not cause an interrupt. Configuration writes will end normally. Configuration reads will return a value of 0. # (3) Special Cycle Generation When the PCIC operates as the host device, a special cycle is generated by setting H'8000 FF00 in the PCIPAR and writing to the PCIPDR. #### (4) Arbitration In host bus bridge mode, the PCI bus arbiter in the PCIC is activated. The PCIC supports four external masters (i.e., four REQ and GNT pairs). If use of the bus is simultaneously requested by more than one device, the bus is granted to the device with the highest priority. The PCI bus arbiter supports two modes to determine the priority of devices: fixed priority and pseudo-round-robin. The mode is selected by the BMAM bit in PCICR. **Fixed Priority:** When the BMAM bit in PCICR is cleared to 0, the priorities of devices are fixed the following default values. PCIC > device 0 > device 1 > device 2 > device 3 The PCIC always gains use of the bus over other devices. **Pseudo-Round-Robin:** When the BMAM bit in PCICR is set to 1, the most recently granted device is assigned the lowest priority. The initial priority is the same as the fixed priority mode. After device 1 has claimed and granted the bus, and transferred data, the priority is as follows: PCIC > device 0 > device 2 > device 3 > device 1 Then, after the PCIC has claimed and granted the bus, and transferred data, the priority is changed to: Device 0 > device 2 > device 3 > device 1 > PCIC After device 3 has claimed and granted the bus, and transferred data, the priority is changed to: Device 0 > device 2 > device 1 > PCIC > device 3 In host bus bridge mode, bus parking is always controlled by the PCIC. #### (5) Interrupts - 10 interrupts are available (these signals are connected to the INTC of this LSI) - Interrupts are enabled/disabled and their priority levels are specified by the INTC of this LSI - When the PCIC operates normal mode, INTA output is available to the host device on the PCI bus. The INTA pin is specified assert or negate by the IOCS bit in the PCICR. **Table 13.6 Interrupt Priority** | Signal | Interrupt Source | Priority | |---------|------------------------------------------------------------------------------------------|-------------------| | PCISERR | SERR assertion detected in host bus bridge mode | High | | PCIINTA | PCI interrupt A (INTA) detected in host bus bridge mode | _ 🛉 | | PCIINTB | PCI interrupt B (INTB) detected in host bus bridge mode | _ | | PCIINTC | PCI interrupt C (INTC) detected in host bus bridge mode | _ | | PCIINTD | PCI interrupt D (INTD) detected in host bus bridge mode | _ | | PCIEER | Error on PCI bus occurs and reflected in PCIIR and PCIAINT. The interrupt can be masked. | <del>_</del><br>e | | PCIPWD3 | Power state transition to D3 caused by PCIPINT. The interrupt ca be masked. | n | | PCIPWD2 | Power state transition to D2 caused by PCIPINT. The interrupt cabe masked. | n | | PCIPWD1 | Power state transition to D1 caused by PCIPINT. The interrupt cabe masked. | n | | PCIPWD0 | Power state transition to D0 caused by PCIPINT. The interrupt cabe masked. | n <br>Low | The PCIC can store the error information on the PCI bus. If an error occurs, the error address is stored in the PCI error address information register (PCIAIR), the types of transfer and command information are stored in the PCI error command information register. And then if the PCIC operates host bus bridge mode, the bus master information is stored in the PCI error bus master information register. Error information is stored only one information. This causes only to store the first occurred error information, and not to store after second error information. The error information is initialized by a power-on reset. #### 13.4.6 Normal mode When operating in normal mode, the PCI bus arbitration function in the PCIC is disabled and PCI bus arbitration is performed according to the specifications of the externally connected PCI bus arbiter. In normal mode, the master performs bus parking is decided by the grant signal that asserted from the external bus arbiter. If the master that performing bus parking is different from the next transaction master, the bus will be high-impedance state for minimum one clock cycle before the address phase. In normal mode, the $\overline{GNT0}/\overline{GNTIN}$ pin is used for the grant input signal to the PCIC, and the $\overline{REQ0}/\overline{REQOUT}$ pin is used for the request output signal from the PCIC. # 13.4.7 Power Management The PCIC supports PCI power management revision 1.1. Supported features are shown below. - Support for the PCI power management control configuration register. - Support for the power-down/restore request interrupts from hosts on the PCI bus. There are seven configuration registers for PCI power management control. PCI capabilities pointer register shows the address offset of the configuration registers for power management. In the PCIC, this offset is fixed at CP = H'40. PCI capability ID (PCICID), next item pointer (PCINIP), power management capability (PCIPMC), power management control/status (PCIPMCSR), PMCSR bridge support extension (PCIPMCSRBSE) and power consumption/dissipation (PCIPCDD) are power management registers. They support four states: power state D0 (normal) power state D1 (bus idle) power state D2 (clock stop) and power state D3 (power down mode). Figure 13.16 shows the PCI local bus power down state transition. Figure 13.16 PCI Local Bus Power Down State Transition The PCIC detects when the power state (PS) bit of the PCI power management control/status register changes (when it is written to from an external PCI device), and issues a power management interrupt. To control the power management interrupts, there are the PCI power management interrupt register (PCIPINT) and PCI power management interrupt mask register (PCIPINTM). Of the power management interrupts, the power state D0 interrupt (PCIPWD0) detects a transition from the power state D1/D2/D3 to D0, while power state D1 interrupt (PCIPWD1) detects a transition from the power state D0 to D1, while power state D2 interrupt (PCIPWD2) detects a transition from the power state D0/D1 to D2, while power state D3 interrupt (PCIPWD3) detects a transition from the power state D0/D1/D2 to D3. Interrupt masks can be set for each interrupt. No power state D0 interrupt is generated at a power-on reset. The following cautions should be noted when the PCIC is operating in normal mode and a power down interrupt is received from the host: In PCI power management, the PCI local bus clock stops within a minimum of 16 clocks after the host device has instructed a transition to power state D3. After detecting a power state D3 interrupt, do not, therefore, attempt to read or write to local registers and configuration registers that can be accessed from the SuperHyway bus and PCI local bus access (I/O and memory spaces). Because these accesses operate using the PCI local bus clock, the cycle for these accesses will not be completed if the clock stops and may be hung-up on the SuperHyway bus. #### 13.4.8 PCI Local Bus Basic Interface The PCIC of this LSI conforms to the PCI local bus specification revision 2.2 stipulations and can be connected to a device with a PCI local bus interface. The following figures show the timing for each operation mode. #### (1) Master Read/Write Cycle Timing Figure 13.17 is an example of a single-write cycle in host bus bridge mode. Figure 13.18 is an example of a single read cycle in host bus bridge mode. Figure 13.19 is an example of a burst write cycle in normal mode. And Figure 13.20 is an example of a burst read cycle in normal mode. Note that the response speed of DEVSEL and TRDY differs according to the connected target device. In host bus bridge mode, master accesses always use single read/write cycles. The issuing of configuration transfers is only possible in host bus bridge mode. Figure 13.17 Master Write Cycle in Host Bus Bridge Mode (Single) Figure~13.18~Master~Read~Cycle~in~Host~Bus~Bridge~Mode~(Single) Figure 13.19 Master Write Cycle in Normal Mode (Burst) REJ09B0158-0100 Figure 13.20 Master Read Cycle in Normal Mode (Burst) #### (2) Target Read/Write Cycle Timing The PCIC responds to target memory burst read accesses from an external master by retries until 8 longword (32-bit) data are prepared in the PCIC's internal FIFO. That is, it always responds to the first target burst read with a retry. For a single read access, the PCIC reaponds as soon as the data is prepared. Also, when a target memory write access is made, the content of the data is guaranteed until the write data is completely written to the local memory if reading the target write data immediately after write access. Only single transfers are supported in the case of target accesses of the configuration space and I/O space. If there is a burst access request, the external master is disconnected on completion of the first transfer. Note that the $\overline{\text{DEVSEL}}$ response speed is fixed at 2 clocks (Medium) in the case of target access to the PCIC. Figure 13.21 shows an example target single read cycle in normal mode. Figure 13.22 shows an example target single write cycle in normal mode. Figure 13.23 is an example of a target burst read cycle in host bus bridge mode. And figure 13.24 is an example of a target burst write cycle in host bus bridge mode. Figure 13.21 Target Read Cycle in Normal Mode (Single) Figure 13.22 Target Write Cycle in Normal Mode (Single) Figure 13.23 Target Memory Read Cycle in Host Bus Bridge Mode (Burst) Figure 13.24 Target Memory Write Cycle in Host Bus Bridge Mode (Burst) REJ09B0158-0100 # (3) Address/Data Stepping Timing By writing 1 to the SC bit in PCICMD, a wait (stepping) of one clock can be inserted when the PCIC is driving the AD bus. As a result, the PCIC drives the AD bus over 2 clocks. This function can be used when there is a heavy load on the PCI bus and the AD bus does not achieve the stipulated logic level in one clock. When the PCIC operates as the host bus bridge mode, it is recommended to use this function for the issuance of configuration transfers. Figure 13.25 is an example of burst memory write cycle with stepping. Figure 13.26 is an example of target burst read cycle with stepping. Figure 13.25 Master Write Cycle in Host Bus Bridge Mode (Burst, with stepping) Figure 13.26 Target Memory Read Cycle in Host Bus Bridge Mode (Burst, with stepping) # Section 14 Direct Memory Access Controller (DMAC) This LSI includes the direct memory access controller (DMAC). The DMAC can be used in place of the CPU to perform high-speed transfers between external devices that have DACK (DMA transfer end notification), external memory, on-chip memory, memory-mapped external devices, and peripheral modules. #### 14.1 **Features** - Twelve channels (four channels can receive an external request: channel 0 to 3) - 4-Gbyte physical address space - Data transfer unit is selectable: Byte, word (2 bytes), longword (4 bytes), 16 bytes, and 32 bytes - Maximum transfer count: 16,777,216 transfers - Address mode: Dual address mode - Transfer requests: External request (channel 0 to 3), peripheral module request (channel 0 to 5), or auto request can be selected. The following modules can issue an peripheral module request. - SCIF0, SCIF1, HAC, HSPI, SIOF, SSI, FLCTL, and MMCIF - Selectable bus modes: Cycle steal mode (normal mode and intermittent mode) or burst mode can be selected. • Selectable channel priority levels: The channel priority levels are selectable between fixed mode and round-robin mode. - Interrupt request: An interrupt request can be generated to the CPU after half of the transfers ended, all transfers ended, or an address error occurred. - External request detection: There are following four types of DREQn input detection. (n = 0 to 3) - Low level detection (Initial value) - High level detection - Rising edge detection - Falling edge detection - Transfer end notification signal: Active levels for both DACKn and DRAKn can be set independently. (n = 0 to 3, Initial value: low active) Figure 14.1 shows the block diagram of the DMAC. Figure 14.1 Block Diagram of DMAC # 14.2 Input/Output Pins The external pins for the DMAC are described below. Table 14.1 lists the configuration of the pins that are connected to external device. The DMAC has pins for four channels (channel 0 to 3) for external bus use. **Table 14.1 Pin Configuration** | Channel | Pin Name | Function | I/O | Description | |---------|------------|-------------------------------|--------|------------------------------------------------------------------------------------------------------| | 0 | DREQ0*1*3 | DMA transfer request | Input | DMA transfer request input from external device to channel 0 | | | DRAK0*2*4 | DREQ0 acceptance confirmation | Output | Notifies acceptance of DMA transfer request and start of execution from channel 0 to external device | | | DACK0*2*5 | DMA transfer end notification | Output | Strobe output from channel 0 to external device which has output, regarding DMA transfer request | | 1 | DREQ1*1*6 | DMA transfer request | Input | DMA transfer request input from external device to channel 1 | | | DRAK1*2*7 | DREQ1 acceptance confirmation | Output | Notifies acceptance of DMA transfer request and start of execution from channel 1 to external device | | | DACK1*2*8 | DMA transfer end notification | Output | Strobe output from channel 1 to external device which has output, regarding DMA transfer request | | 2 | DREQ2*1*9 | DMA transfer request | Input | DMA transfer request input from external device to channel 2 | | | DRAK2*2*10 | DREQ2 acceptance confirmation | Output | Notifies acceptance of DMA transfer request and start of execution from channel 2 to external device | | | DACK2*2*11 | DMA transfer end notification | Output | Strobe output from channel 2 to external device which has output, regarding DMA transfer request | | Channel | Pin Name | Function | I/O | Description | |---------|------------|-------------------------------|--------|--------------------------------------------------------------------------------------------------------| | 3 | DREQ3*1*12 | DMA transfer request | Input | DMA transfer request input from external device to channel 3 | | | DRAK3*2*13 | DREQ3 acceptance confirmation | Output | Notifies acceptance of DMA transfer request and start of execution from channel 3 to external device | | | DACK3*2*14 | DMA transfer end notification | Output | Strobe output from channel 3 to<br>external device which has output,<br>regarding DMA transfer request | Notes: 1. Initial value is low level detection. - 2. Initial value is low active. - 3. This pin is multiplexed with port K7 (GPIO) input/output pin. - 4. This pin is multiplexed with MODE2 input pin and port L1 (GPIO) output pin. - 5. This pin is multiplexed with MODE0 input pin and port L3 (GPIO) output pin. - 6. This pin is multiplexed with port K6 (GPIO) input/output pin. - 7. This pin is multiplexed with MODE7 input pin and port L0 (GPIO) output pin. - 8. This pin is multiplexed with MODE1 input pin and port L2 (GPIO) output pin. - 9. This pin is multiplexed with NTB (PCIC) input pin, AUDATA0 (H-UDI) output pin, and port K5 (GPIO) input/output pin. - 10. This pin is multiplexed with CE2A (LBSC) output pin, AUDCK (H-UDI) output pin, and port K1 (GPIO) output pin. - 11. This pin is multiplexed with MRESETOUT (RESET) output pin, AUDATA2 (H-UDI) output pin, and port K3 (GPIO) input/output pin. - 12. This pin is multiplexed with INTC (PCIC) input pin, AUDATA1 (H-UDI) output pin, and port K4 (GPIO) input/output pin. - 13. This pin is multiplexed with CE2B (LBSC) output pin, AUDSYNC output pin, and port K0 (GPIO) output pin. - 14. This pin is multiplexed with IRQOUT (INTC) output pin, AUDATA3 (H-UDI) output pin, and port K2 (GPIO) input/output pin. # 14.3 Register Descriptions Table 14.2 shows the configuration of registers of the DMAC. Table 14.3 shows the register states in each processing mode. Table 14.2 Register Configuration of DMAC | | | | | | | Access | |---------|------------------------------------|---------|-------------------|-------------|----------------|--------| | Channel | Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size*3 | | 0 | DMA source address register 0 | SAR0 | R/W | H'FC80 8020 | H'1C80 8020 | 32 | | | DMA destination address register 0 | DAR0 | R/W | H'FC80 8024 | H'1C80 8024 | 32 | | | DMA transfer count register 0 | TCR0 | R/W | H'FC80 8028 | H'1C80 8028 | 32 | | | DMA channel control register 0 | CHCR0 | R/W*1 | H'FC80 802C | H'1C80 802C | 32 | | 1 | DMA source address register 1 | SAR1 | R/W | H'FC80 8030 | H'1C80 8030 | 32 | | | DMA destination address register 1 | DAR1 | R/W | H'FC80 8034 | H'1C80 8034 | 32 | | | DMA transfer count register 1 | TCR1 | R/W | H'FC80 8038 | H'1C80 8038 | 32 | | | DMA channel control register 1 | CHCR1 | R/W*1 | H'FC80 803C | H'1C80 803C | 32 | | 2 | DMA source address register 2 | SAR2 | R/W | H'FC80 8040 | H'1C80 8040 | 32 | | | DMA destination address register 2 | DAR2 | R/W | H'FC80 8044 | H'1C80 8044 | 32 | | | DMA transfer count register 2 | TCR2 | R/W | H'FC80 8048 | H'1C80 8048 | 32 | | | DMA channel control register 2 | CHCR2 | R/W*1 | H'FC80 804C | H'1C80 804C | 32 | | 3 | DMA source address register 3 | SAR3 | R/W | H'FC80 8050 | H'1C80 8050 | 32 | | | DMA destination address register 3 | DAR3 | R/W | H'FC80 8054 | H'1C80 8054 | 32 | | | DMA transfer count register 3 | TCR3 | R/W | H'FC80 8058 | H'1C80 8058 | 32 | | | DMA channel control register 3 | CHCR3 | R/W*1 | H'FC80 805C | H'1C80 805C | 32 | | 0 to 5 | DMA operation register 0 | DMAOR0 | R/W* <sup>2</sup> | H'FC80 8060 | H'1C80 8060 | 16 | | 4 | DMA source address register 4 | SAR4 | R/W | H'FC80 8070 | H'1C80 8070 | 32 | | | DMA destination address register 4 | DAR4 | R/W | H'FC80 8074 | H'1C80 8074 | 32 | | | DMA transfer count register 4 | TCR4 | R/W | H'FC80 8078 | H'1C80 8078 | 32 | | | DMA channel control register 4 | CHCR4 | R/W*1 | H'FC80 807C | H'1C80 807C | 32 | | 5 | DMA source address register 5 | SAR5 | R/W | H'FC80 8080 | H'1C80 8080 | 32 | | | DMA destination address register 5 | DAR5 | R/W | H'FC80 8084 | H'1C80 8084 | 32 | | | DMA transfer count register 5 | TCR5 | R/W | H'FC80 8088 | H'1C80 8088 | 32 | | | DMA channel control register 5 | CHCR5 | R/W*1 | H'FC80 808C | H'1C80 808C | 32 | | Channel | Name | Abbrev. | R/W | P4 Address | Area 7 Address | Access<br>Size*3 | |---------|-------------------------------------|---------|-------|-------------|----------------|------------------| | 0 | DMA source address register B0 | SARB0 | R/W | H'FC80 8120 | H'1C80 8120 | 32 | | | DMA destination address register B0 | DARB0 | R/W | H'FC80 8124 | H'1C80 8124 | 32 | | | DMA transfer count register B0 | TCRB0 | R/W | H'FC80 8128 | H'1C80 8128 | 32 | | 1 | DMA source address register B1 | SARB1 | R/W | H'FC80 8130 | H'1C80 8130 | 32 | | | DMA destination address register B1 | DARB1 | R/W | H'FC80 8134 | H'1C80 8134 | 32 | | | DMA transfer count register B1 | TCRB1 | R/W | H'FC80 8138 | H'1C80 8138 | 32 | | 2 | DMA source address register B2 | SARB2 | R/W | H'FC80 8140 | H'1C80 8140 | 32 | | | DMA destination address register B2 | DARB2 | R/W | H'FC80 8144 | H'1C80 8144 | 32 | | | DMA transfer count register B2 | TCRB2 | R/W | H'FC80 8148 | H'1C80 8148 | 32 | | 3 | DMA source address register B3 | SARB3 | R/W | H'FC80 8150 | H'1C80 8150 | 32 | | | DMA destination address register B3 | DARB3 | R/W | H'FC80 8154 | H'1C80 8154 | 32 | | | DMA transfer count register B3 | TCRB3 | R/W | H'FC80 8158 | H'1C80 8158 | 32 | | 0, 1 | DMA extended resource selector 0 | DMARS0 | R/W | H'FC80 9000 | H'1C80 9000 | 16 | | 2, 3 | DMA extended resource selector 1 | DMARS1 | R/W | H'FC80 9004 | H'1C80 9004 | 16 | | 4, 5 | DMA extended resource selector 2 | DMARS2 | R/W | H'FC80 9008 | H'1C80 9008 | 16 | | 6 | DMA source address register 6 | SAR6 | R/W | H'FC81 8020 | H'1C81 8020 | 32 | | | DMA destination address register 6 | DAR6 | R/W | H'FC81 8024 | H'1C81 8024 | 32 | | | DMA transfer count register 6 | TCR6 | R/W | H'FC81 8028 | H'1C81 8028 | 32 | | | DMA channel control register 6 | CHCR6 | R/W*1 | H'FC81 802C | H'1C81 802C | 32 | | 7 | DMA source address register 7 | SAR7 | R/W | H'FC81 8030 | H'1C81 8030 | 32 | | | DMA destination address register 7 | DAR7 | R/W | H'FC81 8034 | H'1C81 8034 | 32 | | | DMA transfer count register 7 | TCR7 | R/W | H'FC81 8038 | H'1C81 8038 | 32 | | | DMA channel control register 7 | CHCR7 | R/W*1 | H'FC81 803C | H'1C81 803C | 32 | | 8 | DMA source address register 8 | SAR8 | R/W | H'FC81 8040 | H'1C81 8040 | 32 | | | DMA destination address register 8 | DAR8 | R/W | H'FC81 8044 | H'1C81 8044 | 32 | | | DMA transfer count register 8 | TCR8 | R/W | H'FC81 8048 | H'1C81 8048 | 32 | | | DMA channel control register 8 | CHCR8 | R/W*1 | H'FC81 804C | H'1C81 804C | 32 | | 9 | DMA source address register 9 | SAR9 | R/W | H'FC81 8050 | H'1C81 8050 | 32 | | | DMA destination address register 9 | DAR9 | R/W | H'FC81 8054 | H'1C81 8054 | 32 | | | DMA transfer count register 9 | TCR9 | R/W | H'FC81 8058 | H'1C81 8058 | 32 | | | DMA channel control register 9 | CHCR9 | R/W*1 | H'FC81 805C | H'1C81 805C | 32 | | Channel | Name | Abbrev. | R/W | P4 Address | Area 7 Address | Access<br>Size*3 | |---------|-------------------------------------|---------|-------------------|-------------|----------------|------------------| | 6 to 11 | DMA operation register 1 | DMAOR1 | R/W* <sup>2</sup> | H'FC81 8060 | H'1C81 8060 | 16 | | 10 | DMA source address register 10 | SAR10 | R/W | H'FC81 8070 | H'1C81 8070 | 32 | | | DMA destination address register 10 | DAR10 | R/W | H'FC81 8074 | H'1C81 8074 | 32 | | | DMA transfer count register 10 | TCR10 | R/W | H'FC81 8078 | H'1C81 8078 | 32 | | | DMA channel control register 10 | CHCR10 | R/W*1 | H'FC81 807C | H'1C81 807C | 32 | | 11 | DMA source address register 11 | SAR11 | R/W | H'FC81 8080 | H'1C81 8080 | 32 | | | DMA destination address register 11 | DAR11 | R/W | H'FC81 8084 | H'1C81 8084 | 32 | | | DMA transfer count register 11 | TCR11 | R/W | H'FC81 8088 | H'1C81 8088 | 32 | | | DMA channel control register 11 | CHCR11 | R/W*1 | H'FC81 808C | H'1C81 808C | 32 | | 6 | DMA source address register B6 | SARB6 | R/W | H'FC81 8120 | H'1C81 8120 | 32 | | | DMA destination address register B6 | DARB6 | R/W | H'FC81 8124 | H'1C81 8124 | 32 | | | DMA transfer count register B6 | TCRB6 | R/W | H'FC81 8128 | H'1C81 8128 | 32 | | 7 | DMA source address register B7 | SARB7 | R/W | H'FC81 8130 | H'1C81 8130 | 32 | | | DMA destination address register B7 | DARB7 | R/W | H'FC81 8134 | H'1C81 8134 | 32 | | | DMA transfer count register B7 | TCRB7 | R/W | H'FC81 8138 | H'1C81 8138 | 32 | | 8 | DMA source address register B8 | SARB8 | R/W | H'FC81 8140 | H'1C81 8140 | 32 | | | DMA destination address register B8 | DARB8 | R/W | H'FC81 8144 | H'1C81 8144 | 32 | | | DMA transfer count register B8 | TCRB8 | R/W | H'FC81 8148 | H'1C81 8148 | 32 | | 9 | DMA source address register B9 | SARB9 | R/W | H'FC81 8150 | H'1C81 8150 | 32 | | | DMA destination address register B9 | DARB9 | R/W | H'FC81 8154 | H'1C81 8154 | 32 | | | DMA transfer count register B9 | TCRB9 | R/W | H'FC81 8158 | H'1C81 8158 | 32 | Notes: 1. Writing 0 after read 1 of HE or TE bit of CHCR is possible to clear the flag. - 2. Writing 0 after read 1 of AE or NMIF bit of DMAOR is possible to clear the flag. - 3. Accessing with other access sizes is prohibited. **Table 14.3** Register States in Each Processing Mode | Channel | Name | Abbrev. | Power-on Reset<br>by PRESET/WDT/<br>H-UDI | Manual Reset by<br>WDT/Multiple<br>Exceptions | Sleep by SLEEP<br>Instruction | Module<br>Standby | |---------|------------------------------------|---------|-------------------------------------------|-----------------------------------------------|-------------------------------|-------------------| | 0 | DMA source address register 0 | SAR0 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 0 | DAR0 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 0 | TCR0 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 0 | CHCR0 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 1 | DMA source address register 1 | SAR1 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 1 | DAR1 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 1 | TCR1 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 1 | CHCR1 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 2 | DMA source address register 2 | SAR2 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 2 | DAR2 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 2 | TCR2 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 2 | CHCR2 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 3 | DMA source address register 3 | SAR3 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 3 | DAR3 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 3 | TCR3 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 3 | CHCR3 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 0 to 5 | DMA operation register 0 | DMAOR0 | Undefined | Undefined | Retained | Retained | | 4 | DMA source address register 4 | SAR4 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 4 | DAR4 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 4 | TCR4 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 4 | CHCR4 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 5 | DMA source address register 5 | SAR5 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 5 | DAR5 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 5 | TCR5 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 5 | CHCR5 | H'4000 0000 | H'4000 0000 | Retained | Retained | | Channel | Name | Abbrev. | Power-on Reset<br>by PRESET/WDT/<br>H-UDI | Manual Reset by<br>WDT/Multiple<br>Exceptions | Sleep by SLEEP | Module<br>Standby | |---------|-------------------------------------|---------|-------------------------------------------|-----------------------------------------------|----------------|-------------------| | 0 | DMA source address register<br>B0 | SARB0 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B0 | DARB0 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B0 | TCRB0 | Undefined | Undefined | Retained | Retained | | 1 | DMA source address register<br>B1 | SARB1 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B1 | DARB1 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B1 | TCRB1 | Undefined | Undefined | Retained | Retained | | 2 | DMA source address register<br>B2 | SARB2 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B2 | DARB2 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B2 | TCRB2 | Undefined | Undefined | Retained | Retained | | 3 | DMA source address register<br>B3 | SARB3 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B3 | DARB3 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B3 | TCRB3 | Undefined | Undefined | Retained | Retained | | 0, 1 | DMA extended resource selector 0 | DMARS0 | H'0000 0000 | H'0000 0000 | Retained | Retained | | 2, 3 | DMA extended resource selector 1 | DMARS1 | H'0000 0000 | H'0000 0000 | Retained | Retained | | 4, 5 | DMA extended resource selector 2 | DMARS2 | H'0000 0000 | H'0000 0000 | Retained | Retained | | 6 | DMA source address register 6 | SAR6 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 6 | DAR6 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 6 | TCR6 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 6 | CHCR6 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 7 | DMA source address register 7 | SAR7 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 7 | DAR7 | Undefined | Undefined | Retained | Retained | | Channel | Name | Abbrev. | Power-on Reset<br>by PRESET/WDT/<br>H-UDI | Manual Reset by<br>WDT/Multiple<br>Exceptions | Sleep by SLEEP | Module<br>Standby | |---------|-------------------------------------|------------|-------------------------------------------|-----------------------------------------------|----------------|-------------------| | 7 | DMA transfer count register 7 | TCR7 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 7 | CHCR7 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 8 | DMA source address register 8 | SAR8 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 8 | DAR8 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 8 | TCR8 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 8 | CHCR8 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 9 | DMA source address register 9 | SAR9 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 9 | DAR9 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 9 | TCR9 | Undefined | Undefined | Retained | Retained | | | DMA channel control register 9 | CHCR9 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 6 to 11 | DMA operation register 1 | DMAOR<br>1 | Undefined | Undefined | Retained | Retained | | 10 | DMA source address register 10 | SAR10 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 10 | DAR10 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 10 | TCR10 | Undefined | Undefined | Retained | Retained | | | DMA channel control register<br>10 | CHCR10 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 11 | DMA source address register | SAR11 | Undefined | Undefined | Retained | Retained | | | DMA destination address register 11 | DAR11 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register 11 | TCR11 | Undefined | Undefined | Retained | Retained | | | DMA channel control register | CHCR11 | H'4000 0000 | H'4000 0000 | Retained | Retained | | 6 | DMA source address register<br>B6 | SARB6 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B6 | DARB6 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B6 | TCRB6 | Undefined | Undefined | Retained | Retained | | Channel | Name | Abbrev. | Power-on Reset<br>by PRESET/WDT/<br>H-UDI | Manual Reset by<br>WDT/Multiple<br>Exceptions | Sleep by SLEEP<br>Instruction | Module<br>Standby | |---------|-------------------------------------|---------|-------------------------------------------|-----------------------------------------------|-------------------------------|-------------------| | 7 | DMA source address register<br>B7 | SARB7 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B7 | DARB7 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B7 | TCRB7 | Undefined | Undefined | Retained | Retained | | 8 | DMA source address register<br>B8 | SARB8 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B8 | DARB8 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B8 | TCRB8 | Undefined | Undefined | Retained | Retained | | 9 | DMA source address register<br>B9 | SARB9 | Undefined | Undefined | Retained | Retained | | | DMA destination address register B9 | DARB9 | Undefined | Undefined | Retained | Retained | | | DMA transfer count register B9 | TCRB9 | Undefined | Undefined | Retained | Retained | ## 14.3.1 DMA Source Address Registers 0 to 11 (SAR0 to SAR11) SAR are 32-bit readable/writable registers that specify the source address of a DMA transfer. During a DMA transfer, these registers indicate the next source address. To transfer data in word or in longword units, specify the address with word or longword address boundary. When transferring data in 16-byte or in 32-byte units, a 16-byte or 32-byte boundary must be set for the source address value. The initial value is undefined. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|---------|----------|----------|-----| | | | | | | | | | SA | \R | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SA | λR | | | | | | | | | Initial value:<br>R/W: | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | —<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | <br>R/W | –<br>R/W | –<br>R/W | B/W | # 14.3.2 DMA Source Address Registers B0 to B3, B6 to B9 (SARB0 to SARB3, SARB6 to SARB9) SARB are 32-bit readable/writable registers that specify the source address of a DMA transfer that is set in SAR again in repeat/reload mode. Data to be written from the CPU to SAR is also written to SARB. To set SARB address that differs from SAR address, write data to SARB after SAR. To transfer data in word or in longword units, specify the address with word or longword address boundary. When transferring data in 16-byte or in 32-byte units, a 16-byte or 32-byte boundary must be set for the source address value. The initial value is undefined. ## 14.3.3 DMA Destination Address Registers 0 to 11 (DAR0 to DAR11) DAR are 32-bit readable/writable registers that specify the destination address of a DMA transfer. During a DMA transfer, these registers indicate the next destination address. To transfer data in word or in longword units, specify the address with word or longword address boundary. When transferring data in 16-byte or in 32-byte units, a 16-byte or 32-byte boundary must be set for the destination address value. The initial value is undefined. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | DA | λR | | | | | | | | | Initial value: | | _ | | | _ | | _ | | _ | | | _ | _ | | | | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | DA | AR | | | | | | | | | Initial value: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R/W # 14.3.4 DMA Destination Address Registers B0 to B3, B6 to B9 (DARB0 to DARB3, DARB6 to DARB9) DARB are 32-bit readable/writable registers that specify the destination address of a DMA transfer that is set in DAR again in repeat/reload mode. Data to be written from the CPU to DAR is also written to DARB. To set DARB address that differs from DAR address, write data to DARB after DAR. To transfer data in word or in longword units, specify the address with word or longword address boundary. When transferring data in 16-byte or in 32-byte units, a 16-byte or 32-byte boundary must be set for the source address value. The initial value is undefined. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|-----|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | | | | | DA | RB | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | DA | RB | | | | | | | | | Initial value:<br>R/W: | R/W | —<br>R/W | —<br>R/W | —<br>R/W | _<br>R/W | —<br>R/W | –<br>R/W | —<br>R/W | _<br>R/W | —<br>R/W | —<br>R/W | _<br>R/W | —<br>R/W | —<br>R/W | —<br>R/W | _<br>R/W | ## 14.3.5 DMA Transfer Count Registers 0 to 11 (TCR0 to TCR11) TCR are 32-bit readable/writable registers that specify the DMA transfer count. The number of transfers is 1 when the setting is H'00000001, 16,777,215 when H'00FFFFFF is set, and 16,777,216 (the maximum) when H'00000000 is set. During a DMA transfer, these registers indicate the remaining transfer count. The upper eight bits of TCR (bits 31 to 24) are always read as 0, and the write value should always be 0. The initial value is undefined. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----| | | | | | | | | | TC | R | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | TC | R | | | | | | | | | Initial value:<br>R/W: | –<br>R/W R/W | # 14.3.6 DMA Transfer Count Registers B0 to B3, B6 to B9 (TCRB0 to TCRB3, TCRB6 to TCRB9) TCRB are 32-bit readable/writable registers. Data to be written from the CPU to TCR is also written to TCRB. While the half-end\* function is used, TCRB are used as the initial value hold registers to detect half-end. Also, TCRB specify the number of DMA transfers which are set in TCR in repeat mode. TCRB specify the number of DMA transfers and are used as transfer count counters in reload mode. Note: \* The "half-end" means the transfer is half finished. In reload mode, the lower 8 bits (bits 7 to 0) operate as transfer count counters, values of SAR and DAR are updated after the value of the bits 7 to 0 became 0, and then the value of the bits 23 to 16 of TCRB are loaded to the bits 7 to 0. In bits 23 to 16, set the number of transfers which starts reloading. In reload mode, a value from HFF (255 times) to H'01 (1 time) can be specified to the bits 23 to 16 and 7 to 0 of TCRB, and set the same number in both bits 23 to 16 and bits 7 to 0 and clear to H'00 in bits 15 to 8. Also, set the HIE bit in CHCR to 0 and do not use the half end function. The upper eight bits of TCRB (bits 31 to 24) are always read as 0, and the write value should always be 0. The initial value of TCRB is undefined. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | TC | RB | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R | R | R | R | R | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | TC | RB | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W # 14.3.7 DMA Channel Control Registers 0 to 11 (CHCR0 to CHCR11) CHCR are 32-bit readable/writable registers that control the DMA transfer mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|----------|----------|----------|--------|----------|----------|----------|--------|----------|----------|--------|----------|-------------|----------|---------------|----------| | | _ | LCKN | _ | _ | F | RPT[2:0 | [( | _ | DO | RL | _ | TS2 | HE | HIE | AM | AL | | Initial value:<br>R/W: | 0<br>R | 1<br>R/W | 0<br>R | 0<br>R | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R | 0<br>R/W | 0<br>R/W | 0<br>R | 0<br>R/W | 0<br>R/(W)* | 0<br>R/W | 0<br>R/W | 0<br>R/W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DM | [1:0] | SM | [1:0] | | RS[3:0] | | | DL | DS | ТВ | TS | [1:0] | ΙE | TE | DE | | Initial value: | 0<br>B/M | 0 | 0<br>P/W | 0 | 0 | 0<br>P/W | 0 | 0 | 0 | 0 | 0 | 0<br>B/W | 0 | 0 | 0<br>D//\\/\* | 0 | Note: \* Writing 0 is possible to clear the flag. | | | Initial | | | |--------|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Descriptions | | 31 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 30 | LCKN | 1 | R/W | Bus Lock Signal Disable | | | | | | Specifies whether enable or disable the bus lock signal output when a read instruction for the SuperHyway bus. This bit is effective in cycle steal mode, and should be cleared to 0 in burst mode. | | | | | | To disable the bus lock signal, the bus request from the bus master other than the DMAC could be received, and so improve the bus usage efficiency. | | | | | | 0: Bus lock signal output enabled | | | | | | 1: Bus lock signal output disabled | | 29, 28 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------| | 27 to 25 | RPT[2:0] | 000 | R/W | DMA Setting Renewal Specify | | | | | | These bits are enabled in CHCR0 to CHCR3 and CHCR6 to CHCR9. | | | | | | 000: Normal mode (DMAC operation) | | | | | | 001: Repeat mode SAR/DAR/TCR used as repeat area | | | | | | 010: Repeat mode DAR/TCR used as repeat area | | | | | | 011: Repeat mode SAR/TCR used as repeat mode | | | | | | 100: Reserved (setting prohibited) | | | | | | 101: Reload mode<br>SAR/DAR used as reload area | | | | | | 110: Reload mode<br>DAR used as reload area | | | | | | 111: Reload mode<br>SAR used as reload area | | 24 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 23 | DO | 0 | R/W | DMA Overrun | | | | | | Selects whether DREQ is detected by overrun 0 or by overrun 1. This bit is valid only in CHCR0 to CHCR3. | | | | | | 0: Detects DREQ by overrun 0 | | | | | | 1: Detects DREQ by overrun 1 | | 22 | RL | 0 | R/W | Request Check Level | | | | | | Selects whether the DRAK signal is an active-high or active-low output. This bit valid only in CHCR0 to CHCR3. | | | | | | 0: DRAK is an active-low output (DRAK) | | | | | | 1: DRAK is an active-high output | | 21 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | TS2 | 0 | R/W | DMA Transfer Size Specify | | | | | | With TS1 and TS0 (bits 4 and 3), this bit specifies the DMA transfer size. When the transfer source or transfer destination is a register of an peripheral module that access size is designated, the transfer size for the register should be the same value of its access size. For the transfer source or destination address specified by SAR or DAR, an address boundary should be set according to the transfer data size. | | | | | | TS[2:0] | | | | | | 000: Byte units transfer | | | | | | 001: Word (2-byte) units transfer | | | | | | 010: Longword (4-byte) units transfer | | | | | | 011: 16-byte units transfer | | | | | | 100: 32-byte units transfer | | | | | | Other than above: Setting prohibited | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |-----|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | HE | 0 | R/(W)* | Half End Flag | | | | | | After HIE (bit 18) is set to 1 and the number of transfers become half of TCR (1 bit shift to right) which is set before transfer starts, HE becomes 1. | | | | | | This bit is set to 1 when the TCR value is equal to any of the following: | | | | | | • (TCR set before transfer)/2 (TCR: even number) | | | | | | • (TCR set before transfer - 1)/2 (TCR: odd number) | | | | | | • 8,388,608 (H'0080 0000) (TCR: maximum number H'0000 0000) | | | | | | The HE bit is not set when transfers are ended by an NMI interrupt or address error, or by clearing the DE bit or the DME bit in DMAOR before the number of transfers is decreased to half of the TCR value set preceding the transfer. The HE bit is kept set when the transfer ends by an NMI interrupt or address error, or clearing the DE bit (bit 0) or the DME bit in DMAOR after the HE bit is set to 1. To clear the HE bit, write 0 after reading 1 in the HE bit. This bit is valid only in CHCR0 to CHCR3 and CHCR6 to CHCR9. | | | | | | During the DMA transfer or DMA transfer has been interrupted TCR > (TCR set before transfer)/2 | | | | | | [Clearing condition] | | | | | | Writing 0 after HE = 1 is read. | | | | | | 1: TCR = (TCR set before transfer)/2 | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | HIE | 0 | R/W | Half End Interrupt Enable | | | | | | Specifies whether an interrupt request is generated to the CPU when the number of transfers is decreased to half of the TCR value (a read transfer cycle end) set preceding the transfer. When the HIE bit is set to 1 and the HE bit is set, an interrupt request is generated to the CPU. To confirm the half end of the transfer, execute a dummy read of the destination space and issue the SYNCO instruction. Clear this bit to 0 while reload mode is set. This bit is valid in CHCR0 to CHCR3 and CHCR6 to CHCR9. | | | | | | 0: Disables the half end interrupt | | | | | | 1: Enables the half end interrupt | | 17 | AM | 0 | R/W | Acknowledge Mode | | | | | | Selects whether DACK is output in data read cycle or in data write cycle. | | | | | | This bit is valid only in CHCR0 to CHCR3. | | | | | | 0: DACK output in read cycle | | | | | | 1: DACK output in write cycle | | 16 | AL | 0 | R/W | Acknowledge Level | | | | | | Specifies whether the DACK signal output is high active or low active. | | | | | | This bit is valid only in CHCR0 to CHCR3. | | | | | | 0: Low-active output of DACK (DACK) | | | | | | 1: High-active output of DACK | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |--------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15, 14 | DM[1:0] | 00 | R/W | Destination Address Mode 1, 0 | | | [0] | | | Specify whether the DMA destination address is incremented, decremented, or left fixed. | | | | | | 00: Fixed destination address | | | | | | 01: Destination address is incremented +1 in byte units transfer +2 in word units transfer +4 in longword units transfer +16 in 16-byte units transfer +32 in 32-byte units transfer | | | | | | <ul> <li>10: Destination address is decremented</li> <li>-1 in byte units transfer</li> <li>-2 in word units transfer</li> <li>-4 in longword units transfer</li> <li>Setting prohibited in 16/32-byte units transfer</li> </ul> | | | | | | 11: Setting prohibited | | 13, 12 | SM[1:0] | 00 | R/W | Source Address Mode 1, 0 | | | | | | Specify whether the DMA source address is incremented, decremented, or left fixed. | | | | | | 00: Fixed source address | | | | | | 01: Source address is incremented +1 in byte units transfer +2 in word units transfer +4 in longword units transfer +16 in 16-byte units transfer +32 in 32-byte units transfer | | | | | | <ul> <li>10: Source address is decremented <ul> <li>1 in byte units transfer</li> <li>2 in word units transfer</li> <li>4 in longword units transfer</li> <li>Setting prohibited in 16/32-byte units transfer</li> </ul> </li> <li>11: Setting prohibited</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | | | | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 11 to 8 | RS[3:0] | 0000 | R/W | Resource Select 3 to 0 | | | | | | | | | Specify which transfer requests will be sent to the DMAC. The changing of transfer request source should be done in the state that the DMA enable bit (DE) is cleared to 0. | | | | | | | | | 0000: External request, dual address mode | | | | | | | | | 0100: Auto request | | | | | | | | | 1000: Selected by DMA extended resource selector (for peripheral modules) | | | | | | | | | Other than above: Setting prohibited | | | | | | | | | Note: External request specification is valid only in CHCR0 to CHCR3. None of the external request can be selected in CHCR4 to CHCR11. DMA extended resource selector is valid only in CHCR0 to CHCR5). | | | | | 7 | DL | 0 | R/W | DREQ Level and DREQ Edge Select | | | | | 6 | DS | 0 | R/W | Specify the detecting method of the DREQ pin input and the detecting level. | | | | | | | | | These bits are valid only in CHCR0 to CHCR3. | | | | | | | | | In channels 0 to 3, also, if the transfer request source is specified as a peripheral module or if an auto-request is specified, these bits are invalid. | | | | | | | | | 00: DREQ detected in low level (DREQ) | | | | | | | | | 01: DREQ detected at falling edge | | | | | | | | | 10: DREQ detected in high level | | | | | | | | | 11: DREQ detected at rising edge | | | | | 5 | TB | 0 | R/W | Transfer Bus Mode | | | | | | | | | Specifies the bus mode when DMA transfers data. | | | | | | | | | 0: Cycle steal mode | | | | | | | | | 1: Burst mode | | | | | | | | | Select the cycle steal mode when the peripheral module requests. | | | | | 4, 3 | TS[1:0] | 00 | R/W | DMA Transfer Size Specify | | | | | | | | | See the description of TS2 (bit 20). | | | | | | | Initial | | | |-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Descriptions | | 2 | IE | 0 | R/W | Interrupt Enable | | | | | | Specifies whether or not an interrupt request is generated to the CPU at the end of the final DMA transfer. Setting this bit to 1 generates an interrupt request (DMINT) to the CPU when the TE bit is set to 1 and the final DMA transfer of read cycle ended. To confirm the final end of the transfer, execute a dummy read of the destination space and issue the SYNCO instruction. | | | | | | 0: Interrupt request is disabled. | | | | | | 1: Interrupt request is enabled. | | 1 | TE | 0 | R/(W)* | Transfer End Flag | | | | | | Shows that DMA transfer ends. The TE bit is set to 1 when TCR becomes to 0 (and the DMAC starts executing the final DMA transfer). | | | | | | The TE bit is not set to 1 in either of the following cases. | | | | | | <ul> <li>DMA transfer ends due to an NMI interrupt or DMA<br/>address error before TCR is cleared to 0.</li> </ul> | | | | | | <ul> <li>DMA transfer is ended by clearing the DE bit and<br/>DME bit in DMAOR.</li> </ul> | | | | | | To clear the TE bit, the TE bit should be written to 0 after reading 1. | | | | | | Even if the DE bit is set to 1 while this bit is set to 1, transfer is not enabled. | | | | | | During the DMA transfer or DMA transfer has been interrupted | | | | | | [Clearing condition] | | | | | | Writing 0 after TE = 1 read | | | | | | 1: TCR = 0 (During the final DMA transfer or the DMA transfer ends) | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DE | 0 | R/W | DMA Enable | | | | | | Enables or disables the DMA transfer. In auto request mode, DMA transfer starts by setting the DE bit and DME bit in DMAOR to 1. In this time, all of the bits TE, NMIF, and AE in DMAOR must be 0. In an external request or peripheral module request, DMA transfer starts if DMA transfer request is generated by the devices or peripheral modules after setting the bits DE and DME to 1. In this case, however, all of the bits TE, NMIF, and AE must be 0, which is the same as in the case of auto request mode. Clearing the DE bit to 0 can terminate the DMA transfer. | | | | | | 0: DMA transfer disabled | | · | | | | 1: DMA transfer enabled | Note: \* Writing 0 is possible to clear the flag. # 14.3.8 DMA Operation Register 0, 1 (DMAOR0 and DMAOR1) DMAOR is a 16-bit readable/writable register that specifies the priority level of channels at the DMA transfer. This register shows the DMA transfer status. DMAOR 0 is for channel 0 to 5, and DMAOR1 is for channel 6 to 11. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|-----|-------|----|----|-----|------|---|---|---|---|---|--------|--------|-----| | | _ | _ | CMS | [1:0] | _ | _ | PR[ | 1:0] | _ | _ | _ | _ | _ | AE | NMIF | DME | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R | R | R/W | R/W | R | R | R | R | R | R/(W)* | R/(W)* | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |--------|--------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 15, 14 | | All 0 | R | Reserved | | 15, 14 | <del>_</del> | All U | п | | | | | | | These bits are always read as 0. The write value should always be 0. | | 13, 12 | CMS[1:0] | 00 | R/W | Cycle Steal Mode Select 1, 0 | | | | | | Select either normal mode or intermittent mode in cycle steal mode. | | | | | | It is necessary that all channels 0 to 5 (DMAOR0) or 6 to 11 (DMAOR1) bus modes are set to cycle steal mode to make valid intermittent mode. | | | | | | 00: Normal mode | | | | | | 01: Setting prohibited | | | | | | 10: Intermittent mode 16 | | | | | | Issues a bus request after waiting 16 Bck clocks and executes one DMA transfer. | | | | | | 11: Intermittent mode 64 | | | | | | Issues a bus request after waiting 64 Bck clocks and executes one DMA transfer. | | 11, 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | channels when there | |----------------------------------------------------------------------------| | channels when there | | channels | | CH4 > CH5 (DMAOR0)<br>CH10 > CH11 | | CH4 > CH5 (DMAOR0)<br>CH10 > CH11 | | | | | | ied, do not mix the ode in channels 0 to 5 | | | | The write value should | | | | ccurred during DMA | | ditions: | | does not match to the | | r destination is invalid | | r destination is in | | channels (channels 0<br>all disabled even if the<br>E bit in corresponding | | | | | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |-----|----------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | <u> </u> | | 1 | NMIF | 0 | R/(W)* | NMI Flag | | | | | | Indicates that an NMI interrupt occurred. If this bit is set, DMA transfer is disabled even if the DE bit in CHCR and the DME bit in DMAOR are set to 1. | | | | | | When the NMI is input, the DMA transfer in progress can be done in at least one transfer unit. When the DMAC is not in operational, the NMIF bit is set to 1 even if the NMI interrupt was input. | | | | | | 0: No NMI interrupt | | | | | | [Clearing condition] | | | | | | Writing NMIF = 0 after NMIF = 1 read | | | | | | 1: NMI interrupt occurs | | 0 | DME | 0 | R/W | DMA Master Enable | | | | | | Enables or disables DMA transfers on all channels 0 to 5 (DMAOR0) or 6 to 11 (DMAOR1). If the DME bit and the DE bit in CHCR are set to 1, transfer is enabled. In this time, all of the bits TE in CHCR, NMIF, and AE in DMAOR must be 0. If this bit is cleared during transfer, transfers in all channels 0 to 5 (DMAOR0) or 6 to 11 (DMAOR1) are terminated. | | | | | | 0: Disables DMA transfers on all channels | | | | | | (Channels 0 to 5 by DMAOR0, 6 to 11 by DMAOR1) | | | | | | 1: Enables DMA transfers on all channels | | | | | | (Channels 0 to 5 by DMAOR0, 6 to 11 by DMAOR1) | Note: \* Writing 0 is possible to clear the flag. ### 14.3.9 DMA Extended Resource Selectors (DMARS0 to DMARS2) DMARS are 16-bit readable/writable registers that specify the DMA transfer sources from peripheral modules in each channel. DMARS0 specifies for channels 0 and 1, DMARS1 specifies for channels 2 and 3, and DMARS2 specifies for channels 4 and 5. This register can set the transfer request of SCIF0, SCIF1, HAC, HSPI, SIOF, SSI, FLCTL, and MMCIF. When MID/RID other than the values listed in table 14.4 is set, the operation of this LSI is not guaranteed. The transfer request from DMARS is valid only when the resource select bits RS[3:0] has been set to B'1000 for CHCR0 to CHCR5 registers. Otherwise, even if DMARS has been set, transfer request source is not accepted. #### DMARS0 | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|------|---------|-----|-----|-------|--------|-----|-----|------|--------|-----|-----|------|--------| | | | | C1MI | ID[5:0] | | | C1RII | D[1:0] | | | COMI | D[5:0] | | | C0RI | D[1:0] | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |----------|------------|------------------|-----|---------------------------------------------------------------| | 15 to 10 | C1MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 1 (MID) | | | | | | See table 14.4. | | 9, 8 | C1RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel 1 (RID) | | | | | | See table 14.4. | | 7 to 2 | C0MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 0 (MID) | | | | | | See table 14.4 | | 1, 0 | C0RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel 0 (RID) | | | | | | See table 14.4. | # DMARS1 | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|---------|-----|-----|-------|--------|-----|-----|-------|--------|-----|-----|------|--------| | | | | СЗМ | ID[5:0] | | | C3RII | D[1:0] | | | C2MIE | 0[5:0] | | | C2RI | D[1:0] | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |----------|------------|------------------|-----|---------------------------------------------------------------| | 15 to 10 | C3MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 3 (MID) | | | | | | See table 14.4. | | 9, 8 | C3RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel 3 (RID) | | | | | | See table 14.4. | | 7 to 2 | C2MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 2 (MID) | | | | | | See table 14.4. | | 1, 0 | C2RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel | | | | | R/W | 2 (RID) | | | | | | See table 14.4. | ## DMARS2 | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-------|--------|-----|-----|-------|--------|-----|-----|------|--------|-----|-----|-------|--------| | | | | C5MII | D[5:0] | | | C5RII | D[1:0] | | | C4MI | D[5:0] | | | C4RII | D[1:0] | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |----------|------------|------------------|-----|---------------------------------------------------------------| | 15 to 10 | C5MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 5 (MID) | | | | | | See table 14.4. | | 9, 8 | C5RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel 5 (RID) | | | | | | See table 14.4. | | 7 to 2 | C4MID[5:0] | 000000 | R/W | Transfer request module ID5 to ID0 for DMA channel 4 (MID) | | | | | | See table 14.4. | | 1, 0 | C4RID[1:0] | 00 | R/W | Transfer request register ID1 and ID0 for DMA channel 4 (RID) | | | | | | See table 14.4. | **Table 14.4 Transfer Request Sources** | Peripheral<br>Module | Setting Value for One Channel (MID and RID fields) | MID[5:0] | RID[1:0] | Function | |----------------------|----------------------------------------------------|----------|----------|---------------------------------------------| | SCIF0 | H'21 | B'001000 | B'01 | Transmit | | | H'22 | _ | B'10 | Receive | | SCIF1 | H'29 | B'001010 | B'01 | Transmit | | | H'2A | _ | B'10 | Receive | | HAC | H'41 | B'010000 | B'01 | Transmit | | | H'42 | _ | B'10 | Receive | | HSPI | H'45 | B'010001 | B'01 | Transmit | | | H'46 | _ | B'10 | Receive | | SIOF | H'51 | B'010100 | B'01 | Transmit | | | H'52 | _ | B'10 | Receive | | SSI | H'73 | B'011100 | B'11 | Transmit and receive | | FLCTL | H'83 | B'100000 | B'11 | Transmit and receive the data part. | | | H'87 | B'100001 | B'11 | Transmit and receive the control code part. | | MMCIF | H'93 | B'100100 | B'11 | Transmit and receive | # 14.4 Operation When there is a DMA transfer request, the DMAC starts the transfer according to the predetermined channel priority; when the transfer end conditions are satisfied, it ends the transfer. Transfers can be requested in three modes: auto request, external request, and peripheral module request. In bus mode, burst mode or cycle steal mode can be selected. ### 14.4.1 DMA Transfer Requests DMA transfer requests are basically generated in either the data transfer source or destination, but they can also be generated by external devices or peripheral modules that are neither the source nor the destination. Transfers can be requested in three modes: auto request, external request, and peripheral module request. The request mode is selected in the bits RS[3:0] in CHCR0 to CHCR11 respectively, and DMARS0 to DMARS2 when peripheral module request is used. **Auto-Request Mode:** When there is no transfer request signal from an external source, as in a memory-to-memory transfer or a transfer between memory and an on-chip module unable to request a transfer, auto-request mode allows the DMAC to automatically generate a transfer request signal internally. Specify B'0100 to the RS [3:0] bits in CHCRn (n = 0 to 11) of the using DMA channel. When the DE bit in CHCR for corresponding channel and the DME bit in DMAOR0 for channels 0 to 5, DMAOR1 for channels 6 to 11 are set to 1, the transfer begins so long as the AE and NMIF bits in that DMAOR are all 0. **External Request Mode:** In this mode, a transfer is performed at the request signal (DREQ) of an external device. This mode is valid only in channel 0 to 3. Specify B'0000 to the RS [3:0] bits in CHCRn (n = 0 to 3) of the using DMA channel. When this mode is selected, if the DMA transfer is enabled (DE = 1, DME = 1, TE = 0, AE = 0, NMIF = 0), a transfer is performed upon a request at the DREQ input. Choose to detect DREQ by either the edge or level of the signal input with the DL bit and DS bit in CHCRn (n = 0 to 3) as shown in table 14.5. The source of the transfer request does not have to be the data transfer source or destination. Table 14.5 Selecting External Request Detection with DL, DS Bits CHCRn (n = 0 to 3) | DL | DS | Detection of External Request | |----|----|-------------------------------------------| | 0 | 0 | Low level detection (initial value; DREQ) | | | 1 | Falling edge detection | | 1 | 0 | High level detection | | | 1 | Rising edge detection | When DREQ is accepted, the DREQ pin becomes request accept disabled state. After issuing acknowledge signal DACK for the accepted DREQ, the DREQ pin again becomes request accept enabled state. When DREQ is used by level detection, there are following two cases by the timing to detect the next DREQ after outputting DACK. - Overrun 0: Transfer is aborted after the same number of transfer has been performed as requests. - Overrun 1: Transfer is aborted after transfers have been performed for the number of requests plus 1 times. The DO bit in CHCR selects this overrun 0 or overrun 1. Table 14.6 Selecting External Request Detection with DO Bit #### **CHCR** | DO | External Request | |----|---------------------------| | 0 | Overrun 0 (initial value) | | 1 | Overrun 1 | **Peripheral module Request Mode:** In this mode, a transfer is performed at the transfer request signal of an peripheral module. This mode is valid only in channel 0 to 5. Specify B'1000 to the RS [3:0] bits in CHCRn (n = 0 to 5) of the using DMA channel. Transfer request signals comprise the transmit data empty transfer request and receive data full transfer request from the SCIF0, SCIF1, HAC, HSPI, SIOF, SSI, and MMCIF set by DMARS0/1/2, and transfer requests from the FLCTL. When this mode is selected, if the DMA transfer is enabled (DE = 1, DME = 1, TE = 0, AE = 0, NMIF = 0), a transfer is performed upon the input of a transfer request signal. When a transmit data empty transfer request of the SCIF0 is set as the transfer request, the transfer destination must be the SCIF0's transmit data register. Likewise, when receive data full transfer request of the SCIF0 is set as the transfer request, the transfer source must be the SCIF0's receive data register. These conditions also apply to the SCIF1, HAC, HSPI, SIOF, SSI, and MMCIF. **Table 14.7 Peripheral Module Request Modes** | DMARS | | DMA Transfer | DMA Transfer | | | Bus | |-----------|---------------------|-------------------------------------------|--------------------------------------------------------------|---------------------|---------------------|----------------| | MID | RID | Request Source | Request Signal | Source | Destination | Mode | | 001000 | 01 | SCI F0<br>transmitter | TXI (transmit FIFO data empty interrupt) | Any | SCFTDR0 | Cycle<br>steal | | | 10 | SCIF0 receiver | RXI (receive FIFO data full interrupt) | SCFRDR0 | Any | Cycle<br>steal | | 001010 | 01 | SCI F1<br>transmitter | TXI (transmit FIFO data empty interrupt) | Any | SCFTDR1 | Cycle<br>steal | | | 10 | SCIF1 receiver | RXI (receive FIFO data full interrupt) | SCFRDR1 | Any | Cycle<br>steal | | 010000 | 01 | HAC<br>transmitter | Transmit data empty request | Any | HACPCML,<br>HACPCMR | Cycle<br>steal | | 10 | 10 | HAC<br>receiver | Receive data is not read | HACPCML,<br>HACPCMR | Any | Cycle<br>steal | | 010001 01 | HSPI<br>transmitter | Transmit data | Any | SPTBR | Cycle<br>steal | | | | 10 | HSPI<br>receiver | Receive data | SPRBR | Any | Cycle<br>steal | | 010100 01 | 01 | SIOF<br>transmitter | TXI (transmit FIFO data empty interrupt) | Any | SITDR | Cycle<br>steal | | | 10 | SIOF receiver | RXI (receive FIFO data full interrupt) | SIRDR | Any | Cycle<br>steal | | 011100 | 11 | SSI<br>transmitter | Transmit mode : DMRQ = 1<br>(Transmit data empty<br>request) | Any | SSITDR | Cycle<br>steal | | | | SSI<br>receiver | Receive mode : DMRQ = 1 (Receive data is not read) | SSIRDR | Any | Cycle<br>steal | | 100000 | 11 | FLCTL data part transmit | Transmit FIFO data empty request | Any | FLDTFIFO | Cycle<br>steal | | | | FLCTL data part receive | Receive FIFO data full request | FLDTFIFO | Any | Cycle<br>steal | | 100001 | 11 | FLCTL<br>management code<br>part transmit | Transmit FIFO data empty request | Any | FLECFIFO | Cycle<br>steal | | | | FLCTL<br>management code<br>part receive | Receive FIFO data full request | FLECFIFO | Any | Cycle<br>steal | | 100100 | 11 | MMCIF data part transmit | FIFO data write request | Any | DR | Cycle<br>steal | | | | MMCIF data part receive | FIFO data read request | DR | Any | Cycle<br>steal | ## 14.4.2 Channel Priority When the DMAC receives simultaneous transfer requests on two or more channels, it transfers data according to a predetermined priority. Two modes (fixed mode and round-robin mode) are selected by the bits PR[1:0] in DMAOR0 for channels 0 to 5 and DMAOR1 for channels 6 to 11. If the DMAC receives simultaneous transfer requests from both any channels 0 to 5 and 6 to 11 respectively, then executes each channels 0 to 5 or 6 to 11 request alternately (initial state: channel 0 to 5 is higher priority). **Fixed Mode:** In this mode, the priority levels among the channels remain fixed. There are two kinds of fixed modes as follows: Channels 0 to 5 - CH0 > CH1 > CH2 > CH3 > CH4 > CH5 - CH0 > CH2 > CH3 > CH1 > CH4 > CH5 Channels 6 to 11 - CH6 > CH7 > CH8 > CH9 > CH10 > CH11 - CH6 > CH8 > CH9 > CH7 > CH10 > CH11 These are selected by the bits PR[1:0] in DMAOR0 and DMAOR1. **Round-Robin Mode:** In round-robin mode each time data of one transfer unit (byte, word, longword, 16-byte, or 32-byte unit) is transferred on one channel, the priority is rotated. The channel on which the transfer was just finished rotates to the bottom of the priority. The round-robin mode operation is shown in figure 14.2. The priority of round-robin mode is CHO > CH1 > CH2 > CH3 > CH4 > CH5, and CH6 > CH7 > CH8 > CH9 > CH10 > CH11 immediately after reset. When round-robin mode is specified, do not mix the cycle steal mode and the burst mode in channels 0 to 5 or 6 to 11 respectively. Figure 14.2 Round-Robin Mode (example of channel 0 to 5) Figure 14.3 shows how the priority changes when channel 0 and channel 3 transfers are requested simultaneously and a channel 1 transfer is requested during the channel 0 transfer. The DMAC operates as follows: - 1. Transfer requests are generated simultaneously to channels 0 and 3. - 2. Channel 0 has a higher priority, so the channel 0 transfer begins first (channel 3 waits for transfer). - 3. A channel 1 transfer request occurs during the channel 0 transfer (channels 1 and 3 are both waiting) - 4. When the channel 0 transfer ends, channel 0 becomes lowest priority. - 5. At this point, channel 1 has a higher priority than channel 3, so the channel 1 transfer begins (channel 3 waits for transfer). - 6. When the channel 1 transfer ends, channel 1 becomes lowest priority. - 7. The channel 3 transfer begins. - 8. When the channel 3 transfer ends, channels 3 and 2 shift downward in priority so that channel 3 becomes the lowest priority. Figure 14.3 Changes in Channel Priority in Round-Robin Mode (example of channel 0 to 5) ### 14.4.3 DMA Transfer Types DMA transfer type is dual address mode transfer. A data transfer timing depends on the bus mode, which has cycle steal mode and burst mode. #### **Dual Address Modes:** In dual address mode, both the transfer source and destination are accessed by an address. The source and destination can be located externally or internally. DMA transfer requires two bus cycles because data is read from the transfer source in a data read cycle and written to the transfer destination in a data write cycle. At this time, transfer data is temporarily stored in the DMAC. In the transfer between external memories as shown in figure 14.4, data is read to the DMAC from one external memory in a data read cycle, and then that data is written to the other external memory in a write cycle. Figure 14.4 Data Flow of Dual Address Mode Auto request, external request, and peripheral module request are available for the transfer request. DACK can be output in read cycle or write cycle in dual address mode. CHCR can specify whether the DACK is output in read cycle or write cycle. Figure 14.5 shows an example of DMA transfer timing in dual address mode. Figure 14.5 Example of DMA Transfer Timing in Dual Address Mode (Source: Ordinary Memory, Destination: Ordinary Memory) **Bus Modes:** There are two bus modes: cycle steal mode and burst mode. Select the mode in the TB and LCKN bits in CHCR. Moreover, cycle steal mode has normal and intermittent modes that are specified by the CMS bits in DMAOR. #### Cycle-Steal Mode — Normal mode1 (DMAOR.CMS = 00, CHCR.LCKN = 0, CHCR.TB = 0) In cycle-steal normal mode, the SuperHyway bus mastership is given to another bus master after a one-transfer unit (byte, word, longword, 16-byte, or 32-byte unit) DMA transfer. When the next transfer request occurs, the DMAC issues the next transfer request, the bus mastership is obtained from the other bus master and a transfer is performed for one-transfer unit. When that transfer ends, the bus mastership is passed to the other bus master. This is repeated until the transfer end conditions are satisfied. In cycle-steal normal mode, transfer areas are not affected regardless of settings of the transfer request source, transfer source, and transfer destination. Figure 14.6 shows an example of DMA transfer timing in cycle-steal normal mode. Transfer conditions shown in the figure are: Figure 14.6 DMA Transfer Timing Example in Cycle-Steal Normal Mode 1 (DREQ Low Level Detection) — Normal mode 2 (DMAOR.CMS = 00, CHCR.LCKN = 1, CHCR.TB = 0) In cycle steal normal mode 2, the DMAC does not keep the SuperHyway bus mastership, is to obtain the bus mastership in every one transfer unit of read or write cycle. Figure 14.7 shows an example of DMA transfer timing in cycle steal normal mode 2. Figure 14.7 DMA Transfer Timing Example in Cycle-Steal Normal Mode 2 (DREQ Low Level Detection) — Intermittent mode 16 (DMAOR.CMS = 10, CHCR.LCKN = 0 or 1, CHCR.TB = 0), intermittent mode 64 (DMAOR.CMS = 11, CHCR.LCKN = 0 or 1, CHCR.TB = 0) In intermittent mode of cycle steal, the DMAC returns the SuperHyway bus mastership to other bus master whenever a one-transfer unit (byte, word, longword, or 16-byte or 32-byte unit) is complete. If the next transfer request occurs after that, the DMAC issues the next transfer request after waiting for 16 or 64 clocks in Bck count, and obtains the bus mastership from other bus master. The DMAC then transfers data of one-transfer unit and returns the bus mastership to other bus master. These operations are repeated until the transfer end condition is satisfied. It is thus possible to make lower the ratio of bus occupation by DMA transfer than cycle-steal normal mode. When the DMAC issues again the transfer request, DMA transfer can be postponed in case of entry updating due to cache miss. The intermittent modes, however, must be cycle steal mode in all channels 0 to 5 or 6 to 11 for the corresponding transfer channel. Figure 14.8 shows an example of DMA transfer timing in cycle steal intermittent mode. Transfer conditions shown in the figure are: Figure 14.8 Example of DMA Transfer Timing in Cycle Steal Intermittent Mode (DREQ Low Level Detection) • Burst Mode (LCKN = 0, TB = 1) In burst mode, once the DMAC obtains the SuperHyway bus mastership, the transfer is performed continuously without releasing the bus mastership until the transfer end condition is satisfied. In external request mode with level detection of the DREQ pin, however, when the DREQ pin is not active, the bus mastership passes to the other bus master after the DMAC transfer request that has already been accepted ends, even if the transfer end conditions have not been satisfied. Burst mode cannot be used when the peripheral module is the transfer request source. Figure 14.9 shows DMA transfer timing in burst mode. Figure 14.9 DMA Transfer Timing Example in Burst Mode (DREQ Low Level Detection) **DMA Transfer Matrix:** Table 14.8 shows the DMA transfer matrix in auto-request mode and table 14.9 shows the DMA transfer matrix in external request mode, and table 14.10 shows the peripheral module request. Table 14.8 DMA Transfer Matrix in Auto-Request Mode (all channels) | | Transfer Destination | | | | | | | | | | |-----------------------|----------------------|-------------|------------|-----------------------|-----------------------------|--|--|--|--|--| | Transfer Source | LBSC space | DDRIF space | PCIC space | Peripheral<br>module* | L RAM,<br>SuperHyway<br>RAM | | | | | | | LBSC space | Yes | Yes | Yes | Yes | Yes | | | | | | | DDRIF space | Yes | Yes | Yes | Yes | Yes | | | | | | | PCIC space | Yes | Yes | Yes | Yes | Yes | | | | | | | Peripheral module* | Yes | Yes | Yes | Yes | Yes | | | | | | | L RAM, SuperHyway RAM | Yes | Yes | Yes | Yes | Yes | | | | | | [Legend] Yes: Transfer is available. Note: \* When the transfer source or destination is peripheral module register, the transfer size should be the same value of its access size. Table 14.9 DMA Transfer Matrix in External Request Mode (only channels 0 to 3) | | Transfer Destination | | | | | | | | | | |-----------------------|----------------------|-------------|-------------------|---------------------|-----------------------------|--|--|--|--|--| | Transfer Source | LBSC space | DDRIF space | PCIC space | Peripheral module*1 | L RAM,<br>SuperHyway<br>RAM | | | | | | | LBSC space | Yes | Yes*2 | Yes*2 | Yes | Yes | | | | | | | DDRIF space | Yes*3 | No | Yes*4 | Yes*3 | Yes*3 | | | | | | | PCIC space | Yes*3 | Yes*5 | Yes* <sup>6</sup> | Yes*3 | Yes*3 | | | | | | | Peripheral module*1 | Yes | Yes*2 | Yes*2 | Yes | Yes | | | | | | | L RAM, SuperHyway RAM | Yes | Yes*2 | Yes*2 | Yes | Yes | | | | | | #### [Legend] Yes: Transfer is available. No: Transfer is not available. Notes: 1. When the transfer source or destination is peripheral module register, the transfer size should be the same value of its access size. - 2. Transfer is available when the AM bit in CHCR is cleared to 0. - 3. Transfer is available when the AM bit in CHCR is set to 1. - 4. Transfer is available when the AM bit in CHCR is set to 1 and the destination address of the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0). - 5. Transfer is available when the AM bit in CHCR is cleared to 0 and the source address of the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0). - Transfer is available when the source or destination, or both the source and destination address of the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0). When the transfer source address is H'FD00 0000 to H'FDFF FFFF, the AM bit in CHCR is cleared to 0, when the transfer destination address is H'FD00 0000 to H'FDFF FFFF the AM bit in CHCR is set to 1. REJ09B0158-0100 Table 14.10 DMA Transfer Matrix in Peripheral module Request Mode #### **Transfer Destination** | Transfer Source | LBSC space | DDRIF space | PCIC space | Peripheral module* | L RAM,<br>SuperHyway<br>RAM | |-----------------------|------------|-------------|------------|--------------------|-----------------------------| | LBSC space | No | No | No | Yes | No | | DDRIF space | No | No | No | Yes | No | | PCIC space | No | No | No | Yes | No | | Peripheral module* | Yes | Yes | Yes | Yes | Yes | | L RAM, SuperHyway RAM | No | No | No | Yes | No | #### [Legend] Yes: Transfer is available. No: Transfer is not available. Note: \* When the transfer source or the destination is an peripheral module, the transfer size should be the same value of its register access size. The transfer source or the transfer destination should be a register of request source in peripheral module request mode. This transfer is available only cycle steal mode, and when the transfer request source is an peripheral module, the transfer is available in channel 0 to 5. **Bus Mode and Channel Priority:** When the priority is set in fixed mode (CH0 > CH1) and channel 1 is transferring in burst mode, if there is a transfer request to channel 0 with a higher priority, the transfer of channel 0 will begin immediately. At this time, if channel 0 is also operating in burst mode, the channel 1 transfer will continue after the channel 0 transfer has completely finished. When channel 0 is in cycle steal mode, channel 0 with a higher priority performs the transfer of one transfer unit and the channel 1 transfer is continuously performed without releasing the bus mastership. The bus mastership will then switch between the two in the order channel 0, channel 1, channel 0, and channel 1. This example is shown in figure 14.9. When multiple channels are operating in burst modes, the channel with the highest priority is executed first. When DMA transfer is executed in the multiple channels, the bus mastership will not be given to the bus master until all competing burst transfers are complete. Figure 14.10 Bus State when Multiple Channels are Operating In round-robin mode, the priority changes according to the specification shown in figure 14.2. However, the channel in cycle steal mode cannot be mixed with the channel in burst mode. #### 14.4.4 DMA Transfer Flow After the DMA source address registers (SAR), DMA destination address registers (DAR), DMA transfer count registers (DMATCR), DMA channel control registers (CHCR), DMA operation register (DMAOR), and DMA extended resource selectors (DMARS) are set, the DMAC transfers data according to the following procedure: - 1. Checks to see if transfer is enabled (DE = 1, DME = 1, TE = 0, AE = 0, NMIF = 0) - 2. When a transfer request occurs while transfer is enabled, the DMAC transfers one transfer unit of data (depending on the TS0 and TS1 settings). In auto request mode, the transfer begins automatically when the DE bit and DME bit are set to 1. The DMATCR value will be decremented for each transfer. The actual transfer flows vary by address mode and bus mode. - 3. When the specified number of transfer have been completed (when DMATCR reaches 0), the transfer ends normally. If the IE bit in CHCR is set to 1 at this time, a DMINT interrupt is sent to the CPU. - 4. When an address error or an NMI interrupt is generated, the transfer is aborted. Transfers are also aborted when the DE bit in CHCR or the DME bit in DMAOR is changed to 0. Figure 14.11 shows a flowchart of this procedure. Figure 14.11 DMA Transfer Flowchart ### 14.4.5 Repeat Mode Transfer In a repeat mode transfer, a DMA transfer is repeated without specifying the transfer settings every time before executing a transfer. Using a repeat mode transfer with the half end function allows a double buffer transfer executed virtually. Following processings can be executed effectively by using a repeat mode transfer. As an example, operation of receiving voice data from the VOICE CODEC and compressing it is explained. In the following example, processing of compressing 40-word voice data every data reception is explained. In this case, it is assumed that voice data is received by means of SIOF. #### 1. DMAC settings - Set address of the SIOF receive data register in SAR - Set address of an internal memory data store area in DAR - Set TCR to H'50 (80 times) - Satisfy the following settings of CHCR Bits RPT[2:0] = B'010: Repeat mode (use DAR as a repeat area) Bit HIE = B'1: TCR/2 interrupt generated Bits DM[1:0] = B'01: DAR incremented Bits SM[1:0] = B'00: SAR fixed Bit IE = B'1: Interrupt enabled Bit DE = B'1: DMA transfer enabled - Set such as bits TB and TS[2:0] according to use conditions - Set bits CMS[1:0] and PR[1:0] in DMAOR according to use conditions and set the DME bit to B'1 - 2. Voice data is received and then transferred by SIOF/DMAC - 3. TCR is decreased to half of its initial value and an interrupt is generated After reading CHCR to confirm that the HE bit is set to 1 by an interrupt processing, clear the HE bit to 0 and compress 40-word voice data from the address set in DAR. - 4. TCR is cleared to 0 and an interrupt is generated - After reading CHCR to confirm that the TE bit is set to 1 by an interrupt processing, clear the TE bit to 0 and compress 40-word voice data from the address set in DAR + 40. After this operation, the value of DARB is copied to DAR in DMAC and initialized, and the value of TCRB is copied to TCR and initialized to 80. - 5. Hereafter, steps 2 and 4 are repeated until the DME or DE bit is cleard to 0, or an NMI interrupt is generated. Note that if the HE bit is not cleared in the procedure 3 or if the TE bit is not cleared in the procedure 4, then the transfer is stopped according to the condition of both the HE and the TE bits are set to 1. As explained above, a repeat mode transfer enables sequential voice compression by changing buffer for storing data received consequentially and a data buffer for processing signals alternately. #### 14.4.6 Reload Mode Transfer In a reload mode transfer, according to the settings of bits RPT[2:0] in CHCR, the value set in SARB/DARB is set to SAR/DAR and the value of bits TCRB[23:16] is set in bits TCRB[7:0] at each transfer set in the bits TCRB[7:0], and the transfer is repeated until TCR becomes 0 without specifying the transfer settings again. A reload mode transfer is effective when repeating data transfer with specific area. Figure 14.12 shows the operation of reload mode transfer. Figure 14.12 Reload Mode Transfer When a reload mode transfer is executed, TCRB is used as a reload counter. Set TCRB according to section 14.3.6, DMA Transfer Count Registers B0 to B3, B6 to B9 (TCRB0 to TCRB3, TCRB6 to TCRB9). ### 14.4.7 DREQ Pin Sampling Timing Figures 14.13 to 14.16 show the sample timing of the DREQ input in each bus mode, respectively. Figure 14.13 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection Figure 14.14 Example of DREQ Input Detection in Cycle Steal Mode Level Detection Figure 14.15 Example of DREQ Input Detection in Burst Mode Edge Detection $Figure\ 14.16\quad Example\ of\ DREQ\ Input\ Detection\ in\ Burst\ Mode\ Level\ Detection$ ## 14.5 Usage Notes Pay attentions to the following notes when the DMAC is used. ### 14.5.1 Module Stop While the DMAC is in operation, modules should not be stopped by setting MSTPCR (transition to the module standby state) .When modules are stopped, transfer contents cannot be guaranteed. #### 14.5.2 Address Error When a DMA address error is occurred, after execute the following procedure, and then start a transfer. 1. Dummy read for the below listed registers. BCR (LBSC) PCIECR (PCIC) MIM (DDRIF) INTC2B3 (INTC) - 2. Issue the SYNCO instruction. - 3. Set registers of all channels again. If the AE bit in DMAOR0 is set to 1, channels 0 to 5 should be set again. If the AE bit in DMAOR1 is set to 1, channels 6 to 11 should be set again. #### 14.5.3 Notes on Burst Mode Transfer During a burst mode transfer, following operation should not be executed until the transfer of corresponding channel has completed. - Frequency should not be changed. - Transition to sleep mode should not be made. ### 14.5.4 DACK output division The DACK output is divided to align the data unit like the CSn output when a DMA transfer unit is divided with multiple bus cycles, for example when an 8-bit or 16-bit external device is accessed in longword units, or when an 8-bit external device is accessed in word units, and the $\overline{\text{CSn}}$ output is negated between these bus cycles. #### 14.5.5 Clear DMINT Interrupt To ensure that a DMINT interrupt source that should have been cleared is not inadvertently accepted again, clear the BL bit after confirming the corresponding flag in INT2B3 register becomes 0 or issue the RTE instruction. ### 14.5.6 CS Output Settings and Transfer Size Larger than External Bus Width When one DMA transfer is performed by multiple bus cycles\* $^1$ , the $\overline{\text{CSn}}$ output should be set not to negate between bus cycles\* $^2$ . For detail of settings, refer to table 11.11 to 11.14. If set the $\overline{\text{CSn}}$ output is negated between bus cycles, the DREQ signal is not sampled correctly and malfunction may occur. - Notes: 1. When a DMA transfer is performed with larger transfer size than the bus width. For example, performing the 16-/32-byte transfer to the 8-/16-/32-bit bus width LBSC space, longword (32-bit) transfer to the 8-/16-bit bus width LBSC space, or word (16-bit) transfer to the 8-bit bus width LBSC space. Note that except for a 32-bit access to the MPX interface. This access generates only one bus cycle (burst). - 2. When the $\overline{\text{CSn}}$ output is negated between bus cycles, then the DACK output is also negated between bus cycles (DACK output is also divided). ## 14.5.7 DACK Assertion and DREQ Sampling The DACK signal may be asserted ceaselessly during two or more times DMA transfer when the DREQ level detection with overrun 1 and the DREQ edge detection. In this case, the DMA transfer is suspended and do not perform correctly, to avoid this insert one or more idle cycle between the DMA transfer. The transfer source is the LBSC space and the DACK is output during the read cycle: - (1) Set B'001 to B'111 (i.e., other than 000) to the IWRRD bits in CSnBCR - (2) Set B'001 to B'111 (i.e., other than 000) to the IWRRS bits in CSnBCR The transfer destination is the LBSC space and the DACK is output during the write cycle: (1) Set B'001 to B'111 (i.e., other than 000) to the IWW bits in CSnBCR Note: \* The transfer source is the LBSC space and the DACK is output during the read cycle or the transfer destination is the LBSC space and the DACK is output during the write cycle. And then specifies no idle cycle (CSnBCR.IWRRD, IWRRS, IWW are cleared to B'000). Note that the case that both the transfer source and the transfer destination are the LBSC spaces, does not apply this. Table 14.11 to 14.14 shows the register settings that whether or not the negation of the DACK output with the number of bus cycle generation of the DMA transfer. The DACK is not negated when the number of the bus cycle that generated in the DMA transfer is 1. Note that, in the following settings, when either the transfer source or the transfer destination is the LBSC space, to avoid the DACK is asserted ceaselessly during between the two or more times DMA transfer, set B'001 to B'111 to the IWRRD, IWRRS or IWW bits in CSnBCR. In this setting, if the 16-byte DMA transfer is performed, multiple bus cycles are generated and the $\overline{\text{CSn}}$ is negated between bus cycles, the DREQ signal is not sampled correctly and malfunction may occur. B'000 B'000 Table14.11 Register Settings for SRAM, Burst ROM, Byte Control SRAM Interface Register Settings of CSn is not negated **Bus Width DMA Transfer Bus Cycle** CSnBCR.IWRRD, **Access Size** Number **IWRRS or IWW** [bit] CSnWCR.ADS and ADH 8 Byte 1 Any Any Word B'000 2 Any Longword 4 Any B'000 16-Byte 16 B'000 B'000 32-Byte 32 Any B'000 16 1 Byte Any Any Word 1 Any Any 2 Longword Any B'000 16-Byte 8 B'000 B'000 32-Byte B'000 16 Any 32 1 Byte Any Any Word 1 Any Any Longword 1 Any Any B'000 Any 16-Byte 32-Byte 4 8 **Table14.12 Register Settings for PCMCIA Interface** | Bus Width | DMA Transfer | Bus Cycle | Register Settings of CSn is not negated | |-----------|--------------|-----------|-----------------------------------------| | [bit] | Access Size | Number | CSnBCR.IWRRD,IWRRS or IWW | | 8 | Byte | 1 | Any | | | Word | 2 | Any | | | Longword | 4 | Any | | | 16-Byte | 16 | B'000 | | | 32-Byte | 32 | Any | | 16 | Byte | 1 | Any | | | Word | 1 | Any | | | Longword | 2 | Any | | | 16-Byte | 8 | B'000 | | | 32-Byte | 16 | Any | **Table14.13 Register Settings for MPX Interface (Read Access)** | Bus Width | DMA Transfer | Bus Cycle | Register Settings of CSn is not negated | |-----------|--------------|-----------|-----------------------------------------| | [bit] | Access Size | Number | CSnBCR.IWRRD, or IWRRS | | 32 | Byte | 1 | Any | | -<br>- | Word | 1 | Any | | | Longword | 1 | Any | | | 16-Byte | 4 | Impossible (Negated) | | | 32-Byte | 1 | Any | **Table14.14 Register Settings for MPX Interface (Write Access)** | Bus Width | DMA Transfer | Bus Cycle | Register Settings of CSn is not negated | | | | | |-----------|--------------|-------------------|-----------------------------------------|----------------|--|--|--| | [bit] | Access Size | Number CSnBCR.IWW | | CSnWCR.IW[1:0] | | | | | 32 | Byte | 1 | Any | Any | | | | | | Word | 1 | Any | Any | | | | | | Longword | 1 | Any | Any | | | | | | 16-Byte | 4 | B'000 | B'11 to B'01 | | | | | | 32-Byte | 1 | Any | Any | | | | | | | | | | | | | # Section 15 Clock Pulse Generator (CPG) The CPG generates clocks provided to both the inside and outside of the SH7780, and controls the power-down mode function. The CPG comprises a crystal oscillator circuit, PLLs, and a divider. #### 15.1 Features The CPG has the following features. - Generates SH7780 internal clocks - SH7780 internal clocks are: the CPU clock (Ick) which is used in the CPU, FPU, cache, and TLB; the SHwy clock (SHck) which is used by the SuperHyway bus; and peripheral clocks (Pck) which are used to interface with on-chip peripheral modules. - Generates SH7780 external bus clocks. - SH7780 external bus clocks are the bus clock (Bck) which is used to interface with the external devices and memory clocks (DDRck) which are used in the DDRIF. - Selects two clock modes Selects a crystal resonator or an externally input clock as the CPG clock input. - Changes frequencies - Changes frequencies of the internal clocks by the divider in the CPG. The divider is controlled with the frequency control register (FRQCR) set by software. - Provides the clock stop and module standby functions in control sleep mode Control sleep mode is the CPU stop mode. In control module standby mode, specific modules can be stopped. Figure 15.1 is a block diagram of the CPG. Figure 15.1 Block Diagram of CPG The function of each block is described below. #### • PLL circuit 1 PLL circuit 1 multiplies the frequency of the external crystal oscillator and the clock input on the EXTAL pin by 24. ### • PLL circuit 2 PLL circuit 2 coordinates the phases of the bus clock (Bck) and the clock signal output from the CLKOUT pin that is used as the external peripheral interface clock. #### • Crystal oscillator circuit Used when a crystal resonator is connected to the XTAL and EXTAL pins. Use of the crystal oscillator circuit can be selected with the MODE8 pin. #### Divider The divider generates the CPU clock (Ick), SuperHyway clock (SHck), on-chip peripheral module clock (Pck), DDR memory clock (DDRck), and external bus clock (Bck). The division ratio is selected by the mode pin MODE0, MODE1, MODE2, MODE7. ## 15.2 Input/Output Pins Table 15.1 lists the CPG pin configuration. **Table 15.1 CPG Pin Configuration** | Pin Name | Function | I/O | Description | | | |----------------------------------------|------------------------------|--------|------------------------------------------------------------------------------------------------------------------|--|--| | MODE0, MODE1,<br>MODE2, and<br>MODE7*1 | Mode Control<br>Pins 0,1,2,7 | Input | Select the clock operating mode of after power-on reset. | | | | MODE8*2 | Mode Control | Input | Selects use/non-use of crystal resonator. | | | | | Pins 8 | | When MODE8 is "low", external clock is input from the EXTAL pin. | | | | | | | When MODE8 is "high", crystal resonator connected directly to the EXTAL and XTAL pins. | | | | XTAL | Clock Pins | Output | This pin is connected to a crystal resonator. | | | | EXTAL | _ | Input | This pin is connected to a crystal oscillator to input an external clock or is connected to a crystal resonator. | | | | CLKOUT | = | Output | This pin is used to output the external bus clock. | | | Notes: 1. These pins are multiplexed with the DMAC and GPIO pins. 2. This pin is multiplexed with the SCIF0, HSPI, FLCTL and GPIO pin. ## 15.3 Clock Operating Modes The correspondence between settings of the mode control pins (MODE7 and MODE2 to MODE0) and clock operating modes after power-on reset is shown in table 15.2. **Table 15.2 Clock Operating Modes** | Clock | Frequency Multiplication Ratio | | | | | | | | | | | |-----------|--------------------------------|------------|-------------|-------|---------|------|------|---------|--------|-------|---------------| | Operating | Мо | ode Contro | ol Pin Sett | ing* | _ PLL1, | | | _ FRQCR | | | | | Mode | MODE7 | MODE2 | MODE1 | MODE0 | PLL2 | lck | SHck | Pck | DDRck | Bck | Initial Value | | 0 | Low | Low | Low | Low | On | × 12 | ×6 | × 3/2 | ×24/5 | ×3 | H'1023 3335 | | 1 | Low | Low | Low | High | On | × 12 | ×6 | × 1 | ×24/5 | ×2 | H'1024 4336 | | 2 | Low | Low | High | Low | On | ×12 | ×6 | × 3/2 | ×24/5 | × 3/2 | H'1025 5335 | | 3 | Low | Low | High | High | On | × 12 | ×6 | × 1 | × 24/5 | ×1 | H'1026 6336 | | 12 | High | High | Low | Low | On | ×12 | ×4 | × 1 | ×4 | ×2 | H'1044 4346 | Note: Other than above: setting prohibited. ## 15.4 Register Descriptions Table 15.3 shows the CPG register configuration. Table 15.4 shows the register states in each processing mode. **Table 15.3** Register configuration | Register Name | Abbreviation | R/W | P4 Address | Area 7<br>Address | Access<br>Size | Sync<br>clock | |----------------------------|--------------|-----|-------------|-------------------|----------------|---------------| | Frequency control register | FRQCR | R/W | H'FFC8 0000 | H'1FC8 0000 | 32 | Pck | | PLL control register | PLLCR | R/W | H'FFC8 0024 | H'1FC8 0024 | 32 | Pck | | Standby control register | MSTPCR | R/W | H'FFC8 0030 | H'1FC8 0030 | 32 | Pck | Note: For MSTPCR, see section 17, Power-Down Mode. Table 15.4 Register States of CPG in Each Processing Mode | Register Name | Abbreviation | Power-on<br>Reset by<br>PRESET Pin | Power-on<br>Reset by<br>WDT/H-UDI | Manual<br>Reset by<br>WDT/<br>Multiple<br>Exception | Sleep<br>by Sleep<br>Instruction | |----------------------------|--------------|------------------------------------|-----------------------------------|-----------------------------------------------------|----------------------------------| | Frequency control register | FRQCR | H'1xxx x3xx*2 | H'1xxx x3xx*2 | Retained | Retained | | PLL control register | PLLCR | H'0000 E001 | Retained | Retained | Retained | | Standby control register*1 | MSTPCR | H'0000 0000 | Retained | Retained | Retained | Notes: 1. For MSTPCR, see section 17, Power-Down Mode. 2. The initial value of FRQCR after power-on reset depends on the mode pins setting (See table 15.2). ## 15.4.1 Frequency Control Register (FRQCR) FRQCR is a 32-bit readable/writable register that selects the frequency division ratio of the SuperHyway clock (SHck), the peripheral clock (Pck), the DDR clock (DDRck) and the bus clock (Bck). Refer to the clock operating mode table about the frequency multiplication ratio. FRQCR can only be accessed in longwords. FRQCR is initialized by a power-on reset via the PRESET pin and WDT over-flow. | BIt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|-------|-----|-----|--------|-----|----|------|---------|----| | | _ | | _ | | | | _ | IFC0* | | CFC | [3:0]* | | | BFC | [3:0]* | | | Initial value: | 0 | 0 | 0 | 1 | 0 | 0 | 0 | _ | 0 | _ | _ | 0 | 0 | _ | _ | _ | | R/W: | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R | R | R | R | | | | | | | | | | | | | | | | | | | | BIt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | | | | _ | _ | | _ | | _ | | P1F0 | 0[3:0]* | | | Initial value: | 0 | _ | _ | _ | 0 | 0 | 1 | 1 | 0 | _ | _ | _ | 0 | 1 | _ | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | Note: The initial values of these fields after power-on reset depend on the mode pins setting (see table 15.2). | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------|--|--|--|--| | 31 to 28 | _ | 0001 | R | Reserved | | | | | | | | | | These bits are always read as 0001. The write value should always be 0001. | | | | | | 27 to 25 | _ | 000 | R | Reserved | | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | | | | Writing to other than 000, the operation of this LSI is not guaranteed. | | | | | | 24 | IFC0* | Undefined | R/W | CPU Clock (lck) and SuperHyway Clock (SHck) | | | | | | 23 | CFC3* | 0 | R/W | Frequency Division Ratio Setting | | | | | | 22 | CFC2* | Undefined | | 00010: ×12 (lck), ×6 (SHck) Clock operating mode 0, 1, 2 or 3 (after power-on reset) | | | | | | 21 | CFC1* | Undefined | | 00100: ×12 (lck), ×4 (SHck) Clock operating mode 12 | | | | | | 20 | CFC0* | 0 | | (after power-on reset) | | | | | | | | | | 10000: ×6 (lck), ×6 (SHck) Register setting (register setting after initialized) | | | | | | | | | | Other than above: Setting prohibited | | | | | | | | | | The initial value of this field after power-on reset depends on the mode pins setting (see table 15.2). | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------| | 19 | BFC3 | 0 | R | Bus Clock (Bck) Frequency Division Ratio Setting | | 18 | BFC2 | Undefined | R | 0011: ×3 | | 17 | BFC1 | Undefined | R | 0100: ×2 | | 16 | BFC0 | Undefined | R | 0101: ×3/2 | | | | | | 0110: ×1 | | | | | | Other than above: Setting prohibited | | | | | | The initial value of this field after power-on reset depends on the mode pin setting (see table 15.2). Writing is ignored. | | 15 to 12 | _ | 0 | R | Reserved | | | | Undefined | | The initial value of this field after power-on reset | | | | Undefined | | depends on the mode pins setting (see table 15.2). Writing is ignored. | | | | Undefined | | writing is ignored. | | 11 to 8 | _ | 0011 | R | Reserved | | | | | | These bits are always read as 0011. The write value should always be 0011. | | 7 to 4 | _ | 0 | R | Reserved | | | | Undefined | | The initial value of this field after power-on reset | | | | Undefined | | depends on the mode pins setting (see table 15.2). Writing is ignored. | | | | Undefined | | writing is ignored. | | 3 | P1FC3 | 0 | R | Indicates the division ratio of the external bus clock | | 2 | P1FC2 | 1 | R | frequency. | | 1 | P1FC1 | Undefined | R | 0101: ×3/2 | | 0 | P1FC0 | Undefined | R | 0110: ×1 | | | | | | The initial value of this field after power-on reset depends on the mode pin setting (see table 15.2). Writing is ignored. | Note: \* Bits IFC and CFC in FRQCR should be modified together. ## 15.4.2 PLL Control Register (PLLCR) PLLCR is a 32-bit readable/writable register that controls the clock output on the CLKOUT pin. This register can only be accessed in longwords. | Blt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----| | | _ | | _ | _ | | | _ | _ | | _ | | | | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | BIt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | _ | | | _ | _ | | _ | | | | | CKOFF | _ | | Initial value: | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R | | | | Initial | | | |----------|----------|---------|-----|------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 16 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 15 to 13 | _ | All 1 | R | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | | | | | Writing 0 to any of these bits, the operation of this LSI is not guaranteed. | | 12 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | CKOFF | 0 | R/W | CLKOUT Output Stop | | | | | | Stops the clock output on the CLKOUT pin. | | | | | | 0: Clock is output on the CLKOUT pin | | | | | | 1: Clock is not output on the CLKOUT pin | | 0 | _ | 1 | R | Reserved | | , | | | | This bit is always read as 1. The write value should always be 1. | ## 15.5 Notes on Board Design When Using Crystal Resonator: Place the crystal resonator and capacitors close to the EXTAL and XTAL pins. To prevent induction from interfering with correct oscillation, ensure that no other signal lines cross the signal lines for these pins. Figure 15.2 Points for Attention when Using Crystal Resonator When Inputting External Clock from EXTAL Pin: Make no connection to the XTAL pin. When Using PLL and DLL circuit: Separate each VDD-PLL, VDD-DLL, VSS-PLL, and VSS-DLL from the other VDD and VSS lines at the board power supply source, and insert resistors (RCB and RD) and bypass capacitors (CPB and CD) close to the PLL and DLL pins as noise filters. Figure 15.3 Points for Attention when Using PLL and DLL Circuit REJ09B0158-0100 # Section 16 Watchdog Timer and Reset The reset and watchdog timer (WDT) control circuit comprises the reset control unit and WDT control unit which control the power-on reset sequence and a reset for on-chip peripheral modules and external devices. The WDT is a one-channel timer which can be used as the watchdog timer or interval timer. #### 16.1 Features - The watchdog timer unit monitors a system crash using a timer counting at specified intervals. - The watchdog timer unit generates a reset for on-chip peripheral modules when a WDT overflow occurs. - A power-on reset or a manual reset can be selectable, when a manual reset is selected, the MRESETOUT pin is asserted. - Generates the interval timer interrupt when counter overflow occurs in interval timer mode. - The maximum time until the watchdog timer overflows is approximately 21 seconds (when the peripheral clock Pck is 50 MHz). - Writing to WDT-related registers is not normally allowed. A specified code in the upper bits of write data enables writing to the registers. - WTCNT and WTCSR differ from other registers in being more difficult to write to. The procedure for writing to these registers is given below. Figure 16.1 shows a block diagram of the WDT. Figure 16.1 Block Diagram of WDT ## 16.2 Input/Output Pins Table 16.1 shows the pin configuration of the reset control unit. **Table 16.1 Pin Configuration** | Pin name | Function | I/O | Description | | | | | | | | |-------------|---------------------|--------|------------------------------------------------|------------------|------------------|--|--|--|--|--| | PRESET | Reset | Input | Power-on reset | | | | | | | | | MRESETOUT*1 | Manual reset output | Output | Low level output during manual reset execution | | | | | | | | | STATUS1*2 | Processing state 1 | Output | Indicate the processor's operating status | | | | | | | | | STATUS0*3 | Processing state 0 | _ | STATUS1 | STATUS0 | Operating Status | | | | | | | | | | High | High | Reset | | | | | | | | | | High | Sleep mode | | | | | | | | | | | Low | Normal operation | | | | | | | Notes: 1. This pin is multiplexed with the DMAC, H-UDI and GPIO pin. - 2. This pin is multiplexed with the CMT channel 1 pin. - 3. This pin is multiplexed with the CMT channel 0 pin. ## 16.3 Register Descriptions Table 16.2 shows the registers of the reset and watchdog timer. Table 16.3 shows the register states in each processing mode. **Table 16.2 Register Configuration** | Register Name | Abbreviation | R/W | P4 Address | Area 7<br>Address | Access<br>Size | Sync<br>Clock | |----------------------------------------|--------------|-----|-------------|-------------------|----------------|---------------| | Watchdog timer stop time register | WDTST | R/W | H'FFCC 0000 | H'1FCC 0000 | 32 | Pck | | Watchdog timer control/status register | WDTCSR | R/W | H'FFCC 0004 | H'1FCC 0004 | 32 | Pck | | Watchdog timer base stop time register | WDTBST | R/W | H'FFCC 0008 | H'1FCC 0008 | 32 | Pck | | Watchdog timer counter | WDTCNT | R | H'FFCC 0010 | H'1FCC 0010 | 32 | Pck | | Watchdog timer base counter | WDTBCNT | R | H'FFCC 0018 | H'1FCC 0018 | 32 | Pck | Table 16.3 Register States in Each Processing Mode | Register Name | Abbreviation | Power-on<br>Reset by<br>PRESET Pin | Power-on<br>Reset by<br>WDT/H-UDI | Manual<br>Reset by<br>WDT/<br>Multiple<br>Exception | Sleep<br>by SLEEP<br>Instruction | |----------------------------------------|--------------|------------------------------------|-----------------------------------|-----------------------------------------------------|----------------------------------| | Watchdog timer stop time register | WDTST | H'0000 0000 | Retained | Retained | Retained | | Watchdog timer control/status register | WDTCSR | H'0000 0000 | Retained | Retained | Retained | | Watchdog timer base stop time register | WDTBST | H'0000 0000 | Retained | Retained | Retained | | Watchdog timer counter | WDTCNT | H'0000 0000 | Retained | Retained | Retained | | Watchdog timer base counter | WDTBCNT | H'0000 0000 | Retained | Retained | Retained | ### 16.3.1 Watchdog Timer Stop Time Register (WDTST) WDTST is a readable/writable 32-bit register that specifies the time until a watchdog timer overflows. The time until WDTCNT overflows becomes the minimum value when set H'001 to the bits 11 to 0, and the maximum value when set H'000 to the bits 11 to 0. Use a longword access to write to the WDTST, with H'5A in the bits 31 to 24. The reading value of bits 31 to 24 is always H'00. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|--------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | (Given | code) | | | | _ | _ | _ | _ | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | _ | | | | | WD | TST | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | | | Initial | | | |----------|----------|---------|-----|----------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 24 | (Given | H'00 | R/W | Reserved (Given code for writing) | | | code) | | | These bits are always read as H'00. To write to this register, the write value must be H'5A. | | 23 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 0 | WDTST | All 0 | R/W | Counter value | ## 16.3.2 Watchdog Timer Control/Status Register (WDTCSR) WDTCSR is a readable/writable 32-bit register that comprises the timer mode-selecting bit and overflow flags. Use a longword access to write to the WDTCSR, with H'A5 in the bits 31 to 24. The reading value of bits 31 to 24 is always H'00. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|--------|-------|-----|-----|-----|-----|-------|------|------|------|----|----|----| | | | | | (Given | code) | | | | _ | _ | _ | _ | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | | | _ | _ | _ | _ | TME | WT/IT | RSTS | WOVF | IOVF | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 31 to 24 | (Given | H'00 | R/W | Reserved (Given code for writing) | | | | | | | | code) | | | These bits are always read as H'00. To write to this register, the write value must be H'A5. | | | | | | | 23 to 8 | _ | All 0 | R | Reserved | | | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | 7 | TME | 0 | R/W | Timer Enable | | | | | | | | | | | Specifies starting and stopping of timer operation. | | | | | | | | | | | 0: Stops counting up | | | | | | | | | | | 1: Starts counting up | | | | | | | 6 | WT/IT | 0 | R/W | Timer Mode Select | | | | | | | | | | | Specifies whether the WDT is used as a watchdog timer or interval timer. Up counting may not be performed correctly if this bit is modified while the WDT is running. | | | | | | | | | | | 0: Interval timer mode | | | | | | | | | | | 1: Watchdog timer mode | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RSTS | 0 | R/W | Reset Select | | | | | | Specifies the kind of reset to be performed when WDTCNT overflows in watchdog timer mode. This setting is ignored in interval timer mode. | | | | | | 0: Power-on reset | | | | | | 1: Manual reset | | 4 | WOVF | 0 | R/W | Watchdog Timer Overflow Flag | | | | | | Indicates that WDTCNT has overflowed in watchdog timer mode. This flag is not set in interval timer mode. | | | | | | 0: An overflow has not occurred | | | | | | 1: An overflow on WDTCNT has occurred | | 3 | IOVF | 0 | R/W | Interval Timer Overflow Flag | | | | | | Indicates that WDTCNT has overflowed in interval timer mode. This flag is not set in watchdog timer mode. | | | | | | 0: An overflow has not occurred | | | | | | 1: An overflow on WDTCNT has occurred | | 2 to 0 | _ | R | All 0 | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | ## 16.3.3 Watchdog timer Base Stop Time Register (WDTBST) WDTBST is a readable/writable 32-bit register that clears WDTBCNT. Use a longword write access to clear the WDTBCNT, with H'55 in the bits 31 to 24. The reading value of this register is always H'00. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|--------|-------|-----|-----|-----|----|----|----|----|----|----|----|----| | | | | | (Given | code) | | | | | | | | | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | ## **16.3.4** Watchdog Timer Counter (WDTCNT) WDTCNT is a 32-bit read-only register that comprises 12-bit watchdog timer counter and counts up on the WDTBCNT overflow signal. When WDTCNT overflows, a reset is generated in watchdog timer mode, or an interrupt is generated in interval timer mode. Writing to WDTCNT is invalid. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|--------|----|----|----|----|----|----|----|----|----|----|----| | | | | | _ | _ | | | | | _ | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | WDTCNT | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | ### 16.3.5 Watchdog Timer Base Counter (WDTBCNT) WDTBCNT is a 32-bit read-only register that comprises 18-bit counter and counts up on the peripheral clock (Pck). When WDTBCNT overflows, WDTCNT is counted up and WDTBCNT is cleared to 0. Writing to WDTBCNT is invalid. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|---------|----| | | _ | _ | | _ | | | _ | _ | | _ | _ | _ | _ | | WDTBCNT | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | WDTBCNT | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | # 16.4 Operation #### 16.4.1 Reset request Power-on reset and manual reset are available. These sources are follows. #### (1) Power-on reset - Input low level via PRESET pin. - The WDTCNT overflows when the WT/IT bit in the WTCSR is 1, and the RSTS bit is 0. - The H-UDI reset occurs (for details, see section 30, User Debugging Interface (H-UDI)). #### (2) Manual reset - When a general exception other than a user break occurs while the BL bit is set to 1 in SR - When the WDTCNT overflows while the WT/IT bit and the RSTS bit are set to 1 in WTCSR. ``` Manual_reset() { EXPEVT = H'0000 0020; VBR = H'0000 0000; SR.MD = 1; SR.RB = 1; SR.BL = 1; SR.(I0-I3) = B'1111; SR.FD = 0; Initialize_CPU(); Initialize_Module(Manual); PC = H'A000 0000; } ``` # 16.4.2 Using watchdog timer mode - 1. Set the WDTCNT overflow interval value in WDTST. - 2. Set the WT/IT bit in WDTCSR to 1, select the type of reset with the RSTS bit. - 3. When the TME bit in WTCSR is set to 1, the WDT count starts. - 4. During operation in watchdog timer mode, clear to the WDTCNT or WDTBCNT periodically so that WDTCNT does not overflow. See section 16.4.5, Clearing WDT Counter for WDT counter clear method. - 5. When the WDTCNT overflows, the WDT sets the WOVF flag in WDTCSR to 1, and generates a reset of the type specified by the RSTS bit. After reset operation, the WDTCNT and WDTBCNT continues counting again. ## 16.4.3 Using Interval timer mode When the WDT is operating in interval timer mode, an interval timer interrupt is generated each time the counter overflows. This enables interrupts to be generated at fixed intervals. - Set the WDTCNT overflow time in WDTST. - 2. Clear the WT/IT bit in WDTCSR to 0. - 3. When the TME bit in WDTCSR is set to 1, the WDT count starts. - 4. When the WDTCNT overflows, the WDT sets the IOVF flag in WDTCSR to 1, and sends an interval timer interrupt (ITI) request to INTC. The counter continues counting. Figure 16.2 shows a WDT counting up operation. Figure 16.2 WDT Counting Up Operation #### 16.4.4 Time for WDT Overflow WDTBCNT is a 18-bit up-counter operated on the peripheral clock (Pck). WDTBCNT is cleared when H'55 is set to the bits 31 to 24 in WDTBST. If the peripheral clock frequency is 50 MHz, the WDTBCNT overflow time is approximately $5.243 \text{ ms} = 2^{18} \text{ [bit]} \times 1/50 \text{ [MHz]}$ . WDTCNT is a 12-bit counter, starts count up operation when overflow occurs in WDTBCNT. The time until WDTCNT overflows becomes the maximum value when H'000 are set to WDTST. Where the peripheral clock frequency is 50 MHz, the maximum overflow time is approximately $21.475 \text{ s} = 2^12 \text{ [bit]} \times 5.243 \text{ [ms]}$ . And the time until WDTCNT overflows becomes the minimum value when H'001 is set to WDTST. The minimum overflow time is approximately $5.243 \text{ ms} (= 2^1 \text{ [bit]} \times 5.243 \text{ [ms]})$ . #### 16.4.5 Clearing WDT Counter Writing H'55 to WDTBST with longword access clears WDTBCNT and writing the overflow setting value to WDTST clears WDTCNT. # 16.5 Status Pin Change Timing during Reset #### 16.5.1 Power-On Reset by PRESET A power-on reset is to initialize the on-chip PLL circuit when this LSI goes to the power-on reset state by the $\overline{PERSET}$ pin low level input and then it is necessary to ensure the synchronization settling time of the PLL circuit. Therefore, do not input high level to the $\overline{PRESET}$ pin during the synchronization settling time of the PLL. The PLL synchronization settling time is the total value of the PLL1 synchronization settling time and the PLL2 synchronization settling time. After the PRESET pin input level is changed from low level to high level, the reset state is continued during the reset holding time in the LSI. The reset holding time is 20 clock cycles of the XTAL clock and thereafter equal to or more than 45 clock cycles of the peripheral clock (Pck). The STATUS [1:0] pins output timing that indicates the reset state is asynchronous, and that indicates a normal operation is synchronous with the peripheral clock (Pck) and asynchronous with both the XTAL clock and the CLKOUT pin output clock. # **Turning On Power Supply** When turning on the power supply, the $\overline{PRESET}$ pin input level should be low level. And the $\overline{TRST}$ pin input level should be low level to initialize the H-UDI. Figure 16.3 STATUS Output during Power-on # **PRESET** input during normal operation It is necessary to ensure the PLL synchronization settling time when the $\overline{\text{PRESET}}$ input during normal operation. Figure 16.4 STATUS Output by Reset input during Normal Operation ### **PRESET** input during Sleep Mode It is necessary to ensure the PLL oscillation time when power-on reset generates by the $\overline{\text{PRESET}}$ pin low revel input during sleep mode. Figure 16.5 STATUS Output by Reset input during Sleep Mode #### 16.5.2 Power-On Reset by Watchdog Timer Overflow The transition time from the watchdog timer overflowed to the power-on reset state (watchdog timer reset setup time) is 1 clock cycle of the XTAL clock and thereafter equal to or more than 5 clock cycles of the peripheral clock (Pck). The power-on reset time (watchdog timer reset holding time) by the watchdog timer overflowed is 3774 clock cycles of the XTAL clock and thereafter equal to or more than 45 clock cycles of the peripheral clock (Pck). The STATUS [1:0] pins output timing that indicates the reset state or a normal operation is asynchronous with both the XTAL clock and the CLKOUT pin output clock because the STATUS [1:0] pins output timing is synchronous with the peripheral clock (Pck). ### Power-On Reset by Watchdog timer Overflowed in Normal Operation Figure 16.6 STATUS Output by Watchdog timer overflow Power-On Reset during Normal Operation ### Power-On Reset by Watchdog timer Overflowed in Sleep Mode Figure 16.7 STATUS Output by Watchdog timer overflow Power-On Reset during Sleep Mode #### 16.5.3 Manual Reset by Watchdog Timer Overflow The transition time from watchdog timer overflowed to manual reset state (watchdog timer reset setup time) is 1 clock cycle of the XTAL clock and thereafter equal to or more than 5 clock cycles of the peripheral clock (Pck). The manual reset time (watchdog timer manual reset holding time) by the watchdog timer overflowed is equal to or more than 3774 clock cycles of the XTAL clock. The STATUS [1:0] pins output timing that indicates the reset state or a normal operation is asynchronous with both the XTAL clock and the CLKOUT pin output clock because the STATUS [1:0] pins output timing is synchronous with the peripheral clock (Pck). #### Manual Reset by Watchdog timer Overflowed in Normal Operation Figure 16.8 STATUS Output by Watchdog timer overflow Manual Reset during Normal Operation # Manual Reset by Watchdog timer Overflowed in Sleep Mode Figure 16.9 STATUS Output by Watchdog timer overflow Manual Reset during Sleep Mode # Section 17 Power-Down Mode In power-down modes, some of the on-chip peripheral modules and the CPU functions are halted, enabling power consumption to be reduced. #### 17.1 Features The SH7780 power-down mode has the following features. - Supports sleep mode and module standby mode - Supports RTC power supply backup mode where the power supply for only the RTC is held and other power supplies are turned off - Supports DDR-SDRAM power supply backup mode where the power supply for only the 2.5-V power supplied modules are held and other power supplies are turned off #### 17.1.1 Types of Power-Down Modes The types and functions of power-down modes are as shown below. - Sleep mode - Module standby state - RTC power supply backup mode - DDR-SDRAM power supply backup mode Table 17.1 lists the conditions needed to make a transition from the program execution state to a power-down mode, states of the CPU and on-chip peripheral modules in each mode, and methods to leave each power-down mode. Table 17.1 Power-Down Modes | | | State | | | | | | | | | | |--------------------------------------------------|--------------------------------------------------------------------|----------|---------------------------------------------------|----------|-------------------------------|----------|-------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------|--| | Power- | Transition | | | On-Chip | On-Chip Module | | | | | • | | | Down Mode | Condition | CPG | CPU | Memory | DMAC | RTC | Others | Pin | DDR-SDRAM | Cancellation | | | Sleep | SLEEP<br>instruction<br>executed | Operated | Halted Reta<br>(register<br>contents<br>retained) | Retained | Operated | Operated | Operated | Retained | Auto-refresh<br>or self-<br>refresh*3 | - Interrupt<br>- Power-on | | | | executed | | | | | | | | | reset | | | | | | , | | | | | | | - manual reset | | | Module<br>standby | Corresponding<br>bit in MSTPCR<br>set to 1 (see<br>section 17.3.1) | Operated | Operated | Retained | Selected<br>modules<br>halted | Operated | Selected<br>modules<br>halted | Retained | Auto-refresh<br>or self-refresh | Clear<br>corresponding<br>bit in<br>MSTPCR to 0<br>(see section<br>17.3.1) | | | DDR-<br>SDRAM<br>power<br>supply<br>backup*1*3*4 | See section<br>17.6 | Halted | Halted | Halted | Halted | Halted | Halted | All modules<br>except for the<br>2.5-V interfaces<br>are in high-<br>impedance<br>states | Self refresh | Power-on<br>reset | | | RTC power supply backup*2*3*4 | See section<br>17.7 | Halted | Halted | Retained | Halted | Operated | Halted | All modules<br>except for the<br>RTC interface<br>are in the high-<br>impedance<br>states | Undefined<br>(Refresh is not<br>performed) | Power-on reset | | Notes: 1. Because power supplies (1.25 V and 3.3 V) other than the 2.5V power supply are stopped in this mode, only the I/Os of the DDRIF continue to operate. Modules including the DDRIF stop operating and do not hold register information. - 2. Because power supplies (1.25 V, 2.5 V, and 3.3 V) other than the RTC power supply are stopped in this mode, modules other than the RTC stop operating and do not hold register information. - 3. Satisfy both transition conditions when both backups by the RTC and DDR-SDRAM power supplies are necessary. - 4. Do not input signals to I/O pins while the I/O power supply (VDDQ) is stopped. # 17.2 Input/Output Pins Table 17.2 shows the pin configuration of the Power-Down Modes. **Table 17.2 Pin Configuration** | Pin name | Function | I/O | Description | | | | | |----------|--------------------|--------|--------------|--------------------------------|------------------|--|--| | STATUS1 | Processing state 1 | Output | Indicate the | e processor's operating status | | | | | STATUS0 | Processing state 2 | | STATUS1 | STATUS0 | Operating Status | | | | | | | High | High | Reset | | | | | | | High | Low | Sleep mode | | | | | | | Low | Low | Normal operation | | | Note: These pins are multiplexed with the CMT pins. # 17.3 Register Descriptions Table 17.3 shows the register configuration for power-down mode. Table 17.4 shows the register states in each processing mode. **Table 17.3 Register configuration** | Register Name | Abbreviation | R/W | P4 Address | Area 7<br>Address | Access<br>Size | Sync<br>clock | |--------------------------|--------------|-----|-------------|-------------------|----------------|---------------| | Standby control register | MSTPCR | R/W | H'FFC8 0030 | H'1FC8 0030 | 32 | Pck | Table 17.4 Register States in Each Processing Mode | Register Name | Abbreviation | Power-on<br>Reset by<br>PRESET<br>Pin | Power-on<br>Reset<br>by WDT/H-UDI | Manual<br>Reset by<br>WDT/<br>Multiple<br>Exception | Sleep<br>by SLEEP<br>Instruction | |--------------------------|--------------|---------------------------------------|-----------------------------------|-----------------------------------------------------|----------------------------------| | Standby control register | MSTPCR | H'0000 0000 | Retained | Retained | Retained | # 17.3.1 Standby Control Register (MSTPCR) MSTPCR is a 32-bit readable/writable register that can individually start or stop the module assigned to each bit. MSTPCR can be accessed only in longwords. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|--------|--------|--------|--------|-------|-------|----|----|--------|-------|-------|-------|-------|-------| | | _ | | _ | | _ | _ | | _ | | | MSTP21 | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R/W | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | MSTP13 | MSTP12 | MSTP11 | MSTP10 | MSTP9 | MSTP8 | _ | _ | MSTP5 | MSTP4 | MSTP3 | MSTP2 | MSTP1 | MSTP0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 22 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 21 | MSTP21 | 0 | R/W | Module Stop Bit 21 | | | | | | To make a transition to the DMAC module standby mode, confirm that the DME bits in DMA operation registers (DMAOR0 and DMAOR1) are cleared to 0 or all TE bits in DMA channel control registers (CHCRn, n = 0 to 11) are set to 1. | | | | | | 0: Supplies the clock to the DMAC module | | | | | | 1: Stops the clock supply to the DMAC module | | 20 to 14 | _ | All 0 | R | Reserved | | | | | | These bits are is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|------------|------------------|-----|----------------------------------------------------------------------------------------------------| | 13 to 8 | MSTP[13:8] | All 0 | R/W | Module Stop Bit [13:8] | | | | | | 0: Supplies the clock to the corresponding module | | | | | | 1: Stops the clock supply to the corresponding module | | | | | | [13]: MMCIF, [12]: FLCTL, [11]: RTC, [10]: TMU channels 0 to 2, [9]: TMU channels 3 to 5, [8]: CMT | | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 to 0 | MSTP[5:0] | All 0 | R/W | Module Stop Bit [5:0] | | | | | | 0: Supplies the clock to the corresponding module | | | | | | 1: Stops the clock supply to the corresponding module | | | | | | [5]: SCIF channel 0, [4]: SCIF channel 1, [3]: SIOF, [2]: HSPI, [1]: SSI, [0]: HAC | Note: If the sleep instruction is issued or the operating frequency is changed, note the below (1) and (2), when the DMAC module proceed to its module standby mode. - (1) Set to 1 DMAC bit in MSTPCR bit 21 after confirm the DMA transfer has finished. - (2) Perform two dummy read operations for MSTPR before the sleep instruction is issued or the operating frequency is changed. # 17.4 Sleep Mode #### 17.4.1 Transition to Sleep mode A transition to the sleep mode is made by executing the SLEEP instruction in the program execution state. Although the CPU stops operating after execution of the SLEEP instruction, the contents of the CPU registers are held. On-chip peripheral modules other than the CPU continue to operate and the clock continues to be output on the CLKOUT pin. In sleep mode, a high-level signal is output at the STATUS1 pin, and a low-level signal at the STATUS0 pin. #### 17.4.2 Cancellation of Sleep Mode The sleep mode is canceled by an interrupt (NMI, IRQ/IRL[7:0], or on-chip modules) and a reset. Since an interrupt is accepted in sleep mode even if the BL bit in SR is set to 1, save the contents of SPC and SSR to the stack before executing the SLEEP instruction when necessary. **Cancellation by Interrupt:** The sleep mode can be canceled with an NMI, IRQ/IRL[7:0], or onchip module interrupt, and the interrupt exception handling then starts. A corresponding code to the interrupt is stored in INTVENT. **Cancellation by Reset:** The sleep mode is canceled with a power-on reset by the $\overline{\text{PRESET}}$ pin, a power-on reset by a watchdog timer overflow, or a manual reset. # 17.5 Module Standby State This LSI supports the module standby state, where the clock supplied to on-chip modules is stopped. #### 17.5.1 Transition to Module Standby Mode Setting a corresponding bit in the standby control register (MSTPCR) to 1 will stop the clock supply. Modules in module standby state keep the state immediately before the transition to the module standby state. The registers keep the contents before halted, and the external pins keep the functions before halted. At waking up from the module standby state, operation is restarted from the condition immediately before the registers and external pins have halted. Note: Make sure to set the MSTP bit to 1 while the modules have completed the operation and are in an idle state, with no interrupt sources from the external pins or other modules. #### 17.5.2 Cancellation of Module Standby Mode and Resume The module standby mode can be canceled by clearing a corresponding bit in the standby control register (MSTPCR) to 0. # 17.6 DDR-SDRAM Power Supply Backup #### 17.6.1 Self-Refresh and Initialization To preserve the contents of the DDR-SDRAM with battery backup, make sure that the DDR-SDRAM is in the self-refresh mode before turning off the system power supply. When the system power supply is turned on, whether initialization of the DDR-SDRAM and cancellation of the self-refresh mode is needed will depend on whether the DDR-SDRAM has been in self-refresh mode or has not been initialized. Both a transition to and a cancellation of the self-refresh mode are done for the DDR-SDRAM by a command. **RMODE Bit:** Bit 33 in MIM. The initial value is 0. Setting this bit to 1 after setting the DRE bit in MIM to 1 causes the DDRIF to start the sequence for a transition to the self-refresh mode. For details, see section 12.5.5 (1), Self-Refresh Mode. **SMS Bits:** Bits 2 to 0 in SCR. SMS = B'011. These bits are used to assert the CKE signal (high) and to cancel the self-refresh mode with the DESL command. **BKPRST** Signal: To prevent the CKE signal from being unstable when turning on or off the LSI power supply, the BKPRST signal must be driven to low in synchronization with turning the LSI power supply on or off. The BKPRST signal must be kept low while the system power supply is turned off. Figure 17.1 DDR-SDRAM Interface Operation when Turning System Power Supply On/Off #### 17.6.2 DDR-SDRAM Backup Sequence when Turning Off System Power Supply The sequence when the system power supply is turned off is shown below. Figure 17.1 shows the sequence of a transition to the self-refresh mode to turn off the system power supply. - (A) Confirm that all transactions of the DDRIF by on-chip peripheral modules are completed. - (B) Issue the all bank precharge command (PREALL) with bits SMS2 to SMS0 in SCR by software. Activated banks will be closed. After that, issue the auto-refresh command (REFA) with bits SMS in SCR to perform refresh on all rows. - (C) Specify the DRE and RMODE bits in MIM of the DDRIF to put the SDRAM into the selfrefresh mode. At this time, keep the DCE bit set to 1. The self-refresh command will be automatically issued and the CKE signal will be driven to low by the DDRIF. After that, the DDR-SDRAM will automatically enter the power-down mode. - (D) The SELFS bit in MIM is set to 1. - (E) Drive the BKPRST signal from high to low. Immediately after the system power supply is turned off, the CKE output may be unstable. Before turning off the system power supply, use the external BKPRST signal to keep the CKE signal input of the DDR-SDRAM low until canceling the power-on reset as shown in figure 17.1. - (F) Turn off the system power supply (1.25 V and 3.3 V). Note that in the transition from auto-refresh state to self-refresh state, the current auto-refresh state should have been finished or been disabled before the transition. After the system power supply is turned on, the CKE output may remain unstable until the clock is supplied after the LSI power supply has become stable. Use the external BKPRST signal to keep the CKE signal input of the DDR-SDRAM low until canceling the power-on reset as shown in figure 17.1. Figure 17.2 Sequence for Turning Off System Power Supply in Self-Refresh Mode # 17.7 RTC Power Supply Backup #### 17.7.1 Transition to RTC Power Supply Backup To turn on the RTC battery backup with the system power supply turned off, assert the $\overline{\text{XRTCSTBI}}$ signal before the voltage of the VDD (1.25V) power supply starts to drop. This function can be used to reduce the VDD current. When the RTC clock is supplied to the RTC crystal oscillator, each counter of the RTC is still being counted up while the VDD power supply is not being supplied. #### 17.7.2 Cancellation of RTC Power Supply Backup The RTC power supply backup mode is cancelled by a power-on reset. Even if an interrupt occurs during the RTC power supply backup mode, it is invalid because of the power-on reset. The cancellation procedure is as follows. - 1. The PRESET signal is low before the VDD power supply starts. - 2. Negate the XRTCSTBI signal after the VDD becomes stable and ensure the power-on oscillation settling time to prevent the LSI from being damaged by the transient current caused of the VDD-RTC (3.3V) being supplied. - 3. Keep the PRESET low until the RTC has been reset, and then negate the PRESET signal. Table 17.5 shows the pin configuration related to power-down modes. **Table 17.5** Pin Configuration | Pin Name | Function | I/O | Description | |----------|-------------|-------|------------------------------------------------------------------------------| | XRTCSTBI | RTC standby | Input | When this pin becomes low, the RTC goes to the RTC power supply backup mode. | Figure 17.3 Sequence for Turning System Power Supply On/Off # 17.8 Mode Transitions Figure 17.4 shows the mode transitions. Figure 17.4 Mode Transition Diagram # 17.9 STATUS Pin Change Timing ### 17.9.1 In Reset Refer to section 16.5, Status Pin Change Timing during Reset. # 17.9.2 In Sleep Figure 17.5 shows the state of output pins in sleep mode. Figure 17.5 Status Pins Output from Sleep to Interrupt # Section 18 Timer Unit (TMU) This LSI includes an on-chip 32-bit timer unit (TMU), which has six channels (channels 0 to 5). #### 18.1 Features The TMU has the following features. - Auto-reload type 32-bit down-counter provided for each channel - Input capture function provided in channel 2 - Selection of rising edge or falling edge as external clock input edge when external clock is selected or input capture function is used for each channel - 32-bit timer constant register for auto-reload use, readable/writable at any time, and 32-bit down-counter provided for each channel - Selection of seven counter input clocks: Channel 0 to 2 RTC clock (RTCCLK) and five peripheral clocks (Pck/4, Pck/16, Pck/64, Pck/256, and Pck/1024) (Pck is the peripheral clock). - Selection of six counter input clocks: Channel 3 to 5 RTC clock (RTCCLK) and five peripheral clocks (Pck/4, Pck/16, Pck/64, Pck/256, and Pck/1024) (Pck is the peripheral clock). - Two interrupt sources One underflow source (each channel) and one input capture source (channel 2). Figure 18.1 shows a block diagram of the TMU. Figure 18.1 Block Diagram of TMU # 18.2 Input/Output Pins Table 18.1 shows the TMU pin configuration. **Table 18.1 Pin Configuration** | Pin Name | Function | I/O | Description | |----------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------| | TCLK* | Clock input/output | I/O | Channel 0, 1 and 2 external clock input pin/channel 2 input capture control input pin/RTC output pin (shared with RTC) | Note: This pin is multiplexed with the LBSC and GPIO pins. # 18.3 Register Descriptions Table 18.2 shows the TMU register configuration. Table 18.3 shows the register states in each processing mode. **Table 18.2 Register Configuration** | Channel | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |-------------------|-------------------------------|---------|-----|-------------|----------------|------|---------------| | 0, 1, 2 | Timer output control register | TOCR | R/W | H'FFD8 0000 | H'1FD8 0000 | 8 | Pck | | Common | Timer start register 0 | TSTR0 | R/W | H'FFD8 0004 | H'1FD8 0004 | 8 | Pck | | 0 | Timer constant register 0 | TCOR0 | R/W | H'FFD8 0008 | H'1FD8 0008 | 32 | Pck | | | Timer counter 0 | TCNT0 | R/W | H'FFD8 000C | H'1FD8 000C | 32 | Pck | | | Timer control register 0 | TCR0 | R/W | H'FFD8 0010 | H'1FD8 0010 | 16 | Pck | | 1 | Timer constant register 1 | TCOR1 | R/W | H'FFD8 0014 | H'1FD8 0014 | 32 | Pck | | | Timer counter 1 | TCNT1 | R/W | H'FFD8 0018 | H'1FD8 0018 | 32 | Pck | | | Timer control register 1 | TCR1 | R/W | H'FFD8 001C | H'1FD8 001C | 16 | Pck | | 2 | Timer constant register 2 | TCOR2 | R/W | H'FFD8 0020 | H'1FD8 0020 | 32 | Pck | | | Timer counter 2 | TCNT2 | R/W | H'FFD8 0024 | H'1FD8 0024 | 32 | Pck | | | Timer control register 2 | TCR2 | R/W | H'FFD8 0028 | H'1FD8 0028 | 16 | Pck | | | Input capture register 2 | TCPR2 | R | H'FFD8 002C | H'1FD8 002C | 32 | Pck | | 3, 4, 5<br>Common | Timer start register 1 | TSTR1 | R/W | H'FFDC 0004 | H'1FDC 0004 | 8 | Pck | | 3 | Timer constant register 3 | TCOR3 | R/W | H'FFDC 0008 | H'1FDC 0008 | 32 | Pck | | | Timer counter 3 | TCNT3 | R/W | H'FFDC 000C | H'1FDC 000C | 32 | Pck | | | Timer control register 3 | TCR3 | R/W | H'FFDC 0010 | H'1FDC 0010 | 16 | Pck | | 4 | Timer constant register 4 | TCOR4 | R/W | H'FFDC 0014 | H'1FDC 0014 | 32 | Pck | | | Timer counter 4 | TCNT4 | R/W | H'FFDC 0018 | H'1FDC 0018 | 32 | Pck | | | Timer control register 4 | TCR4 | R/W | H'FFDC 001C | H'1FDC 001C | 16 | Pck | | 5 | Timer constant register 5 | TCOR5 | R/W | H'FFDC 0020 | H'1FDC 0020 | 32 | Pck | | | Timer counter 5 | TCNT5 | R/W | H'FFDC 0024 | H'1FDC 0024 | 32 | Pck | | | Timer control register 5 | TCR5 | R/W | H'FFDC 0028 | H'1FDC 0028 | 16 | Pck | **Table 18.3** Register States in Each Processing Mode | | | | Power-on<br>Reset by<br>PRESET Pin/ | Manual Reset<br>by WDT/<br>Multiple | Sleep by<br>SLEEP | Module | |-------------------|-------------------------------|---------|-------------------------------------|-------------------------------------|-------------------|----------| | Channel | Register Name | Abbrev. | WDT/H-UDI | Exception | Instruction | Standby | | 0, 1, 2 | Timer output control register | TOCR | H'00 | H'00 | Retained | Retained | | Common | Timer start register 0 | TSTR0 | H'00 | H'00 | Retained | Retained | | 0 | Timer constant register 0 | TCOR0 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 0 | TCNT0 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 0 | TCR0 | H'0000 | H'0000 | Retained | Retained | | 1 | Timer constant register 1 | TCOR1 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 1 | TCNT1 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 1 | TCR1 | H'0000 | H'0000 | Retained | Retained | | 2 | Timer constant register 2 | TCOR2 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 2 | TCNT2 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 2 | TCR2 | H'0000 | H'0000 | Retained | Retained | | | Input capture register 2 | TCPR2 | Retained | Retained | Retained | Retained | | 3, 4, 5<br>Common | Timer start register 1 | TSTR1 | H'00 | H'00 | Retained | Retained | | 3 | Timer constant register3 | TCOR3 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 3 | TCNT3 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 3 | TCR3 | H'0000 | H'0000 | Retained | Retained | | 4 | Timer constant register 4 | TCOR4 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 4 | TCNT4 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 4 | TCR4 | H'0000 | H'0000 | Retained | Retained | | 5 | Timer constant register 5 | TCOR5 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer counter 5 | TCNT5 | H'FFFF FFFF | H'FFFF FFFF | Retained | Retained | | | Timer control register 5 | TCR5 | H'0000 | H'0000 | Retained | Retained | # **18.3.1** Timer Output Control Register (TOCR) TOCR is an 8-bit readable/writable register that specifies whether external pin TCLK is used as the external clock or input capture control input pin, or as the on-chip RTC output clock output pin. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | TCOE | 0 | R/W | Timer Clock Pin Control | | | | | | Specifies whether timer clock pin TCLK is used as the external clock or input capture control input pin, or as the on-chip RTC output clock output pin. | | | | | | Timer clock pin (TCLK) is used as external clock input or input capture control input pin | | | | | | <ol> <li>Timer clock pin (TCLK) is used as on-chip RTC<br/>output clock output pin</li> </ol> | # 18.3.2 Timer Start Register (TSTR0, TSTR1) TSTR is an 8-bit readable/writable register that specifies whether TCNT in each channel is operated or stopped. #### • TSTR0 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------| | 7 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 | STR2 | 0 | R/W | Counter Start 2 | | | | | | Specifies whether TCNT2 is operated or stopped. | | | | | | 0: TCNT2 count operation is stopped | | | | | | 1: TCNT2 performs count operation | | 1 | STR1 | 0 | R/W | Counter Start 1 | | | | | | Specifies whether TCNT1 is operated or stopped. | | | | | | 0: TCNT1 count operation is stopped | | | | | | 1: TCNT1 performs count operation | | 0 | STR0 | 0 | R/W | Counter Start 0 | | | | | | Specifies whether TCNT0 is operated or stopped. | | | | | | 0: TCNT0 count operation is stopped | | | | | | 1: TCNT0 performs count operation | # • TSTR1 | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|------|------|------| | | - | | | | _ | STR5 | STR4 | STR3 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R/W | R/W | R/W | | <b></b> | D | Initial | D 04/ | <b>-</b> | |---------|----------|---------|-------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 | STR5 | 0 | R/W | Counter Start 5 | | | | | | Specifies whether TCNT5 is operated or stopped. | | | | | | 0: TCNT5 count operation is stopped | | | | | | 1: TCNT5 performs count operation | | 1 | STR4 | 0 | R/W | Counter Start 4 | | | | | | Specifies whether TCNT4 is operated or stopped. | | | | | | 0: TCNT4 count operation is stopped | | | | | | 1: TCNT4 performs count operation | | 0 | STR3 | 0 | R/W | Counter Start 3 | | | | | | Specifies whether TCNT3 is operated or stopped. | | | | | | 0: TCNT3 count operation is stopped | | | | | | 1: TCNT3 performs count operation | ### **18.3.3** Timer Constant Register (TCORn) (n = 0 to 5) The TCOR registers are 32-bit readable/writable registers. When a TCNT counter underflows while counting down, the TCOR value is set in that TCNT, which continues counting down from the set value. ### 18.3.4 Timer Counter (TCNTn) (n = 0 to 5) The TCNT registers are 32-bit readable/writable registers. Each TCNT counts down on the input clock selected by the TPSC2 to TPSC0 bits in TCR. When a TCNT counter underflows while counting down, the UNF flag is set in TCR of the corresponding channel. At the same time, the TCOR value is set in TCNT, and the count-down operation continues from the set value. | Blt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Blt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W # 18.3.5 Timer Control Registers (TCRn) (n = 0 to 5) The TCR registers are 16-bit readable/writable registers. Each TCR selects the count clock, specifies the edge when an external clock is selected, and controls interrupt generation when the flag indicating TCNT underflow is set to 1. TCR2 is also used for input capture control and control of interrupt generation in the event of input capture. ### • TCR0, TCR1, TCR3, TCR4 and TCR5 | BIt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|-----|---|---|------|-------|-------|-------|-------|-------| | | _ | _ | _ | _ | | _ | _ | UNF | _ | _ | UNIE | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | #### TCR2 | BIt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|------|-----|-------|-------|------|-------|-------|-------|-------|-------| | | _ | _ | _ | _ | _ | _ | ICPF | UNF | ICPE1 | ICPE0 | UNIE | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------| | 15 to 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 | ICPF*1 | 0 | R/W | Input Capture Interrupt Flag | | | | | | Status flag, provided in channel 2 only, which indicates the occurrence of input capture. | | | | | | 0: Input capture has not occurred | | | | | | [Clearing condition] | | | | | | When 0 is written to ICPF | | | | | | 1: Input capture has occurred | | | | | | [Setting condition] | | | | | | When input capture occurs*2 | | 8 | UNF | 0 | R/W | Underflow Flag | | | | | | Status flag that indicates the occurrence of TCNT underflow. | | | | | | 0: TCNT has not underflowed | | | | | | [Clearing condition] | | | | | | When 0 is written to UNF | | | | | | 1: TCNT has underflowed | | | | | | [Setting condition] | | | | | | When TCNT underflows*2 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ICPE1*1 | 0 | R/W | Input Capture Control | | 6 | ICPE0*1 | 0 | R/W | These bits, provided in channel 2 only, specify whether<br>the input capture function is used, and control enabling<br>or disabling of interrupt generation when the function is<br>used. | | | | | | The CKEG bits specify whether the rising edge or falling edge of the TCLK pin is used to set the TCNT2 value in TCPR2. | | | | | | The TCNT2 value is set in TCPR2 only when the ICPF bit in TCR2 is 0. When the ICPF bit is 1, TCPR2 is not set in the event of input capture. | | | | | | 00: Input capture function is not used. | | | | | | 01: Setting prohibited | | | | | | <ol><li>Input capture function is used, but interrupt due to<br/>input capture (TICPI2) is not enabled.</li></ol> | | | | | | Data transfer request is sent to the DMAC in the event of input capture. | | | | | | <ol><li>Input capture function is used, and interrupt due to<br/>input capture (TICPI2) is enabled.</li></ol> | | 5 | UNIE | 0 | R/W | Underflow Interrupt Control | | | | | | Controls enabling or disabling of interrupt generation when the UNF status flag is set to 1, indicating TCNT underflow. | | | | | | 0: Interrupt due to underflow (TUNI) is disabled | | | | | | 1: Interrupt due to underflow (TUNI) is enabled | | 4 | CKEG1 | 0 | R/W | Clock Edge 1 and 0 | | 3 | CKEG0 | 0 | R/W | These bits select the external clock input edge when an external clock is selected or the input capture function is used. | | | | | | 00: Count/input capture register set on rising edge | | | | | | 01: Count/input capture register set on falling edge | | | | | | 1X: Count/input capture register set on both rising and falling edges | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------| | 2 | TPSC2 | 0 | R/W | Timer Prescaler 2 to 0 | | 1 | TPSC1 | 0 | R/W | These bits select the TCNT count clock. | | 0 | TPSC0 | 0 | R/W | 000: Counts on Pck/4 | | | | | | 001: Counts on Pck/16 | | | | | | 010: Counts on Pck/64 | | | | | | 011: Counts on Pck/256 | | | | | | 100: Counts on Pck/1024 | | | | | | 101: Setting prohibited | | | | | | 110: Counts on on-chip RTC output clock | | | | | | (RCTCLK) | | | | | | 111: Counts on external clock (TCLK) *3 | Notes: X: Don't care - 1. Reserved bit in channel 0 or 1 (initial value is 0, and can only be read). - 2. Writing 1 does not change the value; the previous value is retained. - 3. Do not set in channels 3, 4, and 5. # 18.3.6 Input Capture Register 2 (TCPR2) TCPR2 is a 32-bit read-only register for use with the input capture function, provided only in channel 2. The input capture function is controlled by means of the ICPE and CKEG bits in TCR2. When input capture occurs, the TCNT2 value is copied into TCPR2. The value is set in TCPR2 only when the ICPF bit in TCR2 is 0. | Blt: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | | | | | | | | | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Blt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | REJ09B0158-0100 ### 18.4 Operation Each channel has a 32-bit timer counter (TCNT) and a 32-bit timer constant register (TCOR). Each TCNT performs count-down operation. The channels have an auto-reload function that allows cyclic count operations, and can also perform external event counting. Channel 2 also has an input capture function. ### **18.4.1** Counter Operation When one of bits STR0 to STR2 in TSTR is set to 1, the TCNT for the corresponding channel starts counting. When TCNT underflows, the UNF flag in TCR is set. If the UNIE bit in TCR is set to 1 at this time, an interrupt request is sent to the CPU. At the same time, the value is copied from TCOR into TCNT, and the count-down continues (auto-reload function). ### (1) Example of Count Operation Setting Procedure Figure 18.2 shows an example of the count operation setting procedure. Figure 18.2 Example of Count Operation Setting Procedure ### (2) Auto-Reload Count Operation Figure 18.3 shows the TCNT auto-reload operation. Figure 18.3 TCNT Auto-Reload Operation ### (3) TCNT Count Timing • Operating on internal clock Any of five count clocks (Pck/4, Pck/16, Pck/64, Pck/256, or Pck/1024) scaled from the peripheral clock can be selected as the count clock by means of the TPSC2 to TPSC0 bits in TCR. Figure 18.4 shows the timing in this case. Figure 18.4 Count Timing when Operating on Internal Clock Operating on external clock In channels 0, 1, and 2, the external clock pin (TCLK) input can be selected as the timer clock by means of the TPSC2 to TPSC0 bits in TCR. The detected edge (rising, falling, or both edges) can be selected with the CKEG1 and CKEG0 bits in TCR. Figure 18.5 shows the timing for both-edge detection. Figure 18.5 Count Timing when Operating on External Clock • Operating on on-chip RTC output clock The on-chip RTC output clock can be selected as the timer clock by means of the TPSC2 to TPSC0 bits in TCR. Figure 18.6 shows the timing for both-edge detection. Figure 18.6 Count Timing when Operating on on-chip RTC output Clock #### **18.4.2** Input Capture Function Channel 2 has an input capture function. The procedure for using the input capture function is as follows: - 1. Use bits TPSC2 to TPSC0 in TCR to set an internal clock as the timer operating clock. - 2. Use bits IPCE1 and IPCE0 in TCR to specify use of the input capture function, and whether interrupts are to be generated when this function is used. - 3. Use bits CKEG1 and CKEG0 in TCR to specify whether the rising or falling edge of the TCLK pin is to be used to set the TCNT value in TCPR2. When input capture occurs, the TCNT2 value is set in TCPR2 only when the ICPF bit in TCR2 is 0. A new DMAC transfer request is not generated until processing of the previous request is finished. Figure 18.7 shows the operation timing when the input capture function is used (with TCLK rising edge detection). Figure 18.7 Operation Timing when Using Input Capture Function ### 18.5 Interrupts There are seven TMU interrupt sources: underflow interrupts and the input capture interrupt when the input capture function is used. Underflow interrupts are generated on each of the channels, and input capture interrupts on channel 2 only. An underflow interrupt request is generated (for each channel) when both the UNF bit and the interrupt enable bit (UNIE) for that channel are set to 1. When the input capture function is used and an input capture request is generated, an interrupt is requested if the ICPF bit in TCR2 is 1 and the input capture control bits (ICPE1 and ICPE0) in TCR2 are both set to 11. The TMU interrupt sources are summarized in table 18.4. **Table 18.4 TMU Interrupt Sources** | Channel | Interrupt Source | Description | |---------|------------------|---------------------------| | 0 | TUNI0 | Underflow interrupt 0 | | 1 | TUNI1 | Underflow interrupt 1 | | 2 | TUNI2 | Underflow interrupt 2 | | | TICPI2 | Input capture interrupt 2 | | 3 | TUNI3 | Underflow interrupt 3 | | 4 | TUNI4 | Underflow interrupt 4 | | 5 | TUNI5 | Underflow interrupt 5 | ### 18.6 Usage Notes #### 18.6.1 Register Writes When writing to a TMU register, timer count operation must be stopped by clearing the start bit (STR5 to STR0) for the relevant channel in TSTR. Note that TSTR can be written to, and the UNF and ICPF bits in TCR can be cleared while the count is in progress. When the flags (UNF and ICPF) are cleared while the count is in progress, make sure not to change the values of bits other than those being cleared. ### 18.6.2 Reading from TCNT Reading from TCNT is performed synchronously with the timer count operation. Note that when the timer count operation is performed simultaneously with reading from a register, the synchronous processing causes the TCNT value before the count-down operation to be read as the TCNT value. ### 18.6.3 Reset RTC Frequency Divider Circuit When selecting the output clock of the on-chip RTC for the count clock, reset the RTC frequency divider circuit. ### **18.6.4** External Clock Frequency Ensure that the external clock (TCLK) input frequency for channels 0, 1 and 2 does not exceed Pck/4. # Section 19 Compare Match Timer (CMT) This LSI includes the 32-bit compare match timer, which has four channels (channel 0 to 3). There are two mode of operation: one is four channels 32-bit free running timer mode that has common 32-bit free running time base and the other is four channels 16-bit timer/counter mode that operates as four channels timer or counter individually. #### 19.1 Features - 32-bit free-running timer mode Four channels free-running timer. - Two channels of output compare or input capture (channel 0 and 1) - 16-bit timer/counter mode Four channels 16-bit timer Two channels of output compare or input capture (channel 0 and 1) Up-counter (channel 0 and 1) Updown-counter (only channel 0) Rotary switches operation supported - Interrupt on capture, compare, and overflow - Programmable timer clock - Programmable pin/edge polarity (channel 0 and 1) Figure 19.1 shows a block diagram of the CMT. Figure 19.1 Block Diagram of CMT # 19.2 Input/Output Pins Table 19.1 shows the CMT pin configuration. **Table 19.1 Pin Configuration** | Pin Name | Function | I/O | Description | |-----------|--------------------------------------|-----|------------------------------------------------------------------------| | CMT_CTR0* | Channel 0 timer/counter input/output | I/O | 32-bit free-running timer or 16-bit timer/counter input capture input, | | CMT_CTR1* | Channel 1 timer/counter input/output | I/O | output compare output or external trigger input. | Note: These pins are multiplexed with the STATUS0 and STATUS1 pins. # 19.3 Register Descriptions Table 19.2 shows the CMT register configuration. Table 19.3 shows the register states in each processing mode. **Table 19.2 Register Configuration** | Register Name | Abbreviation | R/W | P4 Address | Area 7<br>Address | Access<br>Size | Sync<br>Clock | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Configuration register | CMTCFG | R/W | H'FFE3 0000 | H'1FE3 0000 | 32 | Pck | | Free-running timer | CMTFRT | R | H'FFE3 0004 | H'1FE3 0004 | 32 | Pck | | Control register | CMTCTL | R/W | H'FFE3 0008 | H'1FE3 0008 | 32 | Pck | | Interrupt status register | CMTIRQS | R/W | H'FFE3 000C | H'1FE3 000C | 32 | Pck | | Channel 0 time register | CMTCH0T | R/W | H'FFE3 0010 | H'1FE3 0010 | 32 | Pck | | Channel 0 stop time register | CMTCH0ST | R/W | H'FFE3 0020 | H'1FE3 0020 | 32 | Pck | | Channel 0 timer/counter | CMTCH0C | R/W | H'FFE3 0030 | H'1FE3 0030 | 32 | Pck | | Channel 1 time register | CMTCH1T | R/W | H'FFE3 0014 | H'1FE3 0014 | 32 | Pck | | Channel 1 stop time register | CMTCH1ST | R/W | H'FFE3 0024 | H'1FE3 0024 | 32 | Pck | | Channel 1 timer/counter | CMTCH1C | R/W | H'FFE3 0034 | H'1FE3 0034 | 32 | Pck | | Channel 2 time register | CMTCH2T | R/W | H'FFE3 0018 | H'1FE3 0018 | 32 | Pck | | Channel 2 timer/counter | CMTCH2C | R/W | H'FFE3 0038 | H'1FE3 0038 | 32 | Pck | | Channel 3 time register | СМТСНЗТ | R/W | H'FFE3 001C | H'1FE3 001C | 32 | Pck | | Channel 3 timer/counter | СМТСНЗС | R/W | H'FFE3 003C | H'1FE3 003C | 32 | Pck | | | Configuration register Free-running timer Control register Interrupt status register Channel 0 time register Channel 0 stop time register Channel 1 time register Channel 1 stop time register Channel 1 stop time register Channel 2 time register Channel 2 time register Channel 3 time register | Configuration register CMTCFG Free-running timer CMTFRT Control register CMTCTL Interrupt status register CMTCHOT Channel 0 time register CMTCHOT Channel 0 stop time CMTCHOST register Channel 1 time register CMTCH1T Channel 1 stop time CMTCH1ST register Channel 1 timer/counter CMTCH1C Channel 2 time register CMTCH2C Channel 3 time register CMTCH2C Channel 3 time register CMTCH3T | Configuration register CMTCFG R/W Free-running timer CMTFRT R Control register CMTCTL R/W Interrupt status register CMTIRQS R/W Channel 0 time register CMTCH0T R/W Channel 0 stop time CMTCH0ST R/W register Channel 1 time register CMTCH1T R/W Channel 1 stop time CMTCH1T R/W Channel 1 stop time CMTCH1ST R/W register Channel 2 time register CMTCH1C R/W Channel 2 time register CMTCH2T R/W Channel 3 time register CMTCH2C R/W Channel 3 time register CMTCH3T R/W | Configuration register CMTCFG R/W H'FFE3 0000 Free-running timer CMTFRT R H'FFE3 0004 Control register CMTCTL R/W H'FFE3 0008 Interrupt status register CMTIRQS R/W H'FFE3 000C Channel 0 time register CMTCH0T R/W H'FFE3 0010 Channel 0 stop time CMTCH0ST R/W H'FFE3 0020 register Channel 0 timer/counter CMTCH0C R/W H'FFE3 0030 Channel 1 time register CMTCH1T R/W H'FFE3 0014 Channel 1 stop time CMTCH1ST R/W H'FFE3 0024 register Channel 1 timer/counter CMTCH1C R/W H'FFE3 0034 Channel 2 time register CMTCH2T R/W H'FFE3 0018 Channel 3 time register CMTCH2C R/W H'FFE3 0038 Channel 3 time register CMTCH3T R/W H'FFE3 0016 | Configuration register CMTCFG R/W H'FFE3 0000 H'1FE3 0000 Free-running timer CMTFRT R H'FFE3 0004 H'1FE3 0004 Control register CMTCTL R/W H'FFE3 0008 H'1FE3 0008 Interrupt status register CMTIRQS R/W H'FFE3 000C H'1FE3 000C Channel 0 time register CMTCH0T R/W H'FFE3 0010 H'1FE3 0010 Channel 0 stop time CMTCH0ST R/W H'FFE3 0020 H'1FE3 0020 register Channel 0 timer/counter CMTCH0C R/W H'FFE3 0030 H'1FE3 0030 Channel 1 time register CMTCH1T R/W H'FFE3 0014 H'1FE3 0014 Channel 1 stop time CMTCH1ST R/W H'FFE3 0024 H'1FE3 0024 register Channel 2 time register CMTCH2T R/W H'FFE3 0018 H'1FE3 0018 Channel 2 time register CMTCH2C R/W H'FFE3 0038 H'1FE3 0038 Channel 3 time register CMTCH3T R/W H'FFE3 001C H'1FE3 001C | Configuration register | Table 19.3 Register States of CMT in Each Processing Mode | Ch. | Register Name | Abbreviation | Power-on<br>Reset by<br>PRESET<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by<br>WDT/<br>Multiple<br>Exception | Sleep<br>by SLEEP<br>Instruction | Module<br>Standby | |--------|------------------------------|--------------|-----------------------------------------------------|-----------------------------------------------------|----------------------------------|-------------------| | Common | Configuration register | CMTCFG | H'0000 0000 | H'0000 0000 | Retained | Retained | | | Free-running timer | CMTFRT | H,0000 0000 | H'0000 0000 | Retained | Retained | | | Control register | CMTCTL | H'0000 0000 | H'0000 0000 | Retained | Retained | | | Interrupt status register | CMTIRQS | H,0000 0000 | H'0000 0000 | Retained | Retained | | 0 | Channel 0 time register | CMTCH0T | H,0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 0 stop time register | CMTCH0ST | H,0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 0 timer/counter | CMTCH0C | H'0000 0000 | H'0000 0000 | Retained | Retained | | 1 | Channel 1 time register | CMTCH1T | H,0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 1 stop time register | CMTCH1ST | H'0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 1 timer/counter | CMTCH1C | H'0000 0000 | H'0000 0000 | Retained | Retained | | 2 | Channel 2 time register | CMTCH2T | H'0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 2 timer/counter | CMTCH2C | H'0000 0000 | H'0000 0000 | Retained | Retained | | 3 | Channel 3 time register | СМТСНЗТ | H'0000 0000 | H'0000 0000 | Retained | Retained | | | Channel 3 timer/counter | CMTCH3C | H'0000 0000 | H'0000 0000 | Retained | Retained | # 19.3.1 Configuration Register (CMTCFG) CMTCFG is a 32-bit readable/writable register. The possible operations for a pin are timer compare, timer input capture, up or down count, and capture input, where one pin is used for capture while the second is used to enable the count. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|-----|-----|-----|-----|----|----|------|----|----|----|-----|------| | | _ | | | _ | _ | | _ | | | 1 | _ | _ | | _ | ١ | ROT0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | EC | )1 | E | 00 | - | - | FRTM | _ | _ | _ | Т | 01 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R/W | R | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------| | 31 to 17 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 16 | ROT0 | 0 | R/W | Channel 0,1 Rotation Enable | | | | | | [Updown-counter mode (T01 = 11)] | | | | | | 0: Counting up by CMT_CTR0 signal, counting down by CMT_CTR1 signal | | | | | | 1: Rotary mode operation by CMT_CTR[1:0] signal (Then the settings of ED0 and ED1 are invalid) | | | | | | [Other than updown-counter mode] | | | | | | Clear this bit to 0. | | 15 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------| | 11, 10 | ED1 | All 0 | R/W | Channel 1 Pin Active Control | | | | | | [Input capture mode] | | | | | | 00: Setting prohibited* | | | | | | 01: Edge detection on rising edge of CMT_CTR1 pin input | | | | | | <ol> <li>Edge detection on falling edge of CMT_CTR1 pin input</li> </ol> | | | | | | <ol> <li>Edge detection on either edge of CMT_CTR1 pin input</li> </ol> | | | | | | [Output compare mode] | | | | | | 00: Setting prohibited* | | | | | | 01: High level is output from CMT_CTR1 pin during active period | | | | | | <ol><li>Low level is output from CMT_CTR1 pin during<br/>active period</li></ol> | | | | | | 11: Setting prohibited* | | 9, 8 | ED0 | All 0 | R/W | Channel 0 Pin Active Control | | | | | | [Input capture mode] | | | | | | 00: Setting prohibited* | | | | | | 01: Edge detection on rising edge of CMT_CTR0 pin input | | | | | | <ol> <li>Edge detection on falling edge of CMT_CTR0 pin input</li> </ol> | | | | | | <ol> <li>Edge detection on either edge of CMT_CTR0 pin input</li> </ol> | | | | | | [Output compare mode] | | | | | | 00: Setting prohibited * | | | | | | 01: High level is output from CMT_CTR0 pin during active period | | | | | | <ol> <li>Low level is output from CMT_CTR0 pin during<br/>active period</li> </ol> | | | | | | 11: Setting prohibited* | | Bit Name | Initial<br>Value | R/W | Description | |----------|------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | _ | All 0 | R | Reserved | | | | | These bits are always read as 0. The write value should always be 0. | | FRTM | 0 | R/W | Free-Running Timer Mode | | | | | Determines whether the timer works as a common 32-bit free-running timer or four independent 16-bit timers/counters. | | | | | 0: 16-bit timer/counter mode (channel 0, 1) 16-bit timer mode (channel 2, 3) | | | | | 1: 32-bit free-running timer (FRT) mode | | | | | When setting to 1, clear the T01 bit to 00. | | _ | All 0 | R | Reserved | | | | | These bits are always read as 0. The write value should always be 0. | | T01 | All 0 | R/W | Timer 0,1 Configuration | | | | | Specifies the channel 0 and channel 1 operation mode. Clear to 00 in 32-bit free-running timer mode (FRTM = 1). | | | | | 00: Timers 0 and 1 | | | | | 01: Up-counter 0 and timer 1 | | | | | 10: Up-counters 0 and 1 | | | | | 11: Updown-counter 0 | | | FRTM | Bit Name Value — All 0 FRTM 0 — All 0 To1 All 0 | Bit Name Value R/W - All 0 R FRTM 0 R/W - All 0 R To1 All 0 R/W | Note: \* When these channels be used, be sure to set up values other than setting prohibited. ### 19.3.2 Free-Running Timer (CMTFRT) CMTFRT is a 32-bit read only register that is the common time base of the capture/compare register (channel 0, 1) and compare register (channel 2, 3) in 32-bit free-running timer (FRT) mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | | | | | | | | FF | ₹T | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | FF | RT | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|------------------------------------------------------------------------| | 31 to 0 | FRT | All 0 | R | Free-Running Timer | | | | | | These bits indicate the current value of the free-running timer (FRT). | ### 19.3.3 Control Register (CMTCTL) CMTCTL is a 32-bit readable/writable register that controls interrupts, makes settings for the clocks, and selects the operating mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|------|------|------|------|------|------|------|------|-----|-----|------|------| | | TE3 | TE2 | TE1 | TE0 | IOE3 | IOE2 | IOE1 | IOE0 | ICE3 | ICE2 | ICE1 | ICE0 | - | | IEE1 | IEE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CC | 23 | C | C2 | CC | 21 | C | 00 | ı | - | SL1 | SL0 | OP3 | OP2 | OP1 | OP0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | | |----------|--------------|------------------|------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 31 | TE3 | 0 | R/W | Channel 3 to 0 timer enable | | | | | | | | 30 | TE2 | 0 | R/W | Enables the counting of each of the 16-bit counters. If | | | | | | | | 29 | TE1 | 0 | R/W | these bits are inactive when operating in timer mod-<br>in counter mode, the counters are reset to 0. | | | | | | | | 28 | TE0 | 0 | R/W | In updown-counter mode, channel 1 needs to be disabled (TE1 = 0). | | | | | | | | | | | | 0: Counting disabled; counter will be reset to H'0000 | | | | | | | | | | | | 1: Counter is incremented | | | | | | | | | | | | n = 3 to 0 | | | | | | | | 27 | IOE3 | 0 | R/W | Channel 3 to 0 Interrupt Overflow Enable | | | | | | | | 26 | IOE2 | 0 | R/W | These bits enable an interrupt to be generated when | | | | | | | | 25 | IOE1 | 0 | R/W | the relevant IOn bit is set in CMTIRQS register. | | | | | | | | 24 | IOE0 | 0 | R/W | 0: Interrupt generation disabled | | | | | | | | | | | | 1: Interrupt generation enabled | | | | | | | | | 1050 | | D 444 | n = 3 to 0 | | | | | | | | 23 | ICE3 | 0 | R/W | Channel 3 to 0 Interrupt Compare Enable | | | | | | | | 22<br>21 | ICE2<br>ICE1 | 0 | R/W<br>R/W | These bits enable an interrupt to be generated when the relevant ICn bit is set in the CMTIRQS register. | | | | | | | | 20 | ICE0 | 0 | R/W | 0: Interrupt generation disabled | | | | | | | | 20 | 1020 | Ü | 10,00 | 1: Interrupt generation enabled | | | | | | | | | | | | n = 3 to 0 | | | | | | | | 19 | _ | All 0 | R | Reserved | | | | | | | | 18 | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | | 17 | IEE1 | 0 | R/W | Channel 1 to 0 Interrupt Edge Enable | | | | | | | | 16 | IEE0 | 0 | R/W | These bits enable an interrupt to be generated when the relevant IEn bit is set in CMTIRQS register. | | | | | | | | | | | | 0: Interrupt generation disabled | | | | | | | | | | | | 1: Interrupt generation enabled | | | | | | | | | | | | When a channel is in output compare mode, the corresponding IEEn has to be set to 0. | | | | | | | | | | | | n = 1, 0 | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------| | 15, 14 | CC3 | All 0 | R/W | Timer Clock Control Channel 3 | | | | | | These bits specify the clock input for the 16-bit timer in channel $3.*$ | | | | | | 00: Clock for timer 3 is 1/32 of peripheral clock (Pck) | | | | | | 01: Clock for timer 3 is 1/128 of peripheral clock (Pck) | | | | | | 10: Clock for timer 3 is 1/512 of peripheral clock (Pck) | | | | | | 11: Clock for timer 3 is 1/1024 of peripheral clock (Pck) | | | | | | The clock which divided from the peripheral clock (Pck) is the timer/counter resolution. | | 13, 12 | CC2 | All 0 | R/W | Timer Clock Control Channel 2 | | | | | | These bits specify the clock input for the 16-bit timer in channel 2.* | | | | | | 00: Clock for timer 2 is 1/32 of peripheral clock (Pck) | | | | | | 01: Clock for timer 2 is 1/128 of peripheral clock (Pck) | | | | | | 10: Clock for timer 2 is 1/512 of peripheral clock (Pck) | | | | | | 11: Clock for timer 2 is 1/1024 of peripheral clock (Pck) | | | | | | The clock which divided from the peripheral clock (Pck) is the timer/counter resolution. | | 11, 10 | CC1 | All 0 | R/W | Timer Clock Control Channel 1 | | | | | | These bits specify the clock input for the 16-bit timer/counter in channel 1.* | | | | | | 00: Clock for timer 1 is 1/32 of peripheral clock (Pck) | | | | | | 01: Clock for timer 1 is 1/128 of peripheral clock (Pck) | | | | | | 10: Clock for timer 1 is 1/512 of peripheral clock (Pck) | | | | | | 11: Clock for timer 1 is 1/1024 of peripheral clock (Pck) | | | | | | Set the same value as the CC0 bit when using 16-bit input capture mode. | | | | | | Set the same value as the CC0 bit when using 16-bit input capture mode. | | | | | | The clock which divided from the peripheral clock (Pck) is the timer/counter resolution. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9, 8 | CC0 | All 0 | R/W | Free-Running Timer Clock Control | | | | | | This clock is used for the 32-bit free-running timer (FRT) and also for the 16-bit timer/counter in channel 0.* | | | | | | 00: Clock for FRT and timer 0 is 1/32 of peripheral clock (Pck) | | | | | | 01: Clock for FRT and timer 0 is 1/128 of peripheral clock (Pck) | | | | | | <ol> <li>Clock for FRT and timer 0 is 1/512 of peripheral<br/>clock (Pck)</li> </ol> | | | | | | 11: Clock for FRT and timer 0 is 1/1024 of peripheral clock (Pck) | | | | | | The clock which divided from the peripheral clock (Pck) is the timer/counter resolution. | | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 | SI1 | 0 | R/W | Channel 1 to 0 Stop Ignore | | 4 | SI0 | 0 | R/W | For the channel n, these bits determine whether in output compare mode with 32-bit free-running timer mode, the output remains active for half the maximum time or until the stop value is reached. | | | | | | Output remains active until the channel n stop time value is reached | | | | | | 1: Output remains active for half the total time of the FRT | | | | | | n = 0, 1 | | 3 | OP3 | 0 | R/W | Channel 3 to 0 Operation | | 2 | OP2 | 0 | R/W | For the channel n, if in timer mode, these bits determine | | 1 | OP1 | 0 | R/W | whether the timer is used in output compare or input capture mode. | | 0 | OP0 | 0 | R/W | Set 1 to the corresponding bit when using channel 2 or 3 | | | | | | as the timer. | | | | | | 0: Input capture mode (can be set in channel 0, 1) | | | | | | 1: Output compare mode | | | | | | When a channel is in output compare mode, the corresponding IEEn bits has to be set to 0. | | | | | | n = 3 to 0 | Note: \* The source clock is the peripheral clock (Pck). The clock which divided from the source clock is the timer/counter resolution of the channel. ### 19.3.4 Interrupt Status Register (CMTIRQS) CMTIRQS, once set, can only be cleared by a write. Writing 0 to these bits clears the interrupt status bits. These conditions only create an interrupt if the relevant interrupt enable bit is set. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|-----|-----| | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | | 1 | IO3 | 102 | IO1 | 100 | IC3 | IC2 | IC1 | IC0 | - | _ | IE1 | IE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------| | 31 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 | IO3 | 0 | R/W | Channel 3 to 0 Interrupt Overflow | | 10 | IO2 | 0 | R/W | A bit for each channel indicates if the up-counters or | | 9 | IO1 | 0 | R/W | updown-counters have wrapped i.e. overflowed from<br>H'FFFF to H'0000 or underflowed from H'0000 to | | 8 | IO0 | 0 | R/W | H'FFFF. | | | | | | 0: The counter is not overflowed or underflowed | | | | | | 1: The counter is overflowed or underflowed | | 7 | IC3 | 0 | R/W | Channel 3 to 0 Interrupt Compare | | 6 | IC2 | 0 | R/W | A bit for each channel indicates whether in timer mode, | | 5 | IC1 | 0 | R/W | the free-running timer has become equal to the channel times. | | 4 | IC0 | 0 | R/W | Timer has not become equal to the channel time value | | | | | | 1: Timer has become equal to the channel time value | | 3, 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | IE1 | 0 | R/W | Channel 1 to 0 Interrupt Edge | | 0 | IE0 | 0 | R/W | A bit for each channel indicates whether an edge that will cause an action (active edge) has been defected. | | | | | | 0: Channel 1 to 0 has not received an active edge | | | | | | 1: Channel 1 to 0 has received an active edge | #### 19.3.5 Channels 0 to 3 Time Registers (CMTCH0T to CMTCH3T) In output compare mode, these registers specify the value to be compared with the free-running timer. In input capture mode, this register stores the free-running timer values or the 16-bit timer values on the active edge of the input. Every time an edge is detected, these registers are updated and the new captured value will be saved. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|----------------|-----|-----|-----|-----|-----|--------|----------|-----|-----|-----|-----|-----|-----|-----| | | | Channel n time | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | ( | Channe | l n time | ) | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | | Note: | n = 3 to | o 0 | | | | | | | | | | | | | | ### 19.3.6 Channels 0 to 1 Stop Time Registers (CMTCH0ST to CMTCH1ST) In output compare mode, these registers specify the value to be compared with the free-running timer. When clearing the STCn bit in CMTCTL, the output state that specifies by CMTCFG is inverted when CMTFRT value is reached to the setting value of CMTCHnT. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|--------|------|-----|-----|-----|-----|---------|---------|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | Ch | annel n | stop ti | me | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | Ch | annel n | stop ti | me | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | SH R/W: | R/W | | Note: | n = 11 | to 0 | | | | | | | | | | | | | | # 19.3.7 Channels 0 to 3 Counters (CMTCH0C to CMTCH3C) Each channel register indicates the current value of the timer/counter. Writing to this register, it can be set the timer counter. When reading this register, the timer/counter value is not affected. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|------|----------|--------|-----|-----|-----|-----|-----|-----|-----| | | _ | | 1 | | - | _ | _ | | 1 | | - | | - | 1 | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | Chan | nel n co | ounter | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W· | R/W ### 19.4 Operation The CMT has two operation modes: one is four channels free-running timer that operates with the common time base of 32-bit free-running timer operating between approximately 1.5 MHz (Pck/32 selected at Pck = 50 MHz) to 30 kHz (Pck/1024 selected at Pck = 33 MHz). The other is 16-bit timer/counter that operating as two channels 16-bit timer/counter and two channels 16-bit timer. When operating as the timer, it can be selectable input capture or output compare. They differ from the free-running timer mode that they are initialized to H'0000 when capture input or compare match occurs on that channel. #### 19.4.1 Edge Detection The timers and counters are based on edge detection on the input pins. An active edge can be selectable by setting CMTCFG to be a rising edge, falling edge, or both edges. In addition, the edge detection logic can operate in rotary switch operation where the combination of two inputs indicates whether the switch has been turned right or left and the updown counter is incremented or decremented. The edge detection input can either work independently for the timers or the upcounters or can work as pairs to indicate up and down to the updown-counters. In order for an edge to be detected, the input pulse to the CMT\_CTR pin must last for at least two cycles of the clock divided from the peripheral clock (Pck) for that channel, as shown in figure 19.2. Figure 19.2 Edge Detection (example of rising edge) ### 19.4.2 32-Bit Timer: Input Capture When rising edge or falling edge is detected while the timer CMTFRT is operating, the value of CMTFRT is captured in the corresponding CMTCHnT (n = 1, 0). Then the IEn flag in CMTIRQS is set to 1 and the interrupt is generated when the IEEn bit in CMTCTL is set to 1. Figure 19.3 32-Bit Timer Mode: Input Capture (channel 1 and channel 0) Figure 19.4 32-bit Timer mode: Input Capture Operation Timing Table 19.4 32-bit Timer Mode: Example of Input Capture Setting | Register | Bit | Settings | |----------|-----------|----------------------------------------------------------| | CMTCFG | 31 t o 12 | All 0 | | | 11 to 8 | Arbitrary value (pin setting of each channel) | | | 7, 6 | All 0 | | | 5 | 1 (32-bit free-running timer) | | | 4 to 0 | All 0 | | CMTCTL | 31 to 18 | All 0 | | | 17, 16 | Arbitrary value (edge interrupt setting of each channel) | | | 15 t o 10 | All 0 | | | 9, 8 | Arbitrary value (clock setting of FRT) | | | 7 to 2 | All 0 | | | 1, 0 | All 0 (input capture mode setting of all channels) | ### 19.4.3 32-Bit Timer: Output Compare When the value of the CMTFRT matches value of CMTCHnT plus 1 while the timer CMTFRT is operating, the CMT\_CTR output state becomes equal to the setting of the ED1 and ED0 bits in CMTCFG. Then the ICn flag in CMTIRQS is set to 1 and the interrupt is generated when the ICEn bit in CMTCTLis set to 1. The CMT\_CTR output is being asserted until the value of CMTFRT matches CMTCHnT plus 1 or CMTCHnT plus H'8000 0001 while the timer CMTFRT is operating. The CMT CTR pin can be set to not active state by setting the STCn bit in CMTCTL. Note that channels 2 and 3 do not have the output pin, use as the interval timer to generate an interrupt with regular period. Figure 19.5 CMT\_CTRn Assert Timing (channel 0 and 1) Figure 19.6 32-Bit Timer Mode: Output Compare (channel 1 and channel 0) Figure 19.7 32-bit Timer Mode: Output Compare Operation Timing (Example of High output in Active and Not Active by CMTCHnST) Figure 19.8 32-bit Timer Mode: Output Compare Operation Timing (Example of High output in Active and Not Active by CMTFRT) Table 19.5 32-bit Timer Mode: Example of Output Compare Setting | Register | Bit | Settings | |----------|-----------|-------------------------------------------------------------| | CMTCFG | 31 t o 12 | All 0 | | | 11 to 8 | Arbitrary value (pin setting of each channel) | | | 7, 6 | All 0 | | | 5 | 1 (32-bit free-running timer) | | | 4 to 0 | All 0 | | CMTCTL | 31 to 24 | All 0 | | | 23 to 20 | Arbitrary value (compare interrupt setting of each channel) | | | 19 t o 10 | All 0 | | | 9, 8 | Arbitrary value (clock setting of FRT) | | | 7, 6 | All 0 | | | 5, 4 | Arbitrary value (active state setting of each channel) | | | 3 to 0 | All 1 (out put compare mode setting of all channels) | #### 19.4.4 16-Bit Timer: Input Capture When rising edge or falling edge is detected while the timer CMTCH0C is operating, the value of CMTCHnC (n = 0, 1) is captured in the corresponding CMTCHnT (n = 1, 0). Then the IEn flag in CMTIRQS is set to 1 and the interrupt is generated when the IEEn bit in CMTCTL is set to 1. Each channel timer overflowed after the timer is counting up at H'FFFF that is the value of CMTCHnC (n = 1, 0). Then the IOn flag in CMTIRQS is set to 1 and the interrupt is generated when the IOEn bit in CMTCTL is set to 1. The 16-bit timer CMTCHnC (n = 1, 0) is initialized to H'0000 when the TEn (n = 1, 0) bit in CMTCL is cleared to 0 or an input capture occurs. Figure 19.9 16-Bit Timer Mode: Input Capture (channel 1 and channel 0) Figure 19.10 16-Bit Timer Mode: Input Capture Operation Timing Table 19.6 16-bit Timer Mode: Example of Input Capture Setting | Register | Bit | Settings | |----------|-----------|--------------------------------------------------------------| | CMTCFG | 31 t o 12 | All 0 | | | 11 to 8 | Arbitrary value (pin setting of each channel) | | | 7, 6 | All 0 | | | 5 | 0 (16-bit timer/counter) | | | 4 to 0 | All 0 (16-bit timer mode setting of all channels) | | CMTCTL | 31, 30 | All 0 | | | 29, 28 | All 1 (counter enable of all channels) | | | 27, 26 | All 0 | | | 25, 24 | Arbitrary value (overflow interrupt setting of each channel) | | | 23 to 18 | All 0 | | | 17, 16 | Arbitrary value (edge interrupt setting of each channel) | | | 15 t o 10 | Same clock setting with channel 0 | | | 9, 8 | Arbitrary value (clock setting of channel 0) | | | 7 to 2 | All 0 | | | 1, 0 | All 0 (input capture mode setting of all channels) | #### 19.4.5 16-Bit Timer: Output Compare When the value of CMTCHnC (n = 1, 0) matches the lower 16-bit of CMTCHnT while the timer CMTCH0C is operating, the output is inverted. Then the ICn flag in CMTIRQS is set to 1 and the interrupt is generated when the ICEn bit in CMTCTL is set to 1. However, when the lower 16-bit of time register CMTCHnT is H'0000, the compare match does not occur. Each channel timer overflowed after the timer is counting up at H'FFFF that is the value of CMTCHnC (n = 3 to 0). Then the IOn flag in CMTIRQS is set to 1 and the interrupt is generated when the IOEn bit in CMTCTL is set to 1. The 16-bit timer CMTCHnC (n = 3 to 0) is initialized to H'0000 when the TEn (n = 1, 0) bit in CMTCL is cleared to 0 or a compare match occurs. Note that channels 2 and 3 do not have the output pin, use as the interval timer to generate an interrupt with regular period. Figure 19.11 16-Bit Timer Mode: Output Compare (CMT\_CTR pins are available for channel 1 and channel 0) Figure 19.12 16-Bit Timer Mode: Output Compare Operation Timing Table 19.7 16-bit Timer Mode: Example of Output Compare Setting | Register | Bit | Settings | |----------|-----------|--------------------------------------------------------------| | CMTCFG | 31 t o 16 | All 0 | | | 15 to 8 | All 0 | | | 7, 6 | All 0 | | | 5 | 0 (16-bit timer/counter) | | | 4 to 0 | All 0 (16-bit timer mode setting of all channels) | | CMTCTL | 31 to 28 | All 1 (counter enable of all channels) | | | 27 to 24 | Arbitrary value (overflow interrupt setting of each channel) | | | 23 to 20 | Arbitrary value (compare interrupt setting of each channel) | | | 19 to 16 | All 0 | | | 15 to 8 | Arbitrary value (clock setting of each channel) | | | 7 to 4 | All 0 | | | 3 to 0 | All 1 (out put compare mode setting of all channels) | #### 19.4.6 Counter: Up-counter When rising edge or falling edge of the CMT\_CTR input signal is detected at the rising edge of each channel operation clock, the channel counter CMTCHnC value is captured in the corresponding CMTCHnT (n=1,0) and that counter is counted up. Then the IEn flag in CMTIRQS is set to 1 and the interrupt is generated when the IEEn bit in CMTCTL is set to 1. And each channel counter overflowed, the IOn flag in CMTIRQS is set to 1 and the interrupt is generated when the IOEn bit in CMTCTL is set to 1. The counter CMTCHnC (n = 1, 0) is initialized to H'0000 when the TEn (n = 1, 0) bit in CMTCL is cleared to 0 or an input capture occurs. Figure 19.13 Up-Counter Mode (channel 1 and channel 0) Figure 19.14 Up-counter Mode Operation Timing **Table 19.8 Setting Example of Up-counter Mode** | Register | Bit | Settings | |----------|-----------|--------------------------------------------------------------| | CMTCFG | 31 t o 12 | All 0 | | | 11 to 8 | Arbitrary value (pin setting of each channel) | | | 7, 6 | All 0 | | | 5 | 0 (16-bit timer/counter) | | | 4 to 2 | All 0 | | | 1, 0 | 10 (Up-counter mode setting of all channels) | | CMTCTL | 31, 30 | All 0 | | | 29, 28 | All 1 (counter enable of all channels) | | | 27, 26 | All 0 | | | 25, 24 | Arbitrary value (overflow interrupt setting of each channel) | | | 23 t o 18 | All 0 | | | 17, 16 | Arbitrary value (edge interrupt setting of each channel) | | | 15 to 12 | All 0 | | | 11 to 8 | Arbitrary value (clock setting of each channel) | | | 7 to 0 | All 0 | #### 19.4.7 Counter: Updown-counter Channel 0 can be used as an updown-counter. However, the CMT\_CRT1 pin is to connect to the channel 0, the channel 1 timer/counter needs to be disabled. When rising edge or falling edge of the CMT\_CTR input signal is detected at the rising edge of the channel 0 operation clock, the channel counter CMTCH0C is counted up or down. Then the IEn flag in CMTIRQS is set to 1 and the interrupt is generated when the IEEn bit in CMTCTL is set to 1. If both the count up pin (CMT\_CTR0) and count down pin (CMT\_CTR1) detect rising edge or falling edge, the counter value is not updated but the IEn bit in CMTIRQS is set to 1. And the counter CMTCH0C overflowed or underflowed, the IO0 flag in CMTIRQS is set to 1 and the interrupt is generated when the IOE0 bit in CMTCTL is set to 1. The counter CMTCH0C is initialized to H'0000 when the TE0 bit in CMTCL is cleared to 0. Figure 19.15 Updown-Counter Mode (only channel 0) Figure 19.16 Updown-Counter Mode: Countdown Operation Timing (only channel 0) Table 19.9 Setting Example of Updown-counter Mode | Register | Bit | Settings | |----------|-----------|-----------------------------------------------------------| | CMTCFG | 31 t o 12 | All 0 | | | 11 to 8 | Arbitrary value (pin setting of each channel) | | | 7, 6 | All 0 | | | 5 | 0 (16-bit timer/counter) | | | 4 to 2 | All 0 | | | 1, 0 | 11 (Updown-counter mode setting of channel 0) | | CMTCTL | 31 to 29 | All 0 | | | 28 | 1 (counter enable of channel 0) | | | 27 to 25 | All 0 | | | 24 | Arbitrary value (overflow interrupt setting of channel 0) | | | 23 t o 18 | All 0 | | | 17, 16 | Arbitrary value (edge interrupt setting of each channel) | | | 15 to 10 | All 0 | | | 9, 8 | Arbitrary value (clock setting of channel 0) | | | 7 to 0 | All 0 | #### 19.4.8 Counter: Rotary Switch Operation of Updown-counter The Updown-counter can operate as a rotary switch. When the falling edge of the control pin is detected and then the data pin input level is low, the counter is counted up, or the data pin input level is high, the counter is counted down. Then the timer is counted up, the IEO flag in CMTIRQS is set to 1, or the timer is counted down, the IE1 flag in CMTIRQS is set to 1 and the interrupt is generated when the IEEn bit in CMTCTL is set to 1. If both the count up and count down are detected, both the IEO and the IE1 flags are set to 1 and the counter CMTCHOC is updated by the most recently detected edge. Figure 19.17 Rotary Switch Operation Count-Up Timing Figure 19.18 Rotary Switch Operation Count-Down Timing Table 19.10 Setting Example of Updown-counter Mode | Register | Bit | Settings | |----------|-----------|-----------------------------------------------------------| | CMTCFG | 31 t o 17 | All 0 | | | 16 | All 1 (rotary switch operation setting of channel 0) | | | 15 to 6 | All 0 | | | 5 | 0 (16-bit timer/counter) | | | 4 to 2 | All 0 | | | 1, 0 | 11 (Updown-counter mode setting of channel 0) | | CMTCTL | 31 to 29 | All 0 | | | 28 | 1 (counter enable of channel 0) | | | 27 to 25 | All 0 | | | 24 | Arbitrary value (overflow interrupt setting of channel 0) | | | 23 t o 18 | All 0 | | | 17, 16 | Arbitrary value (edge interrupt setting of each channel) | | | 15 to 10 | All 0 | | | 9, 8 | Arbitrary value (clock setting of channel 0) | | | 7 to 0 | All 0 | ## 19.4.9 Interrupts The CMT has three interrupt sources: the overflow, compare and edge. However, only one interrupt request is assigned for the CMT, it cannot be identified by the request. **Table 19.11 CMT Interrupt Setting** | | | | Interrupt source | e | |----------------|----------------|---------------|------------------|---------------| | Operation Mode | | Overflow | Compare | Edge | | 32-bit timer | Input capture | Not available | Not available | Available | | | Output compare | Not available | Available | Not available | | 16-bit timer | Input capture | Available | Not Available | Available | | | Output compare | Available | Available | Not available | | Counter | Up-counter | Available | Not Available | Available | | Updown-counter | | Available | Not Available | Available | | | | | | | ## Section 20 Realtime Clock (RTC) The SH7780 includes an on-chip realtime clock (RTC) and a 32.768 kHz crystal oscillator for use by the RTC. #### 20.1 Features The RTC has the following features. - Clock and calendar functions (BCD display) Counts seconds, minutes, hours, day-of-week, days, months, and years. - 1 to 64 Hz timer (binary display) The 64 Hz counter register indicates a state of 64 Hz to 1 Hz within the RTC frequency divider - Start/stop function - 30-second adjustment function - Alarm interrupts Comparison with second, minute, hour, day-of-week, day, month, or year can be selected as the alarm interrupt condition • Periodic interrupts An interrupt period of 1/256 second, 1/64 second, 1/16 second, 1/4 second, 1/2 second, 1 second, or 2 seconds can be selected - Carry interrupt - Carry interrupt function indicating a second counter carry, or a 64 Hz counter carry when the 64 Hz counter is read - Automatic leap year adjustment ## 20.1.1 Block Diagram Figure 20.1 shows a block diagram of the RTC. Figure 20.1 Block Diagram of RTC ## 20.2 Input/Output Pins Table 20.1 shows the RTC pins. Table 20.1 RTC Pins | Pin Name | Function | I/O | Description | |----------|----------------------------------|--------|-----------------------------------------------------------------------------------------------| | EXTAL2 | RTC oscillator crystal pin | Input | Connects crystal to RTC oscillator | | XTAL2 | RTC oscillator crystal pin | Output | Connects crystal to RTC oscillator | | TCLK*1 | TMU clock input/RTC clock output | I/O | TMU external clock input pin/input capture control input pin/RTC output pin (shared with TMU) | | VDD-RTC | Dedicated RTC power supply | _ | RTC oscillator power supply pin*2 | | VSS-RTC | Dedicated RTC GND pin | _ | RTC oscillator GND pin*2 | Notes: 1. This pin is multiplexed with the LBSC and GPIO pins. 2. Power must be supplied to the RTC power supply pins even when the RTC is not used. ## 20.3 Register Descriptions Table 20.2 shows the RTC registers. Table 20.3 shows the register states in each processing mode. Table 20.2 RTC Registers | Register Name | Abbreviation | R/W | P4 Address | Area 7 Address | Access<br>Size | Sync<br>Clock | |----------------------------|--------------|-----|------------|----------------|----------------|---------------| | 64 Hz counter | R64CNT | R | H'FFE80000 | H'1FE80000 | 8 | Pck | | Second counter | RSECCNT | R/W | H'FFE80004 | H'1FE80004 | 8 | Pck | | Minute counter | RMINCNT | R/W | H'FFE80008 | H'1FE80008 | 8 | Pck | | Hour counter | RHRCNT | R/W | H'FFE8000C | H'1FE8000C | 8 | Pck | | Day-of-week counter | RWKCNT | R/W | H'FFE80010 | H'1FE80010 | 8 | Pck | | Day counter | RDAYCNT | R/W | H'FFE80014 | H'1FE80014 | 8 | Pck | | Month counter | RMONCNT | R/W | H'FFE80018 | H'1FE80018 | 8 | Pck | | Year counter | RYRCNT | R/W | H'FFE8001C | H'1FE8001C | 16 | Pck | | Second alarm register | RSECAR | R/W | H'FFE80020 | H'1FE80020 | 8 | Pck | | Minute alarm register | RMINAR | R/W | H'FFE80024 | H'1FE80024 | 8 | Pck | | Hour alarm register | RHRAR | R/W | H'FFE80028 | H'1FE80028 | 8 | Pck | | Day-of-week alarm register | RWKAR | R/W | H'FFE8002C | H'1FE8002C | 8 | Pck | | Day alarm register | RDAYAR | R/W | H'FFE80030 | H'1FE80030 | 8 | Pck | | Month alarm register | RMONAR | R/W | H'FFE80034 | H'1FE80034 | 8 | Pck | | RTC control register 1 | RCR1 | R/W | H'FFE80038 | H'1FE80038 | 8 | Pck | | RTC control register 2 | RCR2 | R/W | H'FFE8003C | H'1FE8003C | 8 | Pck | | RTC control register 3 | RCR3 | R/W | H'FFE80050 | H'1FE80050 | 8 | Pck | | Year alarm register | RYRAR | R/W | H'FFE80054 | H'1FE80054 | 16 | Pck | Table 20.3 Register States of RTC in Each Processing Mode | | | | Power-on | | | |----------------------------|--------------|--------------------|---------------|---------------|----------| | Register Name | Abbreviation | Initial Value | Reset | Manual Reset | Sleep | | 64 Hz counter | R64CNT | Undefined | Counts | Counts | Counts | | Second counter | RSECCNT | Undefined | Counts | Counts | Counts | | Minute counter | RMINCNT | Undefined | Counts | Counts | Counts | | Hour counter | RHRCNT | Undefined | Counts | Counts | Counts | | Day-of-week counter | RWKCNT | Undefined | Counts | Counts | Counts | | Day counter | RDAYCNT | Undefined | Counts | Counts | Counts | | Month counter | RMONCNT | Undefined | Counts | Counts | Counts | | Year counter | RYRCNT | Undefined | Counts | Counts | Counts | | Second alarm register | RSECAR | Undefined*1 | Initialized*1 | Retained | Retained | | Minute alarm register | RMINAR | Undefined*1 | Initialized*1 | Retained | Retained | | Hour alarm register | RHRAR | Undefined*1 | Initialized*1 | Retained | Retained | | Day-of-week alarm register | RWKAR | Undefined*1 | Initialized*1 | Retained | Retained | | Day alarm register | RDAYAR | Undefined*1 | Initialized*1 | Retained | Retained | | Month alarm register | RMONAR | Undefined*1 | Initialized*1 | Retained | Retained | | RTC control register 1 | RCR1 | H'00*3 | Initialized | Initialized | Retained | | RTC control register 2 | RCR2 | H'09* <sup>4</sup> | Initialized | Initialized*2 | Retained | | RTC control register 3 | RCR3 | H'00 | Initialized | Retained | Retained | | Year alarm register | RYRAR | Undefined | Retained | Retained | Retained | Notes: 1. The ENB bit in each register is initialized. - 2. Bits other than the RTCEN bit and START bit are initialized. - 3. The value of the CF bit and AF bit is undefined. - 4. The value of the PEF bit is undefined. ### **20.3.1 64 Hz Counter (R64CNT)** R64CNT is an 8-bit read-only register that indicates a state of 64 Hz to 1 Hz within the RTC frequency divider. If this register is read when a carry is generated from the 128 Hz frequency division stage, bit 7 (CF) in RTC control register 1 (RCR1) is set to 1, indicating the simultaneous occurrence of the carry and the 64 Hz counter read. In this case, the read value is not valid, and so R64CNT must be read again after first writing 0 to the CF bit in RCR1 to clear it. When the RESET bit or ADJ bit in RTC control register 2 (RCR2) is set to 1, the RTC frequency divider is initialized and R64CNT is initialized to H'00. R64CNT is not initialized by a power-on or manual reset. Bit 7 is always read as 0 and cannot be modified. #### 20.3.2 Second Counter (RSECCNT) RSECCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded second value in the RTC. It counts on the carry (transition of the R64CNT.1Hz bit from 1 to 0) generated once per second by the 64 Hz counter. The setting range is decimal 00 to 59. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RSECCNT is not initialized by a power-on or manual reset. Bit 7 is always read as 0. A write to this bit is invalid, but the write value should always be 0. #### 20.3.3 Minute Counter (RMINCNT) RMINCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded minute value in the RTC. It counts on the carry generated once per minute by the second counter. The setting range is decimal 00 to 59. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RMINCNT is not initialized by a power-on or manual reset. Bit 7 is always read as 0. A write to this bit is invalid, but the write value should always be 0. #### 20.3.4 Hour Counter (RHRCNT) RHRCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded hour value in the RTC. It counts on the carry generated once per hour by the minute counter. The setting range is decimal 00 to 23. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RHRCNT is not initialized by a power-on or manual reset. Bits 7 and 6 are always read as 0. A write to these bits is invalid, but the write value should always be 0. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|--------|----------|-----|-------|---------|-----| | | | | 10-hoι | ır units | | 1-hou | r units | | | Initial value: | 0 | 0 | _ | _ | _ | _ | _ | | | R/W: | R | R | R/W | R/W | R/W | R/W | R/W | R/W | ### 20.3.5 Day-of-Week Counter (RWKCNT) RWKCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded day-of-week value in the RTC. It counts on the carry generated once per day by the hour counter. The setting range is decimal 0 to 6. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RWKCNT is not initialized by a power-on or manual reset. Bits 7 to 3 are always read as 0. A write to these bits is invalid, but the write value should always be 0. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|-------|---------|------| | | _ | _ | _ | 1 | _ | Day-c | of-week | code | | Initial value: | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | | R/W: | R | R | R | R | R | R/W | R/W | R/W | | Day-of-week code | 0 | 1 | 2 | 3 | 4 | 5 | 6 | |------------------|-----|-----|-----|-----|-----|-----|-----| | Day of week | Sun | Mon | Tue | Wed | Thu | Fri | Sat | #### 20.3.6 Day Counter (RDAYCNT) RDAYCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded day value in the RTC. It counts on the carry generated once per day by the hour counter. The setting range is decimal 01 to 31. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RDAYCNT is not initialized by a power-on or manual reset. The setting range for RDAYCNT depends on the month and whether the year is a leap year, so care is required when making the setting. Taking the year counter (RYRCNT) value as the year, leap year calculation is performed according to whether or not the value is divisible by 400, 100, and 4. Bits 7 and 6 are always read as 0. A write to these bits is invalid, but the write value should always be 0. RENESAS #### 20.3.7 Month Counter (RMONCNT) RMONCNT is an 8-bit readable/writable register used as a counter for setting and counting the BCD-coded month value in the RTC. It counts on the carry generated once per month by the day counter. The setting range is decimal 01 to 12. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RMONCNT is not initialized by a power-on or manual reset. Bits 7 to 5 are always read as 0. A write to these bits is invalid, but the write value should always be 0. #### 20.3.8 Year Counter (RYRCNT) RYRCNT is a 16-bit readable/writable register used as a counter for setting and counting the BCD-coded year value in the RTC. It counts on the carry generated once per year by the month counter. The setting range is decimal 0000 to 9999. The RTC will not operate normally if any other value is set. Write processing should be performed after stopping the count with the START bit in RCR2, or by using the carry flag. RYRCNT is not initialized by a power-on or manual reset. | Blt: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---------|-----------|-----|-----|----------------|-----|---------------|-----|-----|--------------|-----|-----|-----|-----|-----| | | | 1000-ye | ear units | 3 | | 100-year units | | 10-year units | | | 1-year units | | | | | | | Initial value: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R/W #### 20.3.9 Second Alarm Register (RSECAR) RSECAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded second value counter, RSECCNT. When the ENB bit is set to 1, the RSECAR value is compared with the RSECCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 00 to 59 + ENB bit. The RTC will not operate normally if any other value is set. The ENB bit in RSECAR is initialized to 0 by a power-on reset. The other fields in RSECAR are not initialized by a power-on or manual reset. #### 20.3.10 Minute Alarm Register (RMINAR) RMINAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded minute value counter, RMINCNT. When the ENB bit is set to 1, the RMINAR value is compared with the RMINCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 00 to 59 + ENB bit. The RTC will not operate normally if any other value is set. The ENB bit in RMINAR is initialized by a power-on reset. The other fields in RMINAR are not initialized by a power-on or manual reset. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------|-----|------|----------|-------|----------------|-----|-----|-----|--|--| | | ENB | 10-n | ninute ı | units | 1-minute units | | | | | | | Initial value: | 0 | _ | _ | _ | _ | _ | _ | | | | | R/W: | R/W | | #### 20.3.11 Hour Alarm Register (RHRAR) RHRAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded hour value counter, RHRCNT. When the ENB bit is set to 1, the RHRAR value is compared with the RHRCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 00 to 23 + ENB bit. The RTC will not operate normally if any other value is set. The ENB bit in RHRAR is initialized by a power-on reset. The other fields in RHRAR are not initialized by a power-on or manual reset. Bit 6 is always read as 0. A write to this bit is invalid, but the write value should always be 0. ### 20.3.12 Day-of-Week Alarm Register (RWKAR) RWKAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded day-of-week value counter, RWKCNT. When the ENB bit is set to 1, the RWKAR value is compared with the RWKCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 0 to 6 + ENB bit. The RTC will not operate normally if any other value is set. The ENB bit in RWKAR is initialized by a power-on reset. The other fields in RWKAR are not initialized by a power-on or manual reset. Bits 6 to 3 are always read as 0. A write to these bits is invalid, but the write value should always be 0. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|---|---|---|-------|---------|------| | | ENB | | _ | _ | _ | Day-o | of-week | code | | Initial value: | 0 | 0 | 0 | 0 | 0 | _ | _ | | | R/W: | R/W | R | R | R | R | R/W | R/W | R/W | | Day-of-week code | 0 | 1 | 2 | 3 | 4 | 5 | 6 | |------------------|-----|-----|-----|-----|-----|-----|-----| | Day of week | Sun | Mon | Tue | Wed | Thu | Fri | Sat | #### 20.3.13 Day Alarm Register (RDAYAR) RDAYAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded day value counter, RDAYCNT. When the ENB bit is set to 1, the RDAYAR value is compared with the RDAYCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 01 to 31 + ENB bit. The RTC will not operate normally if any other value is set. The setting range for RDAYAR depends on the month and whether the year is a leap year, so care is required when making the setting. The ENB bit in RDAYAR is initialized by a power-on reset. The other fields in RDAYAR are not initialized by a power-on or manual reset. Bit 6 is always read as 0. A write to this bit is invalid, but the write value should always be 0. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|-------|---------|-----|-------|---------|-----| | | ENB | _ | 10-da | y units | | 1-day | y units | | | Initial value: | 0 | 0 | _ | _ | _ | _ | _ | _ | | R/W: | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | #### 20.3.14 Month Alarm Register (RMONAR) RMONAR is an 8-bit readable/writable register used as an alarm register for the RTC's BCD-coded month value counter, RMONCNT. When the ENB bit is set to 1, the RMONAR value is compared with the RMONCNT value. Comparison between the counter and the alarm register is performed for those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1, and the RCR1 alarm flag is set when the respective values all match. The setting range is decimal 01 to 12 + ENB bit. The RTC will not operate normally if any other value is set. The ENB bit in RMONAR is initialized by a power-on reset. The other fields in RMONAR are not initialized by a power-on or manual reset. Bits 6 and 5 are always read as 0. A write to these bits is invalid, but the write value should always be 0. #### 20.3.15 Year-Alarm Register (RYRAR) RYRAR is the alarm register for the RTC's BCD-coded year-value counter RYRCNT. When the YENB bit of RCR3 is set to 1, the RYRCNT value is compared with the RYRAR value. Comparison between the counter and the alarm register only takes place with the alarm registers (RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR and RMONAR) in which the ENB and YENB bits are set to 1. The alarm flag of RCR1 is only set to 1 when the respective values all match. The setting range of RYRAR is decimal 0000 to 9999, and normal operation is not obtained if a value beyond this range is set here. ## 20.3.16 RTC Control Register 1 (RCR1) RCR1 is an 8-bit readable/writable register containing a carry flag and alarm flag, plus flags to enable or disable interrupts for these flags. The CIE and AIE bits are initialized to 0 by a power-on or manual reset; the value of bits other than CIE and AIE is undefined. | Blt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|---|---|-----|-----|---|-----|-----| | | CF | _ | _ | CIE | AIE | _ | CRF | AF | | Initial value: | _ | _ | _ | 0 | 0 | _ | _ | _ | | R/W: | R/W | R | R | R/W | R/W | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CF | Undefined | R/W | Carry Flag | | | | | | This flag is set to 1 on generation of a second counter carry, or a 64 Hz counter carry when the 64 Hz counter is read. The count register value read at this time is not guaranteed, and so the count register must be read again. | | | | | | 0: No second counter carry, or 64 Hz counter carry when 64 Hz counter is read | | | | | | [Clearing condition] | | | | | | When 0 is written to CF | | | | | | 1: Second counter carry, or 64 Hz counter carry when 64 Hz counter is read | | | | | | [Setting conditions] | | | | | | Generation of a second counter carry, or a 64 Hz counter carry when the 64 Hz counter is read | | | | | | When 1 is written to CF | | 6 to 5 | _ | Undefined | R | Reserved | | | | | | The initial value of these bits is undefined. A write to these bits is invalid, but the write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | CIE | 0 | R/W | Carry Interrupt Enable Flag | | | | | | Enables or disables interrupt generation when the carry flag (CF) is set to 1. | | | | | | 0: Carry interrupt is not generated when CF flag is set to 1 | | | | | | 1: Carry interrupt is generated when CF flag is set to 1 | | 3 | AIE | 0 | R/W | Alarm Interrupt Enable Flag | | | | | | Enables or disables interrupt generation when the alarm flag (AF) is set to 1. | | | | | | 0: Alarm interrupt is not generated when AF flag is set to 1 | | | | | | 1: Alarm interrupt is generated when AF flag is set to 1 | | 2 | _ | Undefined | R | Reserved | | | | | | The initial value of these bits is undefined. A write to these bits is invalid, but the write value should always be 0. | | 1 | CRF | Undefined | R | Carry Ready Flag | | | | | | Indicates whether or not RSECCNT (second counter) is in the state of the carry ready period. | | | | | | This flag is set to 1 when the second counter value is to be incremented after the 1 Hz bit in R64CNT (64 Hz counter) has changed from 1 to 0. | | | | | | However, writing to this bit is invalid, the write value should always be 0. | | | | | | 0: Not carry ready period | | | | | | [Clearing condition] | | | | | | When RSECCNT is not in carry ready period | | | | | | 1: Carry ready period | | | | | | [Setting condition] | | | | | | When RSECCNT is in carry ready period | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | AF | Undefined | R/W | Alarm Flag | | | | | | Set to 1 when the alarm time set in those registers among RSECAR, RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1 matches the respective counter values | | | | | | Alarm registers and counter values do not match (Initial value) | | | | | | [Clearing condition] | | | | | | When 0 is written to AF | | | | | | 1: Alarm registers and counter values match* | | | | | | [Setting condition] | | | | | | When alarm registers in which the ENB bit is set to 1 and counter values match* | | | | | | Note: * Writing 1 does not change the value. | ### 20.3.17 RTC Control Register 2 (RCR2) RCR2 is an 8-bit readable/writable register used for periodic interrupt control, 30-second adjustment, and frequency divider RESET and RTC count control. RCR2 is basically initialized to H'09 by a power-on reset, except that the value of the PEF bit is undefined. In a manual reset, bits other than RTCEN and START are initialized, while the value of the PEF bit is undefined. In standby mode RCR2 is not initialized, and retains its current value. | BIt: | 7 | 6 5 | | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|----------|-----|-------|-----|-------|-------| | | PEF | | PES[2:0] | | RTCEN | ADJ | RESET | START | | Initial value: | _ | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PEF | Undefined | R/W | Periodic Interrupt Flag | | | | | | Indicates interrupt generation at the interval specified by bits PES2–PES0. When this flag is set to 1, a periodic interrupt is generated. | | | | | | 0: Interrupt is not generated at interval specified by bits PES2–PES0 | | | | | | [Clearing condition] | | | | | | When 0 is written to PEF | | | | | | Interrupt is generated at interval specified by bits PES2–PES0 | | | | | | [Setting conditions] | | | | | | Generation of interrupt at interval specified by bits PES2–PES0 | | | | | | When 1 is written to PEF | | 6 to 4 | PES[2:0] | All 0 | R/W | Periodic Interrupt Enable | | | | | | These bits specify the period for periodic interrupts. | | | | | | 000: No periodic interrupt generation | | | | | | 001: Periodic interrupt generated at 1/256-second intervals | | | | | | 010: Periodic interrupt generated at 1/64-second intervals | | | | | | 011: Periodic interrupt generated at 1/16-second intervals | | | | | | 100: Periodic interrupt generated at 1/4-second intervals | | | | | | 101: Periodic interrupt generated at 1/2-second intervals | | | | | | 110: Periodic interrupt generated at 1-second intervals | | | | | | 111: Periodic interrupt generated at 2-second intervals | | 3 | RTCEN | 1 | R/W | Oscillator Enable | | | | | | Controls the operation of the RTC's crystal oscillator. | | | | | | 0: RTC crystal oscillator is halted | | | | | | 1: RTC crystal oscillator is operated | | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 | ADJ | 0 | R/W | 30-Second Adjustment | | | | | | Used for 30-second adjustment. When 1 is written to this bit, a value up to 29 seconds is rounded down to 00 seconds, and a value of 30 seconds or more is rounded up to 1 minute. The frequency divider circuits (RTC prescaler and R64CNT) are also reset at this time. This bit always returns 0 if read. | | | | | | 0: Normal clock operation | | | | | | 1: 30-second adjustment performed | | 1 | RESET | 0 | R/W | Reset | | | | | | The frequency divider circuits are initialized by writing 1 to this bit. When 1 is written to the RESET bit, the frequency divider circuits (RTC prescaler and R64CNT) are reset and the RESET bit is automatically cleared to 0 (i.e. does not need to be written with 0). | | | | | | 0: Normal clock operation | | | | | | 1: Frequency divider circuits are reset | | 0 | START | 1 | R/W | Start Bit | | | | | | Stops and restarts counter (clock) operation. | | | | | | 0: Second, minute, hour, day, day-of-week, month, and year counters are stopped* | | | | | | 1: Second, minute, hour, day, day-of-week, month, and year counters operate normally* | | | | | | Note: * The 64 Hz counter continues to operate unless stopped by means of the RTCEN bit. | ## 20.3.18 RTC Control Register (RCR3) RCR3 is readable/writable register that specifies enable or disable the alarm function of RYRCNT that is the RTC's BCD-coded year-value counter. When the YENB bit of RCR3 is set to 1, the RYRCNT value is compared with the RYRAR value. RCR3 is initialized by a power-on reset. Bits 6 to 0 of RCR3 are always read as 0. A write to these bits is invalid. If a value is written to these bits, it should always be 0. | BIt: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|---|---|---|---|---|---|---| | | YENB | _ | - | _ | - | | | | | Initial value: | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R | R | R | ## 20.4 Operation Examples of the use of the RTC are shown below. #### 20.4.1 Time Setting Procedures Figure 20.2 shows examples of the time setting procedures. Figure 20.2 Examples of Time Setting Procedures The procedure for setting the time after stopping the clock is shown in figure 20.2 (a). The programming for this method is simple, and it is useful for setting all the counters, from second to year. The procedure for setting the time while the clock is running is shown in figure 20.2 (b). This method is useful for modifying only certain counter values (for example, only the second data or hour data). If a carry occurs during the write operation, the write data is automatically updated and there will be an error in the set data. The carry flag should therefore be used to check the write status. If the carry flag (RCR1.CF) is set to 1, the write must be repeated. The interrupt function can also be used to determine the carry flag status. ### 20.4.2 Time Reading Procedures Figure 20.3 shows examples of the time reading procedures. Figure 20.3 Examples of Time Reading Procedures If a carry occurs or being the carry ready period (RCR1.CRF = 1) while the time is being read, the correct time will not be obtained and the read must be repeated. The procedure for reading the time without using interrupts is shown in figure 20.3 (a), and the procedure using carry interrupts in figure 20.3 (b). The method without using interrupts is normally used to keep the program simple. #### 20.4.3 Alarm Function The use of the alarm function is illustrated in figure 20.4. Figure 20.4 Example of Use of Alarm Function An alarm can be generated by the second, minute, hour, day-of-week, day, month, or year value, or a combination of these. Write 1 to the ENB bit in the alarm registers involved in the alarm setting, and set the alarm time in the lower bits. Write 0 to the ENB bit in registers not involved in the alarm setting. When the counter and the alarm time match, RCR1.AF is set to 1. Alarm detection can be confirmed by reading this bit, but normally an interrupt is used. If 1 has been written to RCR1.AIE, an alarm interrupt is generated in the event of alarm, enabling the alarm to be detected. ## 20.5 Interrupts There are three kinds of RTC interrupt: alarm interrupts, periodic interrupts, and carry interrupts. An alarm interrupt request (ATI) is generated when the alarm flag (AF) in RCR1 is set to 1 while the alarm interrupt enable bit (AIE) is also set to 1. A periodic interrupt request (PRI) is generated when the periodic interrupt enable bits (PES2–PES0) in RCR2 are set to a value other than 000 and the periodic interrupt flag (PEF) is set to 1. A carry interrupt request (CUI) is generated when the carry flag (CF) in RCR1 is set to 1 while the carry interrupt enable bit (CIE) is also set to 1. ## 20.6 Usage Notes #### 20.6.1 Register Initialization After powering on and making the RCR1 register settings, reset the frequency divider (by setting RCR2.RESET to 1) and make initial settings for all the other registers. #### 20.6.2 Crystal Oscillator Circuit Crystal oscillator circuit constants (recommended values) are shown in table 20.4, and the RTC crystal oscillator circuit in figure 20.5. Table 20.4 Crystal Oscillator Circuit Constants (Recommended Values) | f <sub>osc</sub> | C <sub>in</sub> | C <sub>out</sub> | |------------------|-----------------|------------------| | 32.768 kHz | 10–22 pF | 10–22 pF | - Notes: 1. Select either the $C_{in}$ or $C_{out}$ side for the frequency adjustment variable capacitor according to requirements such as the adjustment range, degree of stability, etc. - 2. Built-in resistance value $R_f$ (typ. value) = 10 M $\Omega$ , $R_D$ (typ. value) = 400 k $\Omega$ - 3. C<sub>in</sub> and C<sub>out</sub> values include floating capacitance due to the wiring. Take care when using a solidearth board. - 4. The crystal oscillation stabilization time depends on the mounted circuit constants, floating capacitance, etc., and should be decided after consultation with the crystal resonator manufacturer. - Place the crystal resonator and load capacitors C<sub>in</sub> and C<sub>out</sub> as close as possible to the chip. (Correct oscillation may not be possible if there is externally induced noise in the EXTAL2 and XTAL2 pins.) - Ensure that the crystal resonator connection pin (EXTAL2 and XTAL2) wiring is routed as far away as possible from other power lines (except GND) and signal lines. - 7. Insert a noise filter in the RTC power supply. Figure 20.5 Example of Crystal Oscillator Circuit Connection ## 20.6.3 Interrupt source and request generating order If it occurs complex interrupt source of alarm interrupts (ATI), periodic interrupts (PFI), and carry interrupts (CUI) at the same time, the RTC generates interrupt request as shown in figure 20.6. Figure 20.6 Interrupt Request Signal Generation Timing of Complex Sources # Section 21 Serial Communication Interface with FIFO (SCIF) This LSI is equipped with a 2-channel serial communication interface with built-in FIFO buffers (Serial Communication Interface with FIFO: SCIF). The SCIF can perform both asynchronous and clocked synchronous serial communications. 64-stage FIFO buffers are provided for both transmission and reception, enabling fast, efficient, and continuous communication. Channels 0 has modem control functions (RTS, CTS). #### 21.1 Features The SCIF has the following features. - Asynchronous serial communication mode - Serial data communication is executed using an asynchronous system in which synchronization is achieved character by character. Serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA). There is a choice of 8 serial data transfer formats. - Data length: 7 or 8 bits - Stop bit length: 1 or 2 bits - Parity: Even/odd/none - Receive error detection: Parity, framing, and overrun errors - Break detection: A break is detected when a framing error lasts for more than 1 frame length at Space 0 (low level). When a framing error occurs, a break can also be detected by reading the SCIFn\_RXD (n = 0, 1) pin level directly from the serial port register (SCSPTR). - · Clocked synchronous serial communication mode - Serial data communication is synchronized with a clock. Serial data communication can be carried out with other LSIs that have a synchronous communication function. There is a single serial data communication format. - Data length: 8 bits - Receive error detection: Overrun errors - Full-duplex communication capability - The transmitter and receiver are independent units, enabling transmission and reception to be performed simultaneously. - The transmitter and receiver both have a 64-stage FIFO buffer structure, enabling continuous serial data transmission and reception. - LSB first for data transmission/reception. - On-chip baud rate generator allows any bit rate to be selected. - Choice of serial clock source: internal clock from baud rate generator or external clock from SCIF0\_SCK or SCIF1\_SCK pin. - Four interrupt sources - There are four interrupt sources—transmit-FIFO-data-empty, break, receive-FIFO-data-full, and receive-error—that can issue requests independently. - The DMA controller (DMAC) can be activated to execute a data transfer by issuing a DMA transfer request in the event of a transmit-FIFO-data-empty or receive-FIFO-data-full interrupt. - When not in use, the SCIF can be stopped by halting its clock supply to reduce power consumption. - In asynchronous mode, modem control functions (RTS and CTS) are provided.(only in channel 0) - The amount of data in the transmit/receive FIFO registers, and the number of receive errors in the receive data in the receive FIFO register, can be ascertained. - In asynchronous mode, a timeout error (DR) can be detected during reception. Figure 21.1 shows a block diagram of the SCIF. Figures 21.2 to 21.6 show block diagrams of the I/O ports in SCIF. There are two channels in this LSI (channel n = 0, 1). Figure 21.1 Block Diagram of SCIF Figures 21.2 to 21.6 show block diagrams of the I/O ports in SCIF. Figure 21.2 SCIFO\_RTS Pin (Only in Channel 0) Figure 21.3 SCIFO\_CTS Pin (Only in Channel 0) REJ09B0158-0100 Figure 21.4 SCIFn\_SCK Pin (n = 0, 1) Figure 21.5 SCIFn\_TXD Pin (n = 0, 1) Figure 21.6 SCIFn\_RXD Pin (n = 0, 1) ## 21.2 Input/Output Pins Table 21.1 shows the SCIF pin configuration. **Table 21.1 Pin Configuration** | Pin Name | Function | I/O | Description | |-----------|-----------------------------|--------|----------------------| | SCIF0_SCK | Channel 0 serial clock pin | I/O | Clock input/output | | SCIF0_RXD | Channel 0 receive data pin | Input | Receive data input | | SCIF0_TXD | Channel 0 transmit data pin | Output | Transmit data output | | SCIF0_CTS | Channel 0 modem control pin | I/O | Transmission enabled | | SCIF0_RTS | Channel 0 modem control pin | I/O | Transmission request | | SCIF1_SCK | Channel 1 serial clock pin | I/O | Clock input/output | | SCIF1_RXD | Channel 1 receive data pin | Input | Receive data input | | SCIF1_TXD | Channel 1 transmit data pin | Output | Transmit data output | Notes: These pins are made to function as serial pins by performing SCIF operation settings with the C/A bit in SCSMR, the TE, RE, CKE1, and CKE0 bits in SCSCR, and the MCE bit in SCFCR. Break state transmission and detection can be set in SCSPTR of the SCIF. Channel 0 pins are multiplexed with the PCIC, HSPI, FLCTL, GPIO and mode control pins, and channel 1 pins are multiplexed with the MMCIF, GPIO and mode control pins. ## 21.3 Register Descriptions Table 21.2 shows the register configuration. Table 21.3 shows the register states in each processing mode. **Table 21.2 Register Configuration** | Ch. | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |-----|-------------------------------------|---------|-------------------|-------------|----------------|------|---------------| | 0 | Serial mode register 0 | SCSMR0 | R/W | H'FFE0 0000 | H'1FE0 0000 | 16 | Pck | | | Bit rate register 0 | SCBRR0 | R/W | H'FFE0 0004 | H'1FE0 0004 | 8 | Pck | | | Serial control register 0 | SCSCR0 | R/W | H'FFE0 0008 | H'1FE0 0008 | 16 | Pck | | | Transmit FIFO data register 0 | SCFTDR0 | W | H'FFE0 000C | H'1FE0 000C | 8 | Pck | | | Serial status register 0 | SCFSR0 | R/W*1 | H'FFE0 0010 | H'1FE0 0010 | 16 | Pck | | | Receive FIFO data register 0 | SCFRDR0 | R | H'FFE0 0014 | H'1FE0 0014 | 8 | Pck | | | FIFO control register 0 | SCFCR0 | R/W | H'FFE0 0018 | H'1FE0 0018 | 16 | Pck | | | Transmit FIFO data count register 0 | SCTFDR0 | R | H'FFE0 001C | H'1FE0 001C | 16 | Pck | | | Receive FIFO data count register 0 | SCRFDR0 | R | H'FFE0 0020 | H'1FE0 0020 | 16 | Pck | | | Serial port register 0 | SCSPTR0 | R/W | H'FFE0 0024 | H'1FE0 0024 | 16 | Pck | | | Line status register 0 | SCLSR0 | R/W* <sup>2</sup> | H'FFE0 0028 | H'1FE0 0028 | 16 | Pck | | | Serial error register 0 | SCRER0 | R | H'FFE0 002C | H'1FE0 002C | 16 | Pck | | 1 | Serial mode register 1 | SCSMR1 | R/W | H'FFE1 0000 | H'1FE1 0000 | 16 | Pck | | | Bit rate register 1 | SCBRR1 | R/W | H'FFE1 0004 | H'1FE1 0004 | 8 | Pck | | | Serial control register 1 | SCSCR1 | R/W | H'FFE1 0008 | H'1FE1 0008 | 16 | Pck | | | Transmit FIFO data register 1 | SCFTDR1 | W | H'FFE1 000C | H'1FE1 000C | 8 | Pck | | | Serial status register 1 | SCFSR1 | R/W*1 | H'FFE1 0010 | H'1FE1 0010 | 16 | Pck | | | Receive FIFO data register 1 | SCFRDR1 | R | H'FFE1 0014 | H'1FE1 0014 | 8 | Pck | | | FIFO control register 1 | SCFCR1 | R/W | H'FFE1 0018 | H'1FE1 0018 | 16 | Pck | | | Transmit FIFO data count register 1 | SCTFDR1 | R | H'FFE1 001C | H'1FE1 001C | 16 | Pck | | | Receive FIFO data count register 1 | SCRFDR1 | R | H'FFE1 0020 | H'1FE1 0020 | 16 | Pck | | | Serial port register 1 | SCSPTR1 | R/W | H'FFE1 0024 | H'1FE1 0024 | 16 | Pck | | | Line status register 1 | SCLSR1 | R/W* <sup>2</sup> | H'FFE1 0028 | H'1FE1 0028 | 16 | Pck | | | Serial error register 1 | SCRER1 | R | H'FFE1 002C | H'1FE1 002C | 16 | Pck | Notes: 1. To clear the flags, 0s can only be written to bits 7 to 4, 1, and 0. 2. To clear the flag, 0 can only be written to bit 0. Table 21.3 Register States of SCIF in Each Processing Mode | Ch. | Register Name | Abbrev. | Power-on Reset<br>by PRESET Pin/<br>WDT/H-UDI | Manual Reset by WDT/Multiple Exception | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | |-----|-------------------------------------|---------|-----------------------------------------------|----------------------------------------|----------------------------------|-------------------| | 0 | Serial mode register 0 | SCSMR0 | H'0000 | H'0000 | Retained | Retained | | | Bit rate register 0 | SCBRR0 | H'FF | H'FF | Retained | Retained | | | Serial control register 0 | SCSCR0 | H'0000 | H'0000 | Retained | Retained | | | Transmit FIFO data register 0 | SCFTDR0 | Undefined | Undefined | Retained | Retained | | | Serial status register 0 | SCFSR0 | H'0060 | H'0060 | Retained | Retained | | | Receive FIFO data register 0 | SCFRDR0 | Undefined | Undefined | Retained | Retained | | | FIFO control register 0 | SCFCR0 | H'0000 | H'0000 | Retained | Retained | | | Transmit FIFO data count register 0 | SCTFDR0 | H'0000 | H'0000 | Retained | Retained | | | Receive FIFO data count register 0 | SCRFDR0 | H'0000 | H'0000 | Retained | Retained | | | Serial port register 0 | SCSPTR0 | H'0000*1 | H'0000*1 | Retained | Retained | | | Line status register 0 | SCLSR0 | H'0000 | H'0000 | Retained | Retained | | | Serial error register 0 | SCRER0 | H'0000 | H'0000 | Retained | Retained | | 1 | Serial mode register 1 | SCSMR1 | H'0000 | H'0000 | Retained | Retained | | | Bit rate register 1 | SCBRR1 | H'FF | H'FF | Retained | Retained | | | Serial control register 1 | SCSCR1 | H'0000 | H'0000 | Retained | Retained | | | Transmit FIFO data register 1 | SCFTDR1 | Undefined | Undefined | Retained | Retained | | | Serial status register 1 | SCFSR1 | H'0060 | H'0060 | Retained | Retained | | | Receive FIFO data register 1 | SCFRDR1 | Undefined | Undefined | Retained | Retained | | | FIFO control register 1 | SCFCR1 | H'0000 | H'0000 | Retained | Retained | | | Transmit FIFO data count register 1 | SCTFDR1 | H'0000 | H'0000 | Retained | Retained | | | Receive FIFO data count register 1 | SCRFDR1 | H'0000 | H'0000 | Retained | Retained | | | Serial port register 1 | SCSPTR1 | H'0000*2 | H'0000*2 | Retained | Retained | | | Line status register 1 | SCLSR1 | H'0000 | H'0000 | Retained | Retained | | | Serial error register 1 | SCRER1 | H'0000 | H'0000 | Retained | Retained | Notes: 1. Bits 2 and 0 are undefined. 2. Bits 6, 4, 2, and 0 are undefined. Since the register functions, pin functions, and interrupt requests are the same in each channel except for the modem control, the channel number n (n = 0, 1) is omitted in the description below. #### 21.3.1 Receive Shift Register (SCRSR) SCRSR is the register used to receive serial data. The SCIF sets serial data input from the SCIF\_RXD pin in SCRSR in the order received, starting with the LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is transferred to SCFRDR, automatically. SCRSR cannot be directly read from and written to by the CPU. #### 21.3.2 Receive FIFO Data Register (SCFRDR) SCFRDR is an 8-bit FIFO register of 64 stages that stores received serial data. When the SCIF has received one byte of serial data, it transfers the received data from SCRSR to SCFRDR where it is stored, and completes the receive operation. SCRSR is then enabled for reception, and consecutive receive operations can be performed until SCFRDR is full (64 data bytes). SCFRDR is a read-only register, and cannot be written to by the CPU. If a read is performed when there is no receive data in SCFRDR, an undefined value will be returned. When SCFRDR is full of receive data, subsequent serial data is lost. #### 21.3.3 Transmit Shift Register (SCTSR) SCTSR is the register used to transmit serial data. To perform serial data transmission, the SCIF first transfers transmit data from SCFTDR to SCTSR, then sends the data to the SCIF\_TXD pin starting with the LSB (bit 0). When transmission of one byte is completed, the next transmit data is transferred from SCFTDR to SCTSR, and transmission started, automatically. SCTSR cannot be directly read from and written to by the CPU. #### 21.3.4 Transmit FIFO Data Register (SCFTDR) SCFTDR is an 8-bit FIFO register of 64 stages that stores data for serial transmission. If SCTSR is empty when transmit data has been written to SCFTDR, the SCIF transfers the transmit data written in SCFTDR to SCTSR and starts serial transmission. SCFTDR is a write-only register, and cannot be read by the CPU. The next data cannot be written when SCFTDR is filled with 64 bytes of transmit data. Data written in this case is ignored. # 21.3.5 Serial Mode Register (SCSMR) SCSMR is a 16-bit register used to set the SCIF's serial transfer format and select the baud rate generator clock source. SCSMR can always be read from and written to by the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|-----|-----|-----|-----|------|---|------|------| | | _ | | _ | _ | | _ | _ | _ | C/Ā | CHR | PE | O/Ē | STOP | _ | CKS1 | CKS0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 | C/A | 0 | R/W | Communication Mode | | | | | | Selects asynchronous mode or clocked synchronous mode as the SCIF operating mode. | | | | | | 0: Asynchronous mode | | | | | | 1: Clocked synchronous mode | | 6 | CHR | 0 | R/W | Character Length | | | | | | Selects 7 or 8 bits as the asynchronous mode data length. In clocked synchronous mode, the data length is fixed at 8 bits regardless of the CHR bit setting. When 7-bit data is selected, the MSB (bit 7) of SCFTDR is not transmitted. | | | | | | 0: 8-bit data | | | | | | 1: 7-bit data | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | PE | 0 | R/W | Parity Enable | | | | | | In asynchronous mode, selects whether or not parity bit addition is performed in transmission, and parity bit checking is performed in reception. In clocked synchronous mode, parity bit addition and checking is disabled regardless of the PE bit setting. | | | | | | 0: Parity bit addition and checking disabled | | | | | | 1: Parity bit addition and checking enabled* | | | | | | Note: * When the PE bit is set to 1, the parity (even or odd) specified by the O/E bit is added to transmit data before transmission. In reception, the parity bit is checked for the parity (even or odd) specified by the O/E bit. | | 4 | O/E | 0 | R/W | Parity Mode | | | | | | Selects either even or odd parity for use in parity addition and checking. In asynchronous mode, the O/Ē bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking. In clocked synchronous mode or when parity addition and checking is disabled in asynchronous mode, the O/Ē bit setting is invalid. | | | | | | 0: Even parity | | | | | | 1: Odd parity | | | | | | When even parity is set, parity bit addition is performed in transmission so that the total number of 1-bits in the transmit character plus the parity bit is even. In reception, a check is performed to see if the total number of 1-bits in the receive character plus the parity bit is even. | | | | | | When odd parity is set, parity bit addition is performed in transmission so that the total number of 1-bits in the transmit character plus the parity bit is odd. In reception, a check is performed to see if the total number of 1-bits in the receive character plus the parity bit is odd. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | STOP | 0 | R/W | Stop Bit Length | | | | | | In asynchronous mode, selects 1 or 2 bits as the stop<br>bit length. The stop bit setting is valid only in<br>asynchronous mode. Since the stop bit is not added in<br>clocked synchronous mode, the STOP bit setting is<br>invalid. | | | | | | 0: 1 stop bit* <sup>1</sup> | | | | | | 1: 2 stop bits* <sup>2</sup> | | | | | | In reception, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit; if it is 0, it is treated as the start bit of the next transmit character. | | | | | | Note: 1. In transmission, a single 1-bit (stop bit) is added to the end of a transmit character before it is sent. | | | | | | <ol><li>In transmission, two 1-bits (stop bits) are<br/>added to the end of a transmit character<br/>before it is sent.</li></ol> | | 2 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 1 | CKS1 | 0 | R/W | Clock Select 1 and 0 | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the on-chip baud rate generator. The clock source can be selected from Pck, Pck/4, Pck/16, and Pck/64, according to the setting of bits CKS1 and CKS0. | | | | | | For details of the relationship between clock sources, bit rate register settings, and baud rate, see section21.3.8, Bit Rate Register n (SCBRR). | | | | | | 00: Pck clock | | | | | | 01: Pck/4 clock | | | | | | 10: Pck/16 clock | | | | | | 11: Pck/64 clock | | | | | | Note: Pck = Peripheral Clock | ### 21.3.6 Serial Control Register (SCSCR) SCSCR is a register used to enable/disable transmission/reception by SCIF, serial clock output, interrupt requests, and to select transmission/reception clock source for the SCIF. SCSCR can always be read from and written to by the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|-----|-----|-----|-----|------|---|------|------| | | | _ | | _ | | _ | _ | | TIE | RIE | TE | RE | REIE | _ | CKE1 | CKE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | | Dir M | Initial | - A4 | | |---------|----------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | Enables or disables transmit-FIFO-data-empty interrupt (TXI) request generation when serial transmit data is transferred from SCFTDR to SCTSR, the number of data bytes in SCFTDR falls to or below the transmit trigger set number, and the TDFE flag in SCFSR is set to 1. | | | | | | TXI interrupt requests can be cleared using the following methods: Either by reading 1 from the TDFE flag in SCFSR, writing transmit data exceeding the transmit trigger set number to SCFTDR and then clearing the TDFE flag in SCFSR to 0, or by clearing the TIE bit to 0. | | | | | | Transmit-FIFO-data-empty interrupt (TXI) request disabled | | | | | | Transmit-FIFO-data-empty interrupt (TXI) request enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | Enables or disables generation of a receive-data-full interrupt (RXI) request when the RDF flag or DR flag in SCFSR is set to 1, a receive-error interrupt (ERI) request when the ER flag in SCFSR is set to 1, and a break interrupt (BRI) request when the BRK flag in SCFSR or the ORER flag in SCLSR is set to 1. | | | | | | Receive-data-full interrupt (RXI) request, receive-<br>error interrupt (ERI) request, and break interrupt<br>(BRI) request disabled | | | | | | Receive-data-full interrupt (RXI) request, receive-<br>error interrupt (ERI) request, and break interrupt<br>(BRI) request enabled | | | | | | Note: An RXI interrupt request can be cleared by reading 1 from the RDF or DR flag in SCFSR, then clearing the flag to 0, or by clearing the RIE bit to 0. ERI and BRI interrupt requests can be cleared by reading 1 from the ER, BRK, or ORER flag in SCFSR, then clearing the flag to 0, or by clearing the RIE and REIE bits to 0. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | Enables or disables the start of serial transmission by the SCIF. | | | | | | Serial transmission is started when transmit data is written to SCFTDR while the TE bit is set to 1. | | | | | | 0: Transmission disabled | | | | | | 1: Transmission enabled* | | | | | | Note: SCSMR and SCFCR settings must be made, the transmission format decided, and the transmit FIFO reset, before the TE bit is set to 1. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RE | 0 | R/W | Receive Enable | | | | | | Enables or disables the start of serial reception by the SCIF. | | | | | | Serial reception is started when a start bit is detected in<br>this state in asynchronous mode or a synchronization<br>clock is input while the RE bit is set to 1. | | | | | | It should be noted that clearing the RE bit to 0 does not affect the DR, ER, BRK, RDF, FER, PER flags in SCFSR, and ORER flag in SCLSR, which retain their states. Serial reception begins once the start bit is detected in these states. | | | | | | 0: Reception disabled | | | | | | 1: Reception enabled* | | | | | | Note: * SCSMR and SCFCR settings must be made,<br>the reception format decided, and the receive<br>FIFO reset, before the RE bit is set to 1. | | 3 | REIE | 0 | R/W | Receive Error Interrupt Enable | | | | | | Enables or disables generation of receive-error interrupt (ERI) and break interrupt (BRI) requests. The REIE bit setting is valid only when the RIE bit is 0. | | | | | | Receive-error interrupt (ERI) and break interrupt (BRI) requests can be cleared by reading 1 from the ER, BRK in SCFSR, or ORER flag in SCLSR, then clearing the flag to 0, or by clearing the RIE and REIE bits to 0. When REIE is set to 1, ERI and BRI interrupt requests will be generated even if RIE is cleared to 0. In DMA transfer, this setting is made if the interrupt controller is to be notified of ERI and BRI interrupt requests. | | | | | | Receive-error interrupt (ERI) and break interrupt (BRI) requests disabled | | | | | | Receive-error interrupt (ERI) and break interrupt (BRI) requests enabled | | 2 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CKE1 | 0 | R/W | Clock Enable 1, 0 | | 0 | CKE0 | 0 | R/W | These bits select the SCIF clock source and whether to enable or disable the clock output from the SCIF_SCK pin. The CKE1 and CKE0 bits are used together to specify whether the SCIF_SCK pin functions as a serial clock output pin or a serial clock input pin. Note however that the CKE0 bit setting is valid only when an internal clock is selected as the SCIF clock source (CKE1 = 0). When an external clock is selected (CKE1 = 1), the CKE0 bit setting is invalid. The CKE1 and CKE0 bits must be set before determining the SCIF's operating mode with SCSMR. | | | | | | Asynchronous mode | | | | | | 00: Internal clock/SCIF_SCK pin functions as port by setting SCSPTR register | | | | | | 01: Internal clock/SCIF_SCK pin functions as clock output*1 | | | | | | 1x: External clock/SCIF_SCK pin functions as clock input*2 | | | | | | Clocked synchronous mode | | | | | | 0x: Internal clock/SCIF_SCK pin functions as<br>synchronization clock output | | | | | | 1x: External clock/SCIF_SCK pin functions as<br>synchronization clock input | | | | | | Notes: x: Don't care | | | | | | <ol> <li>Outputs a clock with a frequency 16 times the<br/>bit rate.</li> </ol> | | | | | | Inputs a clock with a frequency 16 times the bit rate. | ### 21.3.7 Serial Status Register n (SCFSR) SCFSR is a 16-bit register that consists of status flags that indicate the operating status of the SCIF. SCFSR can be read from or written to by the CPU at all times. However, 1 cannot be written to flags ER, TEND, TDFE, BRK, RDF, and DR. Also note that in order to clear these flags they must be read as 1 beforehand. The FER flag and PER flag are read-only flags and cannot be modified. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|------|------|------|------|-----|-----|------|------| | | | | | | _ | _ | | | ER | TEND | TDFE | BRK | FER | PER | RDF | DR | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W* | R/W* | R/W* | R/W* | R | R | R/W* | R/W* | Note: \* Only 0 can be written, to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|----------------------------------------------------------------------| | 15 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ER | Value R/W Description 0 R/W* Receive Error Indicates that a framing error of during reception. The ER flag is retains its previous state when cleared to 0. When a receive edata is still transferred to SCFF continues. The FER and PER bits in SCFF determine whether there is a readout data from SCFRDR. 0: No framing error or parity erreception [Clearing conditions] • Power-on reset or manual • When 0 is written to ER aft 1: A framing error or parity erreception [Setting conditions] • When the SCIF checks when dof the receive data is 1 and the stop bit is 0* • When, in reception, the nurreceive data plus the parity parity setting (even or odd) in SCSMR Note: In 2-stop-bit mode, only checked for a value of 1; not checked. 1 R/W* Transmit End Indicates that transmission has valid data in SCFTDR after transfit character. 0: Transmission is in progress [Clearing conditions] • When transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmission has been end [Setting conditions] • Power-on reset or manual of the transmit of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to TEND after readification of the transmit data is written to | Receive Error | | | | | | | Indicates that a framing error or parity error occurred during reception. The ER flag is not affected and retains its previous state when the RE bit in SCSCR is cleared to 0. When a receive error occurs, the receive data is still transferred to SCFRDR, and reception continues. | | | | | | The FER and PER bits in SCFSR can be used to determine whether there is a receive error in the readout data from SCFRDR. | | | | | | No framing error or parity error occurred during reception | | | | | | [Clearing conditions] | | | | | | <ul> <li>Power-on reset or manual reset</li> </ul> | | | | | | <ul> <li>When 0 is written to ER after reading ER = 1</li> </ul> | | | | | | A framing error or parity error occurred during reception | | | | | | [Setting conditions] | | | | | | <ul> <li>When the SCIF checks whether the stop bit at the<br/>end of the receive data is 1 when reception ends,<br/>and the stop bit is 0*</li> </ul> | | | | | | <ul> <li>When, in reception, the number of 1-bits in the<br/>receive data plus the parity bit does not match the<br/>parity setting (even or odd) specified by the O/E bit<br/>in SCSMR</li> </ul> | | | | | | Note: In 2-stop-bit mode, only the first stop bit is checked for a value of 1; the second stop bit is not checked. | | 6 | TEND | 1 | R/W* | Transmit End | | | | | | Indicates that transmission has been ended without valid data in SCFTDR after transmission of the last bit of the transmit character. | | | | | | 0: Transmission is in progress | | | | | | [Clearing conditions] | | | | | | <ul> <li>When transmit data is written to SCFTDR, and 0 is<br/>written to TEND after reading TEND = 1</li> </ul> | | | | | | <ul> <li>When data is written to SCFTDR by the DMAC</li> </ul> | | | | | | 1: Transmission has been ended | | | | | | [Setting conditions] | | | | | | Power-on reset or manual reset | | | | | | When the TE bit in SCSCR is 0 | | | | | | <ul> <li>When there is no transmit data in SCFTDR after<br/>transmission of the last bit of a 1-byte serial<br/>transmit character</li> </ul> | | | | | | <ul> <li>[Setting conditions]</li> <li>Power-on reset or manual reset</li> <li>When the TE bit in SCSCR is 0</li> <li>When there is no transmit data in SCFTDR af transmission of the last bit of a 1-byte serial</li> </ul> | | | | Initial | | | | | | |-----|----------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | 5 | TDFE | 1 | R/W* | Transmit FIFO Data Empty | | | | | | | | | Indicates that data has been transferred from SCFTDR to SCTSR, the number of data bytes in SCFTDR has fallen to or below the transmit trigger data number set by bits TTRG1 and TTRG0 in SCFCR, and new transmit data can be written to SCFTDR. | | | | | | | | | A number of transmit data bytes exceeding the transmit trigger set number have been written to SCFTDR | | | | | | | | | [Clearing conditions] | | | | | | | | | <ul> <li>When transmit data exceeding the transmit trigger<br/>set number is written to SCFTDR after reading<br/>TDFE = 1, and 0 is written to TDFE</li> </ul> | | | | | | | | | <ul> <li>When transmit data exceeding the transmit trigger<br/>set number is written to SCFTDR by the DMAC</li> </ul> | | | | | | | | | set number is written to SCFTDR by the DMAC 1: The number of transmit data bytes in SCFTDR d not exceed the transmit trigger set number (Initia value) | | | | | | | | | [Setting conditions] | | | | | | | | | Power-on reset or manual reset | | | | | | | | | <ul> <li>When the number of SCFTDR transmit data bytes<br/>falls to or below the transmit trigger set number as<br/>the result of a transmit operation*</li> </ul> | | | | | | | | | Note: As SCFTDR is a 64-byte FIFO register, the maximum number of bytes that can be written when TDFE = 1 is 64 - (transmit trigger set number). Data written in excess of this will be ignored. SCTFDR indicates the number of data bytes transmitted to SCFTDR. | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | |-----|----------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 4 | BRK | 0 | R/W* | Break Detect | | | | | | | | | | | Indicates that a receive data break signal has been detected. | | | | | | | | | | | 0: A break signal has not been received | | | | | | | | | | | [Clearing conditions] | | | | | | | | | | | Power-on reset or manual reset | | | | | | | | | | | • When 0 is written to BRK after reading BRK = 1 | | | | | | | | | | | 1: A break signal has been received* | | | | | | | | | | | [Setting condition] | | | | | | | | | | | <ul> <li>When data with a framing error is received, followed<br/>by the space "0" level (low level) for at least one<br/>frame length</li> </ul> | | | | | | | | | | | Note: When a break is detected, the receive data (H'00) following detection is not transferred to SCFRDR. When the break ends and the receive signal returns to mark "1", receive data transfer is resumed. | | | | | | | 3 | FER | 0 | R | Framing Error | | | | | | | | | | | In asynchronous mode, indicates whether or not a framing error has been found in the data that is to be read next from SCFRDR. | | | | | | | | | | | 0: There is no framing error that is to be read from SCFRDR | | | | | | | | | | | [Clearing conditions] | | | | | | | | | | | Power-on reset or manual reset | | | | | | | | | | | When there is no framing error in the data that is to<br>be read next from SCFRDR | | | | | | | | | | | 1: There is a framing error that is to be read from SCFRDR | | | | | | | | | | | [Setting condition] | | | | | | | | | | | When there is a framing error in the data that is to<br>be read next from SCFRDR | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------| | 2 | PER | 0 | R | Parity Error | | | | | | In asynchronous mode, indicates whether or not a parity error has been found in the data that is to be read next from SCFRDR. | | | | | | 0: There is no parity error that is to be read from SCFRDR | | | | | | [Clearing conditions] | | | | | | Power-on reset or manual reset | | | | | | <ul> <li>When there is no parity error in the data that is to<br/>be read next from SCFRDR</li> </ul> | | | | | | 1: There is a parity error in the receive data that is to be read from SCFRDR | | | | | | [Setting condition] | | | | | | <ul> <li>When there is a parity error in the data that is to be<br/>read next from SCFRDR</li> </ul> | | | | Initial | | | | | | | | |-----|----------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | | | 1 | RDF | 0 | R/W* | Receive FIFO Data Full | | | | | | | | | | | Indicates that the received data has been transferred from SCRSR to SCFRDR, and the number of receive data bytes in SCFRDR is equal to or greater than the receive trigger number set by bits RTRG1 and RTRG0 in SCFCR. | | | | | | | | | | | 0: The number of receive data bytes in SCFRDR is less than the receive trigger set number | | | | | | | | | | | [Clearing conditions] | | | | | | | | | | | Power-on reset or manual reset | | | | | | | | | | | <ul> <li>When SCFRDR is read until the number of receive<br/>data bytes in SCFRDR falls below the receive<br/>trigger set number after reading RDF = 1, and 0 is<br/>written to RDF</li> </ul> | | | | | | | | | | | | <ul> <li>When SCFRDR is read by the DMAC until the<br/>number of receive data bytes in SCFRDR falls<br/>below the receive trigger set number</li> </ul> | | | | | | | | | | The number of receive data bytes in SCFRDR is equal to or greater than the receive trigger set number | | | | | | | | | | | [Setting condition] | | | | | | | | | | | When SCFRDR contains at least the receive trigger | | | | | | | | | | | set number of receive data bytes* | | | | | | | | | | | Note: SCFRDR is a 64-byte FIFO register. When RDF = 1, at least the receive trigger set number of data bytes can be read. If all the data in SCFRDR is read and another read is performed, the data value will be undefined. The number of receive data bytes in SCFRDR is indicated by SCRFDR. | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | |-----|----------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0 | DR | 0 | R/W* | Receive Data Ready | | | | | | | | | | In asynchronous mode, indicates that there are fewer than the receive trigger set number of data bytes in SCFRDR, and no further data has arrived for at least 15 etu after the stop bit of the last data received. This is not set when using clocked synchronous mode. | | | | | | | there | | | Reception is in progress or has ended normally and there is no receive data left in SCFRDR | | | | | | | | | | [Clearing conditions] | | | | | | | | | | Power-on reset or manual reset | | | | | | | | | | <ul> <li>When all the receive data in SCFRDR has been<br/>read after reading DR = 1, and 0 is written to DR</li> </ul> | | | | | | | | | | <ul> <li>When all the receive data in SCFRDR has been<br/>read by the DMAC</li> </ul> | | | | | | | | | | 1: No further receive data has arrived | | | | | | | | | | [Setting condition] | | | | | | | | | | <ul> <li>When SCFRDR contains fewer than the receive<br/>trigger set number of receive data bytes, and no<br/>further data has arrived for at least 15 etu after the<br/>stop bit of the last data received*</li> </ul> | | | | | | | | | | [Legend] etu: Elementary time unit (time for transfer of 1 bit) | | | | | | | | | | Note: Equivalent to 1.5 frames with an 8-bit, 1-stop-bit format. | | | | | Note: \* Only 0 can be written, to clear the flag. #### 21.3.8 Bit Rate Register n (SCBRR) SCBRR is an 8-bit register that set the serial transmission/reception bit rate in accordance with the baud rate generator operating clock selected by bits CKS1 and CKS0 in SCSMR. SCBRR can always be read from and written to by the CPU. The SCBRR setting is found from the following equation. Asynchronous mode: $$N = \frac{Pck}{64 \times 2^{2n-1} \times B} \times 10^{6} - 1$$ Clocked synchronous mode: $$N = \frac{Pck}{8 \times 2^{2n-1} \times B} \times 10^{6} - 1$$ Where B: Bit rate (bit/s) N: SCBRR setting for baud rate generator $(0 \le N \le 255)$ Pck: Peripheral module operating frequency (MHz) n: 0 to 3 (See table 21.4 for the relation between n and the clock.) **Table 21.4 SCSMR Settings** | | | SCSMR Setting | | | | | | | |---|----------------------------------------|---------------|------|--|--|--|--|--| | n | <b>Baud Rate Generator Input Clock</b> | CKS1 | CKS0 | | | | | | | 0 | Pck | 0 | 0 | | | | | | | 1 | Pck/4 | 0 | 1 | | | | | | | 2 | Pck/16 | 1 | 0 | | | | | | | 3 | Pck/64 | 1 | 1 | | | | | | The bit rate error in asynchronous mode is found from the following equation: Error (%) = $$\left\{ \frac{\text{Pck} \times 10^6}{(\text{N} + 1) \times \text{B} \times 64 \times 2^{2\text{n} - 1}} - 1 \right\} \times 100$$ ### 21.3.9 FIFO Control Register n (SCFCR) SCFCR performs data count resetting and trigger data number setting for transmit and receive FIFO registers, and also contains a loopback test enable bit. SCFCR can always be read from and written to by the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|-------------|-------------|-------------|-------|-------|-------|-------|------|------|------|------| | | _ | _ | _ | _ | _ | RST<br>RG2* | RST<br>RG1* | RST<br>RG0* | RTRG1 | RTRG0 | TTRG1 | TTRG0 | MCE* | TFCL | RFCL | LOOP | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R/W Note: \* Reserved bit in channel 1. | | | Initial | | | |----------|----------|------------------|-----|---------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 11 | _ | All 0 | R | Reserved | | | | should always be | | These bits are always read as 0. The write value should always be 0. | | 10 | RSTRG2* | 0 | R/W | SCIF0_RTS Output Active Trigger | | 9 | RSTRG1* | 0 | R/W | The SCIFO_RTS signal becomes high when the | | 8 | RSTRG0* | 0 | R/W | number of receive data stored in SCFRDR exceeds the trigger number shown below. | | | | | | 000:63 | | | | | | 001:1 | | | | | | 010:8 | | | | | | 011:16 | | | | | | 100:32 | | | | | | 101:48 | | | | | | 110:54 | | | | | | 111:60 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RTRG1 | 0 | R/W | Receive FIFO Data Number Trigger | | 6 | RTRG0 | 0 | R/W | These bits are used to set the number of receive data bytes that sets the RDF flag in SCFSR. | | | | | | The RDF flag is set when the number of receive data bytes in SCFRDR is equal to or greater than the trigger set number shown below. | | | | | | 00:1 | | | | | | 01:16 | | | | | | 10:32 | | | | | | 11:48 | | 5 | TTRG1 | 0 | R/W | Transmit FIFO Data Number Trigger | | 4 | TTRG0 | 0 | R/W | These bits are used to set the number of remaining transmit data bytes that sets the TDFE flag in SCFSR. The TDFE flag is set when the number of transmit data bytes in SCFTDR is equal to or less than the trigger set number shown below. | | | | | | 00: 32 (32) | | | | | | 01:16 (48) | | | | | | 10: 2 (62) | | | | | | 11: 0 (64) | | | | | | Note: Figures in parentheses are the number of empty bytes in SCFTDR when the flag is set. | | 3 | MCE* | 0 | R/W | Modem Control Enable | | | | | | Enables the SCIF0_CTS and SCIF0_RTS modem control signals. Always set the MCE bit to 0 in clocked synchronous mode. | | | | | | 0: Modem signals disabled | | | | | | 1: Modem signals enabled | | | | | | Note: When the MCE bit is 0, SCIF0_CTS is fixed at active-0 regardless of the input value, and SCIF0_RTS output is also fixed at 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TFCL | 0 | R/W | Transmit FIFO Data Count Register Clear | | | | | | Clears the transmit FIFO data count register to 0. | | | | | | 0: Clear operation disabled | | | | | | 1: Clear operation enabled | | | | | | Note: A reset operation is performed in the event of a power-on reset or manual reset. | | 1 | RFCL | 0 | R/W | Receive FIFO Data Count Register Clear | | | | | | Clears the transmit FIFO data count register to 0. | | | | | | 0: Clear operation disabled | | | | | | 1: Clear operation enabled | | | | | | Note: A reset operation is performed in the event of a power-on reset or manual reset. | | 0 | LOOP | 0 | R/W | Loopback Test | | | | | | Internally connects the transmit output pin (SCIF_TXD) and receive input pin (SCIF_RXD), and the SCIFO_RTS pin and SCIFO_CTS pin (for channel 0), enabling loopback testing. | | | | | | 0: Loopback test disabled | | | | | | 1: Loopback test enabled | Note: \* Only channel 0. Reserved bit in channel 1. # 21.3.10 Transmit FIFO Data Count Register n (SCTFDR) SCTFDR is a 16-bit register that indicates the number of transmit data bytes stored in SCFTDR. SCTFDR can always be read from the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|---|----|----|----|----|----|----|----| | | _ | | _ | _ | _ | | _ | _ | _ | T6 | T5 | T4 | Т3 | T2 | T1 | T0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |---------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 7 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 6 to 0 | T6 to T0 | All 0 | R | These bits show the number of untransmitted data bytes in SCFTDR. A value of H'00 indicates that there is no transmit data, and a value of H'40 indicates that SCFTDR is full of transmit data. | # 21.3.11 Receive FIFO Data Count Register n (SCRFDR) SCRFDR is a 16-bit register that indicates the number of receive data bytes stored in SCFRDR. SCRFDR can always be read from the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|---|----|----|----|----|----|----|----| | | _ | _ | | _ | | _ | _ | - | | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |---------|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 7 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 6 to 0 | R6 to R0 | All 0 | R | These bits show the number of receive data bytes in SCFRDR. A value of H'00 indicates that there is no receive data, and a value of H'40 indicates that SCFRDR is full of receive data. | #### 21.3.12 Serial Port Register n (SCSPTR) SCSPTR is a 16-bit readable/writable register that controls input/output and data for the port pins multiplexed with the serial communication interface (SCIF) pins at all times. Input data can be read from the SCIF\_RXD pin, output data written to the SCIF\_TXD pin, and breaks in serial transmission/reception controlled, by means of bits 1 and 0. All SCSPTR bits except bits 6, 4, 2, and 0 are initialized to 0 by a power-on reset or manual reset; the value of bits 6, 4, 2, and 0 is undefined. SCSPTR is not initialized in the module standby state. Note that when reading data via a serial port pin in the SCIF, the peripheral clock value from 2 cycles before is read. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|------------|------------|------------|------------|-----------|-----------|------------|------------| | | | _ | _ | _ | _ | _ | _ | _ | RTS<br>IO* | RTS<br>DT* | CTS<br>IO* | CTS<br>DT* | SCK<br>IO | SCK<br>DT | SPB2<br>IO | SPB2<br>DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | 0 | _ | 0 | _ | 0 | _ | | R/W: | R | R | R | R | R | R | R | R | R/W Note: \* Reserved bit in channel 1 | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 | RTSIO* | 0 | R/W | Serial Port SCIF0_RTS Port Input/Output | | | | | | Specifies the serial port SCIF0_RTS pin input/output condition. When actually setting the SCIF0_RTS pin as a port output pin to output the value set by the RTSDT bit, the MCE bit in SCFCR should be cleared to 0. | | | | | | 0: RTSDT bit value is not output to SCIF0_RTS pin | | | | | | 1: RTSDT bit value is output to SCIF0_RTS pin | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RTSDT* | _ | R/W | Serial Port SCIF0_RTS Port Data | | | | | | Specifies the serial port SCIFO_RTS pin input/output data. Input or output is specified by the RTSIO bit. In output mode, the RTSDT bit value is output to the SCIFO_RTS pin. The SCIFO_RTS pin value is read from the RTSDT bit regardless of the value of the RTSIO bit. The initial value of this bit after a power-on reset or manual reset is undefined. | | | | | | 0: Input/output data is low-level | | | | | | 1: Input/output data is high-level | | 5 | CTSIO* | 0 | R/W | Serial Port SCIF0_CTS Port Input/Output | | | | | | Specifies the serial port SCIFO_CTS pin input/output condition. When actually setting the SCIFO_CTS pin as a port output pin to output the value set by the CTSDT bit, the MCE bit in SCFCR should be cleared to 0. | | | | | | 0: CTSDT bit value is not output to SCIF0_CTS pin | | | | | | 1: CTSDT bit value is output to SCIF0_CTS pin | | 4 | CTSDT* | _ | R/W | Serial Port SCIF0_CTS Port Data | | | | | | Specifies the serial port SCIFO_CTS pin input/output data. Input or output is specified by the CTSIO bit. In output mode, the CTSDT bit value is output to the SCIFO_CTS pin. The SCIFO_CTS pin value is read from the CTSDT bit regardless of the value of the CTSIO bit. The initial value of this bit after a power-on reset or manual reset is undefined. | | | | | | 0: Input/output data is low-level | | | | | | 1: Input/output data is high-level | | 3 | SCKIO | 0 | R/W | Serial Port Clock Port Input/Output | | | | | | Specifies the serial port SCIF_SCK pin input/output condition. When actually setting the SCIF_SCK pin as a port output pin to output the value set by the SCKDT bit, the CKE1 and CKE0 bits in SCSCR should be cleared to 0. | | | | | | 0: SCKDT bit value is not output to SCIF_SCK pin | | | | | | 1: SCKDT bit value is output to SCIF_SCK pin | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | SCKDT | _ | R/W | Serial Port Clock Port Data | | | | | | Specifies the serial port SCIF_SCK pin input/output data. Input or output is specified by the SCKIO bit. In output mode, the SCKDT bit value is output to the SCIF_SCK pin. The SCIF_SCK pin value is read from the SCKDT bit regardless of the value of the SCKIO bit. The initial value of this bit after a power-on reset or manual reset is undefined. | | | | | | 0: Input/output data is low-level | | | | | | 1: Input/output data is high-level | | 1 | SPB2IO | 0 | R/W | Serial Port Break Input/Output | | | | | | Specifies the serial port SCIF_TXD pin output condition. When actually setting the SCIF_TXD pin as a port output pin to output the value set by the SPB2DT bit, the TE bit in SCSCR should be cleared to 0. | | | | | | 0: SPB2DT bit value is not output to the SCIF_TXD pin | | | | | | 1: SPB2DT bit value is output to the SCIF_TXD pin | | 0 | SPB2DT | _ | R/W | Serial Port Break Data | | | | | | Specifies the serial port SCIF_RXD pin input data and SCIF_TXD pin output data. The SCIF_TXD pin output condition is specified by the SPB2IO bit. When the SCIF_TXD pin is designated as an output, the value of the SPB2DT bit is output to the SCIF_TXD pin. The SCIF_RXD pin value is read from the SPB2DT bit regardless of the value of the SPB2IO bit. The initial value of this bit after a power-on reset or manual reset is undefined. | | | | | | 0: Input/output data is low-level | | Note: * | Only obone | | | 1: Input/output data is high-level | Note: \* Only channel 0. Reserved bit in channel 1. # 21.3.13 Line Status Register n (SCLSR) | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|------| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | ORER | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W* | Note: \* Only 0 can be written, to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIL Name | | | <u> </u> | | 15 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | ORER | 0 | R/W* | Overrun Error | | | | | | Indicates that an overrun error occurred during reception, causing abnormal termination. | | | | | | Reception in progress, or reception has ended normally | | | | | | [Clearing conditions] | | | | | | Power-on reset or manual reset | | | | | | • When 0 is written to ORER after reading ORER = 1 | | | | | | The ORER flag is not affected and retains its previous state when the RE bit in SCSCR is cleared to 0. | | | | | | 1: An overrun error occurred during reception | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed while<br/>SCFRDR receives 64-byte data (SCFRDR is full)</li> </ul> | | | | | | The receive data prior to the overrun error is retained in SCFRDR, and the data received subsequently is lost. Serial reception cannot be continued while the ORER flag is set to 1. | Note: \* Only 0 can be written, to clear the flag. # 21.3.14 Serial Error Register n (SCRER) SCRER is a 16-bit register that indicates the number of receive errors in the data in SCFRDR. SCRER can always be read from the CPU. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|------|------|------|------|------|------|---|---|------|------|------|------|------|------| | | _ | _ | PER5 | PER4 | PER3 | PER2 | PER1 | PER0 | _ | _ | FER5 | FER4 | FER3 | FER2 | FER1 | FER0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------| | 15, 14 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 13 | PER5 | 0 | R | Number of Parity Errors | | 12 | PER4 | 0 | R | These bits indicate the number of data bytes in which a | | 11 | PER3 | 0 | R | parity error occurred in the receive data stored in SCFRDR. | | 10 | PER2 | 0 | R | After the ER bit in SCFSR is set, the value indicated by | | 9 | PER1 | 0 | R | bits PER5 to PER0 is the number of data bytes in | | 8 | PER0 | 0 | R | which a parity error occurred. | | | | | | If all 64 bytes of receive data in SCFRDR have parity errors, the value indicated by bits PER5 to PER0 will be 0. | | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 | FER5 | 0 | R | Number of Framing Errors | | 4 | FER4 | 0 | R | These bits indicate the number of data bytes in which a | | 3 | FER3 | 0 | R | framing error occurred in the receive data stored in SCFRDR. | | 2 | FER2 | 0 | R | | | 1 | FER1 | 0 | R | After the ER bit in SCFSR is set, the value indicated by bits FER5 to FER0 is the number of data bytes in which | | 0 | FER0 | 0 | R | a framing error occurred. | | | | | | If all 64 bytes of receive data in SCFRDR have framing errors, the value indicated by bits FER5 to FER0 will be 0. | ### 21.4 Operation #### 21.4.1 Overview The SCIF can carry out serial communication in asynchronous mode, in which synchronization is achieved character by character and in synchronous mode, in which synchronization is achieved with clock pulses. For details on asynchronous mode, see section 21.4.2, Operation in Asynchronous Mode. 64-stage FIFO buffers are provided for both transmission and reception, reducing the CPU overhead, and enabling fast and continuous communication to be performed. SCIFO\_RTS and SCIFO\_CTS signals are also provided as modem control signals (channel 0 only). The serial transfer format is selected using SCSMR, as shown in table 21.4. The SCIF clock source is determined by the combination of the $C/\overline{A}$ bit in SCSMR and the CKE1 and CKE0 bits in SCSCR, as shown in table 21.5. Note: Since the operations are the same in each channel except for the modem control, the channel number n (n = 0, 1) is omitted in the description below. ### **Asynchronous Mode:** - Data length: Choice of 7 or 8 bits - LSB first for data transmission/reception - Choice of parity addition and addition of 1 or 2 stop bits (the combination of these parameters determines the transfer format and character length) - Detection of framing errors, parity errors, receive-FIFO-data-full state, overrun errors, receive-data-ready state, and breaks, during reception - Indication of the number of data bytes stored in the transmit and receive FIFO registers - Choice of internal (peripheral clock: Pck) or external clock (SCIF\_SCK input clock) as SCIF clock source When internal clock is selected: The SCIF operates on the baud rate generator clock and can output a clock with frequency of 16 times the bit rate from SCIF\_SCK pin. When external clock is selected: A clock with a frequency of 16 times the bit rate must be input (the on-chip baud rate generator is not used). ### **Clocked Synchronous Mode:** - Data length: Fixed at 8 bits - LSB first for data transmission/reception - Detection of overrun errors during reception - Choice of internal or external clock input from SCIF SCK pin as SCIF clock source When internal clock (peripheral clock: Pck) is selected: The SCIF operates on the baud rate generator clock and a serial clock is output to external devices. When external clock (SCIF\_SCK input clock) is selected: The on-chip baud rate generator is not used and the SCIF operates on the input serial clock. Table 21.5 SCSMR Settings for Serial Transfer Format Selection | SCSMR Settings | | | | | SCIF Transfer Format | | | | | | |----------------|---------------|--------------|----------------|--------------------------|----------------------|---------------|--------------------|--|--|--| | Bit 7:<br>C/Ā | Bit 6:<br>CHR | Bit 5:<br>PE | Bit 3:<br>STOP | <br>Mode | Data<br>Length | Parity<br>Bit | Stop Bit<br>Length | | | | | 0 | 0 | 0 | 0 | Asynchronous mode | 8-bit data | No | 1 bit | | | | | | | | 1 | | | | 2 bits | | | | | | | 1 | 0 | <del></del> | | Yes | 1 bit | | | | | | | | 1 | <del></del> | | | 2 bits | | | | | | 1 | 0 | 0 | | 7-bit data | No | 1 bit | | | | | | | | 1 | | | | 2 bits | | | | | | | 1 | 0 | <del></del> | | Yes | 1 bit | | | | | | | | 1 | | | | 2 bits | | | | | 1 | Х | Х | Х | Clocked synchronous mode | 8-bit data | No | No | | | | Note: x: Don't care Table 21.6 SCSMR and SCSCR Settings for SCIF Clock Source Selection | SCSMR | scsc | R Settings | | | SCK Pin Function | | | | | |---------------|----------------|----------------|---------------------|-----------------|-------------------------------------------------------|--|--|--|--| | Bit 7:<br>C/Ā | Bit 1:<br>CKE1 | Bit 0:<br>CKE0 | <br>Mode | Clock<br>Source | | | | | | | 0 | 0 | 0 | Asynchronous | Internal | SCIF does not use SCIF_SCK pin | | | | | | | | 1 | mode — | | Outputs clock with frequency of 16 times the bit rate | | | | | | | 1 | 0 | <del>_</del> | External | Inputs clock with frequency of 16 | | | | | | | | 1 | <del>_</del> | | times the bit rate | | | | | | 1 | 0 | 0 | Clocked | Internal | Outputs synchronization clock | | | | | | | | 1 | synchronous<br>mode | | | | | | | | | 1 | 0 | _ mode | External | Inputs synchronization clock | | | | | | | | 1 | _ | | | | | | | ### 21.4.2 Operation in Asynchronous Mode In asynchronous mode, a character that consists of data with a start bit indicating the start of communication and a stop bit indicating the end of communication is transmitted or received. In this mode, serial communication is performed with synchronization achieved character by character. Inside the SCIF, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and receiver have a 64-stage FIFO buffer structure, so that data can be read or written during transmission or reception, enabling continuous data transmission and reception. Figure 21.7 shows the general format for asynchronous serial communication. In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCIF monitors the transmission line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. One character in serial communication consists of a start bit (low level), followed by transmit/receive data (LSB-first; from the lowest bit), a parity bit (high or low level), and finally stop bits (high level). In reception in asynchronous mode, the SCIF synchronizes with the fall of the start bit. Receive data can be latched at the middle of each bit because the SCIF samples data at the eighth clock which has a frequency of 16 times the bit rate. Figure 21.7 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, and Two Stop Bits) ### (1) Data Transfer Format Table 21.7 shows the data transfer formats that can be used. Any of 8 transfer formats can be selected according to the SCSMR settings. **Table 21.7 Serial Transfer Formats (Asynchronous Mode)** | SCSMR Settings | | Serial Transfer Format and Frame Length | | | | | | | | | | | | | | |----------------|----|-----------------------------------------|---|------------|---|---|----------|-----|---|---|------|------|------|------|--| | CHR | PE | STOP | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | 0 | 0 | 0 | S | 8-bit data | | | | | | | | STOP | • | | | | 0 | 0 | 1 | S | 8-bit data | | | | | | | STOP | STOP | • | | | | 0 | 1 | 0 | S | 8-bit data | | | | | | | Р | STOP | | | | | 0 | 1 | 1 | S | | | | 8-bit da | ıta | | | | Р | STOP | STOP | | | 1 | 0 | 0 | S | | | | 7-bit da | ıta | | | STOP | • | | | | | 1 | 0 | 1 | S | | | | 7-bit da | ıta | | | STOP | STOP | • | | | | 1 | 1 | 0 | S | | | | 7-bit da | ıta | | | Р | STOP | • | | | | 1 | 1 | 1 | s | | | | 7-bit da | ıta | | | Р | STOP | STOP | i | | ### [Legend] S : Start bit STOP : Stop bit P : Parity bit #### (2) Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCIF\_SCK pin can be selected as the SCIF's serial clock, according to the settings of the $C/\overline{A}$ bit in SCSMR and the CKE1 and CKE0 bits in SCSCR. For details of SCIF clock source selection, see table 21.5. When an external clock is input at the SCIF\_SCK pin, the clock frequency should be 16 times the bit rate used. When the SCIF is operated on an internal clock, a clock whose frequency is 16 times the bit rate is output from the SCIF\_SCK pin. #### (3) SCIF Initialization (Asynchronous Mode) Before transmitting and receiving data, it is necessary to clear the TE and RE bits in SCSCR to 0, then initialize the SCIF as described below. When the operating mode or transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change using the following procedure. - 1. When the TE bit is cleared to 0, SCTSR is initialized. Note that clearing the TE and RE bits to 0 does not change the contents of SCFSR, SCFTDR, or SCFRDR. - 2. The TE bit should be cleared to 0 after all transmit data has been sent and the TEND flag in SCFSR has been set. TEND can also be cleared to 0 during transmission, but the data being transmitted will go to the mark state after the clearance. Before setting TE again to start transmission, the TFRST bit in SCFCR should first be set to 1 to reset SCFTDR. - 3. When an external clock is used the clock should not be stopped during operation, including initialization, since operation will be unreliable in this case. Figure 21.8 shows a sample SCIF initialization flowchart. Figure 21.8 Sample SCIF Initialization Flowchart #### (4) Serial Data Transmission (Asynchronous Mode): Figure 21.9 shows a sample flowchart for serial transmission. Use the following procedure for serial data transmission after enabling the SCIF for transmission. Figure 21.9 Sample Serial Transmission Flowchart In serial transmission, the SCIF operates as described below. - 1. When data is written into SCFTDR, the SCIF transfers the data from SCFTDR to SCTSR and starts transmitting. Confirm that the TDFE flag in SCFSR is set to 1 before writing transmit data to SCFTDR. The number of data bytes that can be written is at least 64 (transmit trigger setting). - 2. When data is transferred from SCFTDR to SCTSR and transmission is started, consecutive transmit operations are performed until there is no transmit data left in SCFTDR. When the number of transmit data bytes in SCFTDR falls to or below the transmit trigger number set in SCFCR, the TDFE flag is set. If the TIE bit in SCSCR is set to 1 at this time, a transmit-FIFO-data-empty interrupt (TXI) request is generated. The serial transmit data is sent from the SCIF\_TXD pin in the following order. - (a) Start bit: One 0-bit is output. - (b) Transmit data: 8-bit or 7-bit data is output in LSB-first order. - (c) Parity bit: One parity bit (even or odd parity) is output. A format in which a parity bit is not output can also be selected. - (d) Stop bit(s): One or two 1-bits (stop bits) are output. - (e) Mark state: 1 is output continuously until the start bit that starts the next transmission is sent. - 3. The SCIF checks the SCFTDR transmit data at the timing for sending the stop bit. If data is present, the data is transferred from SCFTDR to SCTSR, the stop bit is sent, and then serial transmission of the next frame is started. - If there is no transmit data after the stop bit is sent, the TEND flag in SCFSR is set to 1, the stop bit is sent, and then the line goes to the mark state in which 1 is output from the SCIF\_TXD pin. Figure 21.10 shows an example of the operation for transmission in asynchronous mode. Figure 21.10 Sample SCIF Transmission Operation (Example with 8-Bit Data, Parity, One Stop Bit) 4. When modem control is enabled, transmission can be stopped and restarted in accordance with the SCIFO\_CTS input value. When SCIFO\_CTS is set to 1 during transmission, the line goes to the mark state after transmission of one frame. When SCIFO\_CTS is set to 0, the next transmit data is output starting from the start bit. Figure 21.11 shows an example of the operation when modem control is used. Figure 21.11 Sample Operation Using Modem Control (SCIFO\_CTS) (Only in Channel 0) ### (5) Serial Data Reception (Asynchronous Mode) Figure 21.12 shows a sample flowchart for serial reception. Use the following procedure for serial data reception after enabling the SCIF for reception. Figure 21.12 Sample Serial Reception Flowchart (1) Figure 21.12 Sample Serial Reception Flowchart (2) In serial reception, the SCIF operates as described below. - 1. The SCIF monitors the transmission line, and if a 0-start bit is detected, performs internal synchronization and starts reception. - 2. The received data is stored in SCRSR in LSB-to-MSB order. - 3. The parity bit and stop bit are received. - After receiving these bits, the SCIF carries out the following checks. - (a) Stop bit check: The SCIF checks whether the stop bit is 1. If there are two stop bits, only the first is checked. - (b) The SCIF checks whether receive data can be transferred from SCRSR to SCFRDR.\* - (c) Overrun error check: The SCIF checks that the ORER flag is 0, indicating that no overrun error has occurred \* - (d) Break check: The SCIF checks that the BRK flag is 0, indicating that the break state is not set.\* - If (b), (c), and (d) checks are passed, the receive data is stored in SCFRDR. - Note: \* Reception continues even when a parity error or framing error occurs. - 4. If the RIE bit in SCSCR is set to 1 when the RDF or DR flag changes to 1, a receive-FIFO-data-full interrupt (RXI) request is generated. - If the RIE bit or REIE bit in SCSCR is set to 1 when the ER flag changes to 1, a receive-error interrupt (ERI) request is generated. - If the RIE bit or REIE bit in SCSCR is set to 1 when the BRK or ORER flag changes to 1, a break reception interrupt (BRI) request is generated. Figure 21.13 shows an example of the operation for reception in asynchronous mode. Figure 21.13 Sample SCIF Receive Operation (Example with 8-Bit Data, Parity, One Stop Bit) 5. When modem control is enabled, the SCIFO\_RTS signal is output when SCFRDR is empty. When SCIFO\_RTS is 0, reception is possible. When SCIFO\_RTS is 1, this indicates that SCFRDR contains bytes of data equal to or more than the SCIFO\_RTS output active trigger number. The SCIFO\_RTS output active trigger value is specified by bits 10 to 8 in the FIFO control register (SCFCR). For details, see section 21.3.9, FIFO Control Register n (SCFCR). In addition, SCIFO\_RTS is also 1 when the RE bit in SCSCR is cleared to 0. Figure 21.14 shows an example of the operation when modem control is used. Figure 21.14 Sample Operation Using Modem Control (SCIFO\_RTS) (Only in Channel 0) #### 21.4.3 **Operation in Clocked Synchronous Mode** Clocked synchronous mode, in which data is transmitted or received in synchronization with clock pulses, is suitable for fast serial communication. Since the transmitter and receiver are independent units in the SCIF, full-duplex communication can be achieved by sharing the clock. Both the transmitter and receiver have a 64-stage FIFO buffer structure, so that data can be read or written during transmission or reception, enabling continuous data transfer and reception. Figure 21.15 shows the general format for clocked synchronous communication. Figure 21.15 Data Format in Clocked Synchronous Communication In clocked synchronous serial communication, data on the communication line is output from one fall of the synchronization clock to the next fall. Data is guaranteed to be accurate at the start of the synchronization clock. In serial communication, each character is output starting with the LSB and ending with the MSB. After the MSB is output, the communication line remains in the state of the last data. In clocked synchronous mode, the SCIF receives data in synchronization with the rise of the synchronization clock. #### **Data Transfer Format (1)** A fixed 8-bit data format is used. No parity bit can be added. #### (2) Clock Either an internal clock generated by the on-chip baud rate generator or an external synchronization clock input at the SCIF\_SCK pin can be selected as the SCIF's serial clock, according to the settings of the $C/\overline{A}$ bit in SCSMR and the CKE1 and CKE0 bits in SCSCR. For details of SCIF clock source selection, see table 17.5. When the SCIF is operated on an internal clock, the synchronization clock is output from the SCIF\_SCK pin. Eight synchronization clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. When an internal clock is selected in a receive operation only, as long as the RE bit in SCSCR is set to 1, clock pulses are output until the number of receive data bytes in the receive FIFO data register reaches the receive trigger number. #### (3) SCIF Initialization (Clocked Synchronous Mode): Before transmitting and receiving data, it is necessary to clear the TE and RE bits in SCSCR to 0, then initialize the SCIF as described below. When changing the operating mode or transfer format, etc., the TE and RE bits must be cleared to 0 before making the change using the following procedure. When the TE bit is cleared to 0, SCTSR is initialized. Note that clearing the RE bit to 0 does not initialize the RDF, PER, FER, or ORER flag state or change the contents of SCFRDR. Figure 21.16 shows a sample SCIF initialization flowchart. Figure 21.16 Sample SCIF Initialization Flowchart REJ09B0158-0100 #### (4) Serial Data Transmission (Clocked Synchronous Mode) Figure 21.17 shows a sample flowchart for serial transmission. Use the following procedure for serial data transmission after enabling the SCIF for transmission. Figure 21.17 Sample Serial Transmission Flowchart In serial transmission, the SCIF operates as described below. 1. When data is written into SCFTDR, the SCIF transfers the data from SCFTDR to SCTSR and starts transmitting. Confirm that the TDFE flag in SCFSR is set to 1 before writing transmit data to SCFTDR. The number of data bytes that can be written is at least 64 (transmit trigger setting). 2. When data is transferred from SCFTDR to SCTSR and transmission is started, consecutive transmit operations are performed until there is no transmit data left in SCFTDR. When the number of transmit data bytes in SCFTDR falls to or below the transmit trigger number set in SCFCR, the TDFE flag is set. If the TIE bit in SCSCR is set to 1 at this time, a transmit-FIFO-data-empty interrupt (TXI) request is generated. If clock output mode is selected, the SCIF outputs eight synchronization clock pulses for each data. When the external clock is selected, data is output in synchronization with the input clock. The serial transmit data is sent from the SCIF\_TXD pin in the LSB-first order. - 3. The SCIF checks the SCFTDR transmit data at the timing for sending the last bit. If data is present, the data is transferred from SCFTDR to SCTSR, and then serial transmission of the next frame is started. If there is no transmit data, the TEND flag in SCFSR is set to 1 after the last bit is sent, and the transmit data pin (SCIF\_TXD pin) retains the output state of the last bit. - 4. After serial transmission ends, the SCIF\_SCK pin is fixed high when the CKE1 bit in SCSCR is 0. Figure 21.18 shows an example of the operation for transmission in clocked synchronous mode. Figure 21.18 Sample SCIF Transmission Operation in Clocked Synchronous Mode #### (5) Serial Data Reception (Clocked Synchronous Mode) Figure 21.19 shows a sample flowchart for serial reception. Use the following procedure for serial data reception after enabling the SCIF for reception. When switching the operating mode from asynchronous mode to clocked synchronous mode without initializing the SCIF, make sure that the ORER, PER7 to PER0, and FER7 to FER0 flags are cleared to 0. Figure 21.19 Sample Serial Reception Flowchart (1) Figure 21.19 Sample Serial Reception Flowchart (2) In serial reception, the SCIF operates as described below. - 1. The SCIF is initialized internally in synchronization with the input or output of the synchronization clock. - 2. The received data is stored in SCRSR in LSB-to-MSB order. - After receiving the data, the SCIF checks whether the receive data can be transferred from SCRSR to SCFRDR. If this check is passed, the receive data is stored in SCFRDR. If an overrun error is detected in the error check, reception cannot continue. - 3. If the RIE bit in SCSCR is set to 1 when the RDF flag changes to 1, a receive-FIFO-data-full interrupt (RXI) request is generated. - If the RIE bit in SCSCR is set to 1 when the ORER flag changes to 1, a break interrupt (BRI) request is generated. Figure 21.20 shows an example of the operation for reception in clocked synchronous mode. Figure 21.20 Sample SCIF Reception Operation in Clocked Synchronous Mode #### (6) Simultaneous Serial Data Transmission and Reception (Clocked Synchronous Mode) Figure 21.21 shows a sample flowchart for simultaneous serial data transmission and reception. Use the following procedure for simultaneous serial transmission and reception after enabling the SCIF for both transmission and reception. Figure 21.21 Sample Simultaneous Serial Transmission and Reception Flowchart ## 21.5 SCIF Interrupt Sources and the DMAC The SCIF has four interrupt sources in each channel: transmit-FIFO-data-empty interrupt (TXI) request, receive-error interrupt (ERI) request, receive-FIFO-data-full interrupt (RXI) request, and break interrupt (BRI) request. Table 21.7 shows the interrupt sources and their order of priority. The interrupt sources are enabled or disabled by means of the TIE, RIE, and REIE bits in SCSCR. A separate interrupt request is sent to the interrupt controller for each of these interrupt sources. If the TDFE flag in SCFSR is set to 1 when a TXI interrupt is enabled by the TIE bit, a TXI interrupt request and a transmit-FIFO-data-empty request for DMA transfer are generated. If the TDFE flag is set to 1 when a TXI interrupt is disabled by the TIE bit, only a transmit-FIFO-data-empty request for DMA transfer is generated. A transmit-FIFO-data-empty request can activate the DMAC to perform data transfer. If the RDF or DR flag in SCFSR is set to 1 when an RXI interrupt is enabled by the RIE bit, an RXI interrupt request and a receive-FIFO-data-full request for DMA transfer are generated. If the RDF or DR flag is set to 1 when an RXI interrupt is disabled by the RIE bit, only a receive-FIFO-data-full request for DMA transfer is generated. A receive-FIFO-data-full request can activate the DMAC to perform data transfer. Note that generation of an RXI interrupt request or a receive-FIFO-data-full request by setting the DR flag to 1 occurs only in asynchronous mode. When the BRK flag in SCFSR or the ORER flag in SCLSR is set to 1, a BRI interrupt request is generated. If transmission/reception is carried out using the DMAC, set and enable the DMAC before making the SCIF settings. Also make settings to inhibit output of RXI and TXI interrupt requests to the interrupt controller. If output of interrupt requests is enabled, these interrupt requests to the interrupt controller can be cleared by the DMAC regardless of the interrupt handler. By setting the REIE bit to 1 while the RIE bit is cleared to 0 in SCSCR, it is possible to output ERI interrupt requests, but not RXI interrupt requests. **Table 21.8 SCIF Interrupt Sources** | Interrupt<br>Source | Description | DMAC<br>Activation | Priority on<br>Reset Release | |---------------------|-------------------------------------------------------------------------------------------|--------------------|------------------------------| | ERI | Interrupt initiated by receive error flag (ER) | Not possible | High | | RXI | Interrupt initiated by receive FIFO data full flag (RDF) or receive data ready flag (DR)* | Possible | | | BRI | Interrupt initiated by break flag (BRK) or overrun error flag (ORER) | Not possible | | | TXI | Interrupt initiated by transmit FIFO data empty flag (TDFE) | Possible | Low | Note: \* An RXI interrupt by setting of the DR flag is available only in asynchronous mode. ## 21.6 Usage Notes Note the following when using the SCIF. #### (1) SCFTDR Writing and the TDFE Flag The TDFE flag in SCFSR is set when the number of transmit data bytes written in SCFTDR has fallen to or below the transmit trigger number set by bits TTRG1 and TTRG0 in SCFCR. After TDFE is set, transmit data up to the number of empty bytes in SCFTDR can be written, allowing efficient continuous transmission. However, if the number of data bytes written in SCFTDR is equal to or less than the transmit trigger number, the TDFE flag will be set to 1 again, even after being read as 1 and cleared to 0. TDFE clearing should therefore be carried out when SCFTDR contains more than the transmit trigger number of transmit data bytes. The number of transmit data bytes in SCFTDR can be found from SCTFDR. ### (2) SCFRDR Reading and the RDF Flag The RDF flag in SCFSR is set when the number of receive data bytes in SCFRDR has become equal to or greater than the receive trigger number set by bits RTRG1 and RTRG0 in SCFCR. After RDF is set, receive data equivalent to the trigger number can be read from SCFRDR, allowing efficient continuous reception. However, if the number of data bytes read in SCFRDR is equal to or greater than the trigger number, the RDF flag will be set to 1 again even if it is cleared to 0. After the receive data is read, clear the RDF flag readout to 0 in order to reduce the number of data bytes in SCFRDR to less than the trigger number. The number of receive data bytes in SCFRDR can be found from SCRFDR. # (3) Break Detection and Processing If a framing error (FER) is detected, break signals can also be detected by reading the SCIF\_RXD pin value directly. In the break state the input from the SCIF\_RXD pin consists of all 0s, so the FER flag is set and the parity error flag (PER) may also be set. Although the SCIF stops transferring receive data to SCFRDR after receiving a break, the receive operation continues. ### (4) Sending a Break Signal The input/output condition and level of the SCIF\_TXD pin are determined by bits SPB2IO and SPB2DT in SCSPTR. This feature can be used to send a break signal. After the serial transmitter is initialized and until the TE bit is set to 1 (enabling transmission), the SCIF\_TXD pin function is not selected and the value of the SPB2DT bit substitutes for the mark state. The SPB2IO and SPB2DT bits should therefore be set to 1 (designating output and high level) in the beginning. To send a break signal during serial transmission, clear the SPB2DT bit to 0 (designating low level), and then clear the TE bit to 0 (halting transmission). When the TE bit is cleared to 0, the transmitter is initialized, regardless of the current transmission state, and 0 is output from the SCIF\_TXD pin. ### (5) Receive Data Sampling Timing and Receive Margin in Asynchronous Mode In asynchronous mode, the SCIF operates on a base clock with a frequency of 16 times the bit rate. In reception, the SCIF synchronizes internally with the fall of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the eighth base clock pulse. The timing is shown in figure 21.22. Figure 21.22 Receive Data Sampling Timing in Asynchronous Mode Thus, the reception margin in asynchronous mode is given by formula (1). $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F) \right| \times 100 \% \dots (1)$$ M: Receive margin (%) N: Ratio of bit rate to clock (N = 16) D: Clock duty (D = 0 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock rate deviation From equation (1), if F = 0 and D = 0.5, the reception margin is 46.875%, as given by formula (2). When D = 0.5 and F = 0: $$M = (0.5 - 1 / (2 \times 16)) \times 100\% = 46.875\%$$ (2) However, this is a theoretical value. A reasonable margin to allow in system designs is 20% to 30%. # (6) When Using DMAC to Update SCFTDR in External Clock Synchronizing When using an external clock as the synchronization clock, after SCFTDR is updated by the DMAC, an external clock should be input after at least five peripheral clock (Pck) cycles. A malfunction may occur when the transfer clock is input within four cycles after updating SCFTDR (see figure 21.23). Figure 21.23 Example of Synchronization Clock Transfer by DMAC # Section 22 Serial I/O with FIFO (SIOF) This LSI includes a clock-synchronized serial I/O module with FIFO (SIOF). #### 22.1 Features Serial transfer 16-stage 32-bit FIFOs (transmission and reception are independent of each other) Supports 8-bit data/16-bit data/16-bit stereo audio input/output MSB first for data transmission Supports a maximum of 48-kHz sampling rate Synchronization by either frame synchronization pulse or left/right channel switch Supports CODEC control data interface Connectable to linear, audio, or A-Law or $\mu$ -Law CODEC chip Supports both master and slave modes Serial clock An external pin input or internal clock (Pck) can be selected as the clock source. - Interrupts: One type - DMA transfer Supports DMA transfer by a transfer request for transmission and reception Figure 22.1 shows a block diagram of the SIOF. Figure 22.1 Block Diagram of SIOF # 22.2 Input/Output Pins The pin configuration in this module is shown in table 22.1. **Table 22.1 Pin Configuration** | Pin Name | Function | I/O | Description | |-----------|--------------------------------|--------|-------------------------------------------------------------| | SIOF_MCLK | Master clock | Input | Master clock input pin | | SIOF_SCK | Serial clock | I/O | Serial clock pin (common to transmission/reception) | | SIOF_SYNC | Frame<br>synchronous<br>signal | I/O | Frame synchronous signal (common to transmission/reception) | | SIOF_TXD | Transmit data | Output | Transmit data pin | | SIOF_RXD | Receive data | Input | Receive data pin | Note: These pins are multiplexed with HAC, SSI and GPIO pins. # 22.3 Register Descriptions Table 22.2 shows the SIOF register configuration. Table 22.3 shows the register states in each processing mode. Table 22.2 Register Configuration of SIOF | Name | Abbreviation | R/W | P4 Address | Area7 Address | Access<br>Size | Sync<br>Clock | |--------------------------------|--------------|-----|-------------|---------------|----------------|---------------| | Mode register | SIMDR | R/W | H'FFE2 0000 | H'1FE2 0000 | 16 | Pck | | Clock select register | SISCR | R/W | H'FFE2 0002 | H'1FE2 0002 | 16 | Pck | | Transmit data assign register | SITDAR | R/W | H'FFE2 0004 | H'1FE2 0004 | 16 | Pck | | Receive data assign register | SIRDAR | R/W | H'FFE2 0006 | H'1FE2 0006 | 16 | Pck | | Control data assign register | SICDAR | R/W | H'FFE2 0008 | H'1FE2 0008 | 16 | Pck | | Control register | SICTR | R/W | H'FFE2 000C | H'1FE2 000C | 16 | Pck | | FIFO control register | SIFCTR | R/W | H'FFE2 0010 | H'1FE2 0010 | 16 | Pck | | Status register | SISTR | R/W | H'FFE2 0014 | H'1FE2 0014 | 16 | Pck | | Interrupt enable register | SIIER | R/W | H'FFE2 0016 | H'1FE2 0016 | 16 | Pck | | Transmit data register | SITDR | W | H'FFE2 0020 | H'1FE2 0020 | 32 | Pck | | Receive data register | SIRDR | R | H'FFE2 0024 | H'1FE2 0024 | 32 | Pck | | Transmit control data register | SITCR | R/W | H'FFE2 0028 | H'1FE2 0028 | 32 | Pck | | Receive control data register | SIRCR | R/W | H'FFE2 002C | H'1FE2 002C | 32 | Pck | Table 22.3 Register States of SIOF in Each Processing Mode | | | Power-on | | | | |--------------------------------|--------------|-----------------------------------------|-----------------------------------------|----------------------------------|-------------------| | Name | Abbreviation | Reset by<br>PRESET<br>Pin/WDT/<br>H-UDI | Manual Reset by WDT/Multiple Exceptions | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | | | | | • | | | | Mode register | SIMDR | H'8000 | H'8000 | Retained | Retained | | Clock select register | SISCR | H'C000 | H'C000 | Retained | Retained | | Transmit data assign register | SITDAR | H'0000 | H'0000 | Retained | Retained | | Receive data assign register | SIRDAR | H'0000 | H'0000 | Retained | Retained | | Control data assign register | SICDAR | H'0000 | H'0000 | Retained | Retained | | Control register | SICTR | H'0000 | H'0000 | Retained | Retained | | FIFO control register | SIFCTR | H'1000 | H'1000 | Retained | Retained | | Status register | SISTR | H'0000 | H'0000 | Retained | Retained | | Interrupt enable register | SIIER | H'0000 | H'0000 | Retained | Retained | | Transmit data register | SITDR | H'xxxx xxxx | H'xxxx xxxx | Retained | Retained | | Receive data register | SIRDR | H'xxxx xxxx | H'xxxx xxxx | Retained | Retained | | Transmit control data register | SITCR | H'0000 0000 | H'0000 0000 | Retained | Retained | | Receive control data register | SIRCR | H'xxxx xxxx | H'xxxx xxxx | Retained | Retained | [Legend] x: Undefined # 22.3.1 Mode Register (SIMDR) SIMDR is a 16-bit readable/writable register that sets the SIOF operating mode. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|--------|------------|------|-----|---------|-----|-----|-----|------|------------|------------|---|---|---|---| | | TRMI | D[1:0] | SYN<br>CAT | REDG | | FL[3:0] | | | | RCIM | SYN<br>CAC | SYN<br>CDL | _ | _ | _ | | | Initial value: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|-----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15, 14 | TRMD[1:0] | 10 | R/W | Transfer Mode 1, 0 | | | | | | Select transfer mode as shown in table 22.4. | | | | | | 00: Slave mode 1 | | | | | | 01: Slave mode 2 | | | | | | 10: Master mode 1 | | | | | | 11: Master mode 2 | | 13 | SYNCAT | 0 | R/W | SIOF_SYNC Pin Valid Timing | | | | | | Indicates the position of the SIOF_SYNC signal to be output as a synchronization pulse. | | | | | | 0: At the start-bit data of frame | | | | | | 1: At the last-bit data of slot | | 12 | REDG | 0 | R/W | Receive Data Sampling Edge | | | | | | <ol><li>The SIOF_RXD signal is sampled at the falling edge<br/>of SIOF_SCK</li></ol> | | | | | | <ol> <li>The SIOF_RXD signal is sampled at the rising edge<br/>of SIOF_SCK</li> </ol> | | | | | | Note: The timing to transmit the SIOF_TXD signal is at the opposite edge of the timing that samples the SIOF_RXD. This bit is valid only in master mode. | | 11 to 8 | FL[3:0] | 0000 | R/W | Frame Length 3 to 0 | | | | | | Specify the flame length and transfer data format. For details, refer to table 22.7. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------| | 7 | TXDIZ | 0 | R/W | SIOF_TXD Pin Output when Transmission is Invalid* | | | | | | 0: High output (1 output) when invalid | | | | | | 1: High-impedance state when invalid | | | | | | Note: Invalid means when disabled, and when a slot that is not assigned as transmit data or control data is being transmitted. | | 6 | RCIM | 0 | R/W | Receive Control Data Interrupt Mode | | | | | | <ol><li>Sets the RCRDY bit in SISTR when the contents of<br/>SIRCR change.</li></ol> | | | | | | 1: Sets the RCRDY bit in SISTR each time when the SIRCR receives the control data. | | 5 | SYNCAC | 0 | R/W | SIOF_SYNC Pin Polarity | | | | | | Valid when the SIOF_SYNC signal is output as a synchronous pulse. | | | | | | 0: Active-high | | | | | | 1: Active-low | | 4 | SYNCDL | 0 | R/W | Data Pin Bit Delay for SIOF_SYNC Pin | | | | | | Valid when the SIOF_SYNC signal is output as synchronous pulse. Only one-bit delay is valid for transmission in slave mode. | | | | | | 0: No bit delay | | | | | | 1: 1-bit delay | | 3 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | Table 22.4 shows the operation in each transfer mode. **Table 22.4 Operation in Each Transfer Mode** | Transfer Mode | Master/Slave | SIOF_SYNC | Bit Delay | Control Data Method* | |---------------|--------------|-------------------|------------|----------------------| | Slave mode 1 | Slave | Synchronous pulse | SYNCDL bit | Slot position | | Slave mode 2 | Slave | Synchronous pulse | = | Secondary FS | | Master mode 1 | Master | Synchronous pulse | _ | Slot position | | Master mode 2 | Master | L/R | No | Not supported | Note: \* The control data method is valid only when the FL bits are specified as B'1xxx. (x: don't care) ## 22.3.2 Clock Select Register (SISCR) SISCR is a 16-bit readable/writable register that sets the serial clock generation conditions for the master clock. SISCR can be specified when the bits TRMD[1:0] in SIMDR are specified as B'10 or B'11. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|----|-----|-----------|-----|-----|-----|---|---|---|---|---|-----|--------|-----| | | MSSEL | MSIMM | _ | | BRPS[4:0] | | | | | - | _ | _ | - | В | RDV[2: | 0] | | Initial value: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W· | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R | R/W | R/W | R/W | | | Initial | | | |----------|---------|----------------------------------|------------------------------------------------------------------------------------| | Bit Name | Value | R/W | Description | | MSSEL | 1 | R/W | Master Clock Source Selection | | | | | The master clock is the clock source input to the baud rate generator (prescaler). | | | | | 0: Uses the input clock signal of the SIOF_MCLK pin as the master clock | | | | | 1: Uses peripheral clock (Pck) as the master clock | | MSIMM | 1 | R/W | Master Clock Direct Selection | | | | | 0: Uses the output clock of the baud rate generator as the serial clock | | | | | 1: Uses the master clock itself as the serial clock | | _ | 0 | R | Reserved | | | | | This bit is always read as 0. The write value should always be 0. | | | MSSEL | Bit Name Value MSSEL 1 MSIMM 1 | Bit NameValueR/WMSSEL1R/WMSIMM1R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|-----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------| | 12 to 8 | BRPS[4:0] | 00000 | R/W | Prescalar Setting | | | | | | Set the master clock division ratio according to the count value of the prescalar of the baud rate generator. | | | | | | The range of settings is from 00000 ( $\times$ 1/1) to 11111 ( $\times$ 1/32). | | 7 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 to 0 | BRDV[2:0] | 000 | R/W | Baud rate generator's Division Ratio Setting | | | | | | Set the frequency division ratio for the output stage of the baud rate generator. | | | | | | 000: Prescalar output × 1/2 | | | | | | 001: Prescalar output $\times$ 1/4 | | | | | | 010: Prescalar output × 1/8 | | | | | | 011: Prescalar output × 1/16 | | | | | | 100: Prescalar output × 1/32 | | | | | | 101: Setting prohibited | | | | | | 110: Setting prohibited | | | | | | 111: Prescalar output × 1/1 | | | | | | <ul> <li>Setting 111 is valid only when the bits BRPS[4:0]<br/>are set to 00001.</li> </ul> | | | | | | The frequency division ratio of the baud rate generator is finally determined by the value of BRPS by BRDV (maximum 1/1024). | # 22.3.3 Control Register (SICTR) SICTR is a 16-bit readable/writable register that sets the SIOF operating state. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|-----|----|----|----|----|-----|-----|---|---|---|---|---|---|-------|-------| | | SCKE | FSE | | _ | _ | _ | TXE | RXE | | _ | _ | _ | _ | _ | TXRST | RXRST | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R | R | R | R | R/W | R/W | R | R | R | R | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SCKE | 0 | R/W | Serial Clock Output Enable | | | | | | This bit is valid in master mode. | | | | | | 0: Disables the SIOF_SCK output (outputs 0) | | | | | | 1: Enables the SIOF_SCK output | | | | | | If this bit is set to 1, the SIOF initializes the baud rate generator and initiates the operation. At the same time, the SIOF outputs the clock generated by the baud rate generator to the SIOF_SCK pin. | | 14 | FSE | 0 | R/W | Frame Synchronous Signal Output Enable | | | | | | This bit is valid in master mode. | | | | | | 0: Disables the SIOF_SYNC output (outputs 0) | | | | | | 1: Enables the SIOF_SYNC output | | | | | | If this bit is set to 1, the SIOF initializes the frame counter and initiates the operation. | | 13 to 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | TXE | 0 | R/W | Transmit Enable | | | | | | 0: Disables data transmission from the SIOF_TXD pin | | | | | | 1: Enables data transmission from the SIOF_TXD pin | | | | | | • This bit setting becomes valid at the start of the next frame (at the rising edge of the SIOF_SYNC signal). | | | | | | When the 1 setting for this bit becomes valid, the SIOF issues a transmit transfer request according to the setting of the TFWM bit in SIFCTR. When transmit data is stored in the transmit FIFO, transmission of data from the SIOF_TXD pin begins. This bit is initialized upon a transmit reset. | | 8 | RXE | 0 | R/W | Receive Enable | | | | | | 0: Disables data reception from SIOF_RXD | | | | | | 1: Enables data reception from SIOF_RXD | | | | | | <ul> <li>This bit setting becomes valid at the start of the next<br/>frame (at the rising edge of the SIOF_SYNC signal).</li> </ul> | | | | | | <ul> <li>When the 1 setting for this bit becomes valid, the<br/>SIOF begins the reception of data from the<br/>SIOF_RXD pin. When receive data is stored in the<br/>receive FIFO, the SIOF issues a reception transfer<br/>request according to the setting of the RFWM bit in<br/>SIFCTR.</li> </ul> | | | | | | This bit is initialized upon receive reset. | | 7 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------| | 1 | TXRST | 0 | R/W | Transmit Reset | | | | | | 0: Does not reset transmit operation | | | | | | 1: Resets transmit operation | | | | | | <ul> <li>This bit setting becomes valid immediately. For<br/>details of transmit reset, refer to table 22.13.</li> </ul> | | | | | | SIOF automatically clears this bit upon the | | | | | | completion of reset. Thus, this bit is always read as | | | | | | 0. | | 0 | RXRST | 0 | R/W | Receive Reset | | | | | | 0: Does not reset receive operation | | | | | | 1: Resets receive operation | | | | | | <ul> <li>This bit setting becomes valid immediately. For<br/>details of receive reset, refer to table 22.13.</li> </ul> | | | | | | <ul> <li>SIOF automatically clears this bit upon the<br/>completion of reset. Thus, this bit is always read as<br/>0.</li> </ul> | # 22.3.4 Transmit Data Register (SITDR) SITDR is a 32-bit write-only register that specifies the SIOF operating status. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 1/ | 16 | |----------------|--------|---------|-----|-------------|----|----|--------|---------|---------|--------|---------|-------|-----|-----|-------|----| | | | | | | | | | SITDL | [15:0] | | | | | | | | | Initial value: | | | _ | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SITDF | R[15:0] | | | | | | | | | Initial value: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | W | | Bit | Bit Na | | Va | tial<br>lue | R/ | W | Desc | | | | | | | | | | | 31 to 16 | SITDI | _[15:0] | Und | defined | W | | Left-C | hann | el Tra | nsmit | Data | | | | | | | | | | | | | | Speci | fy data | a to b | e outp | out fro | m the | SIO | TXI | ) pin | as | | _ | 31 to 16 | SITDL[15:0] | Undefined | W | Left-Channel Transmit Data | |---|----------|-------------|-----------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | Specify data to be output from the SIOF_TXD pin as left-channel data. The position of the left-channel data in the transmit frame is specified by the TDLA bit in SITDAR. | | | | | | | <ul> <li>These bits are valid only when the TDLE bit in<br/>SITDAR is set to 1.</li> </ul> | | - | 15 to 0 | SITDR[15:0] | Undefined | W | Right-Channel Transmit Data | | | | | | | 0 " 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 13 10 0 | Off Drig 13.0] Office linea | V V | riigiti-Orianiiei Transmit Data | |---------|-----------------------------|-----|---------------------------------------------------------| | | | | Specify data to be output from the SIOF_TXD pin as | | | | | right-channel data. The position of the right-channel | | | | | data in the transmit frame is specified by the TDRA bit | | | | | in SITDAR. | These bits are valid only when the TDRE bit and TLREP bit in SITDAR are set to 1 and cleared to 0, respectively. # 22.3.5 Receive Data Register (SIRDR) SIRDR is a 32-bit read-only register that reads receive data of the SIOF. SIRDR stores data in the receive FIFO. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|-------|---------|----|----|----|----|----|----|----| | | | | | | | | | SIRDL | [15:0] | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SIRDF | R[15:0] | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 16 | SIRDL[15:0] | Undefined | R | Left-Channel Receive Data | | | | | | Store data received from the SIOF_RXD pin as left-channel data. The position of the left-channel data in the receive frame is specified by the RDLA bit in SIRDAR. | | | | | | These bits are valid only when the RDLE bit in | | | | | | SIRDAR is set to 1. | | 15 to 0 | SIRDR[15:0] | Undefined | R | Right-Channel Receive Data | | | | | | Store data received from the SIOF_RXD pin as right-channel data. The position of the right-channel data in the receive frame is specified by the RDRA bit in SIRDAR. | | | | | | <ul> <li>These bits are valid only when the RDRE bit in<br/>SIRDAR is set to 1.</li> </ul> | ### 22.3.6 Transmit Control Data Register (SITCR) SITCR is a 32-bit readable/writable register that specifies transmit control data of the SIOF. SITCR can be specified only when the FL bits in SIMDR are specified as B'1xxx (x: don't care). SITCR is initialized by the conditions specified in table 22.3, Register State of SIOF in Each Processing Mode, or by a transmit reset caused by the TXRST bit in SICTR. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|--------|--------|-------|-------------|-------|-----|----------------------------------|------------------------------|----------------------------|-----------------------|---------------------------|---------------------------|-------------------------|------------------------|--------|-----| | | | | | | | | | SITCO | [15:0] | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | SITC1 | [15:0] | | | | | | | | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit | Bit Na | | | tial<br>Iue | R/W | , | Dagas | املاما | _ | | | | | | | | | DIL | DIT IN | ame | va | iue | IK/VI | | Desci | iptio | 1 | | | | | | | | | 31 to 16 | SITC | )[15:0 | ] H'C | 0000 | R/W | / ( | Contro | ol Cha | annel | 0 Tra | nsmit | Data | | | | | | | | | | | | ( | Specificontro<br>contro<br>s spe | l chai<br>I chai | nnel 0<br>nnel 0 | trans<br>data | mit d<br>in the | ata. T<br>e trans | he po<br>smit o | sition<br>r rece | of the | Э | | | | | | | | • | | | its are<br>R is se | | - | wher | the ( | CD0E | bit in | | | 15 to 0 | SITC | 1[15:0 | ] H'C | 0000 | R/W | / ( | Contro | ol Cha | annel | 1 Tra | nsmit | Data | | | | | | | | | | | | ( | Specificontro<br>contro<br>s spe | ol chai<br>ol chai<br>cified | nnel 1<br>nnel 1<br>by the | trans<br>data<br>e CD | mit d<br>in the<br>IA bit | ata. T<br>trans<br>in SI0 | he po<br>smit o<br>CDAR | sition<br>r rece<br>l. | of the | Э | | | | | | | | | L Ib | aca h | ite or | a valid | d anly | whor | tha ( | ~D1⊑ | bit in | | SICDAR is set to 1. # 22.3.7 Receive Control Data Register (SIRCR) SIRCR is a 32-bit readable/writable register that stores receive control data of the SIOF. SIRCR can be specified only when the FL bits in SIMDR are specified as B'1xxx (x: don't care). | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|---------|-----|-----|-----|-----|-------|--------|-------------|-------------|-------------|------------------------------------------------------|-------------|------------------------------------------------------|------------------------------------------------------| | | | | | | | | SIRCO | [15:0] | | | | | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | _ | _ | | | _ | | | | | _ | | _ | _ | | | | | R/W | | | R/W R/W | | | | | | SIRCO | SIRC0[15:0] | SIRC0[15:0] | SIRC0[15:0] | SIRC0[15:0] R/W | SIRC0[15:0] | SIRC0[15:0] R/W | SIRC0[15:0] R/W | | | R/W: | R/W | R/W F | R/W R/W | R/W R/V | W R/W R/W R/W R/W R/W R/W R/W R/W | |-------|------|--------|--------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | | Bit Na | me | Initial<br>Value | R/W | Description | | 31 to | 16 | SIRCO | [15:0] | Undefined | l R/W | Control Channel 0 Receive Data | | | | | | | | Store data received from the SIOF_RXD pin as control channel 0 receive data. The position of the control channel 0 data in the transmit or receive frame is specified by the CD0A bit in SICDAR. | | | | | | | | <ul> <li>These bits are valid only when the CD0E bit in<br/>SICDAR is set to 1.</li> </ul> | | 15 to | 0 | SIRC1 | [15:0] | Undefined | l R/W | Control Channel 1 Receive Data | | | | | | | | Store data received from the SIOF_RXD pin as control channel 1 receive data. The position of the control channel 1 data in the transmit or receive frame is specified by the CD1A bit in SICDAR. | | | | | | | | <ul> <li>These bits are valid only when the CD1E bit in<br/>SICDAR is set to 1.</li> </ul> | # 22.3.8 Status Register (SISTR) SISTR is a 16-bit readable/writable register that shows the SIOF state. Each bit in this register becomes an SIOF interrupt source when the corresponding bit in SIIER is set to 1. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|-------|-------|-------|----|-------|-------|-------|---|---|-------|-------|-------|-------|-------|-------| | | _ | TCRDY | TFEMP | TDREQ | _ | RCRDY | RFFUL | RDREQ | _ | _ | SAERR | FSERR | TFOVF | TFUDF | RFUDF | RFOVF | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 14 | TCRDY | 0 | R | Transmit Control Data Ready | | | | | | 0: Indicates that a write to SITCR is disabled | | | | | | 1: Indicates that a write to SITCR is enabled | | | | | | <ul> <li>If SITCR is written when this bit is cleared to 0, SITCR is over-written and the previous contents of SITCR are not output from the SIOF_TXD pin.</li> <li>This bit is valid when the TXE bit in SITCR is set to 1.</li> <li>This bit indicates a state of the SIOF. If SITCR is</li> </ul> | | | | | | written, the SIOF clears this bit. | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | 13 | TFEMP | 0 | R | Transmit FIFO Empty | | | | | | 0: Indicates that transmit FIFO is not empty | | | | | | 1: Indicates that transmit FIFO is empty | | | | | | • This bit is valid when the TXE bit in SICTR is 1. | | | | | | <ul> <li>This bit indicates a state; if SITDR is written, the<br/>SIOF clears this bit.</li> </ul> | | | | | | If the issue of interrupts by this bit is enabled, an SIOF interrupt is issued. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | TDREQ | 0 | R | Transmit Data Transfer Request | | | | | | 0: Indicates that the size of empty space in the transmit FIFO does not exceed the size specified by the TFWM bit in SIFCTR. | | | | | | 1: Indicates that the size of empty space in the transmit FIFO exceeds the size specified by the TFWM bit in SIFCTR. | | | | | | A transmit data transfer request is issued when the empty space in the transmit FIFO exceeds the size specified by the TFWM bit in SIFCTR. | | | | | | When using transmit data transfer through the DMAC, this bit is always cleared by one DMAC access. After DMAC access, when conditions for setting this bit are satisfied, the SIOF again indicates 1 for this bit. | | | | | | • This bit is valid when the TXE bit in SICTR is 1. | | | | | | <ul> <li>This bit indicates a state; if the size of empty space<br/>in the transmit FIFO is less than the size specified<br/>by the TFWM bit in SIFCTR, the SIOF clears this<br/>bit.</li> </ul> | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | 11 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 10 | RCRDY | 0 | R | Receive Control Data Ready | | | | | | 0: Indicates that the SIRCR stores no valid data. | | | | | | 1: Indicates that the SIRCR stores valid data. | | | | | | <ul> <li>If SIRCR is written when this bit is set to 1, SIRCR<br/>is modified by the latest data.</li> </ul> | | | | | | • This bit is valid when the RXE bit in SICTR is set to 1. | | | | | | <ul> <li>This bit indicates a state of the SIOF. If SIRCR is<br/>read, the SIOF clears this bit.</li> </ul> | | | | | | If the issue of interrupts by this bit is enabled, an SIOF interrupt is issued. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | RFFUL | 0 | R | Receive FIFO Full | | | | | | 0: Receive FIFO not full | | | | | | 1: Receive FIFO full | | | | | | <ul> <li>This bit is valid when the RXE bit in SICTR is 1.</li> </ul> | | | | | | <ul> <li>This bit indicates a state; if SIRDR is read, the SIOF<br/>clears this bit.</li> </ul> | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | 8 | RDREQ | 0 | R | Receive Data Transfer Request | | | | | | <ol> <li>Indicates that the size of valid space in the receive<br/>FIFO does not exceed the size specified by the<br/>RFWM bit in SIFCTR.</li> </ol> | | | | | | <ol> <li>Indicates that the size of valid space in the receive<br/>FIFO exceeds the size specified by the RFWM bit in<br/>SIFCTR.</li> </ol> | | | | | | A receive data transfer request is issued when the valid<br>data space in the receive FIFO exceeds the size<br>specified by the RFWM bit in SIFCTR. | | | | | | When using receive data transfer through the DMAC, this bit is always cleared by one DMAC access. After DMAC access, when conditions for setting this bit are satisfied, the SIOF again indicates 1 for this bit. | | | | | | This bit is valid when the RXE bit in SICTR is 1. | | | | | | <ul> <li>This bit indicates a state; if the size of valid data<br/>space in the receive FIFO is less than the size<br/>specified by the RFWM bit in SIFCTR, the SIOF<br/>clears this bit.</li> </ul> | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | SAERR | 0 | R/W | Slot Assign Error | | | | | | 0: Indicates that no slot assign error occurs | | | | | | 1: Indicates that a slot assign error occurs | | | | | | A slot assign error occurs when the specifications in SITDAR, SIRDAR, and SICDAR overlap. | | | | | | If a slot assign error occurs, the SIOF does not transmit data to the SIOF_TXD pin and does not receive data from the SIOF_RXD pin. Note that the SIOF does not clear the TXE bit or RXE bit in SICTR at a slot assign error. | | | | | | <ul> <li>This bit is valid when the TXE bit or RXE bit in<br/>SICTR is 1.</li> </ul> | | | | | | <ul> <li>When 1 is written to this bit, the contents are<br/>cleared.</li> </ul> | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | 4 | FSERR | 0 | R/W | Frame Synchronization Error | | | | | | 0: Indicates that no frame synchronization error occurs | | | | | | 1: Indicates that a frame synchronization error occurs | | | | | | A frame synchronization error occurs when the next frame synchronization timing appears before the previous data or control data transfers have been completed. | | | | | | If a frame synchronization error occurs, the SIOF performs transmission or reception for slots that can be transferred. | | | | | | <ul> <li>This bit is valid when the TXE or RXE bit in SICTR is 1.</li> </ul> | | | | | | <ul> <li>When 1 is written to this bit, the contents are<br/>cleared. Writing 0 to this bit is invalid.</li> </ul> | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------| | 3 | TFOVF | 0 | R/W | Transmit FIFO Overflow | | | | | | 0: No transmit FIFO overflow | | | | | | 1: Transmit FIFO overflow | | | | | | A transmit FIFO overflow means that there has been an attempt to write to SITDR when the transmit FIFO is full. | | | | | | When a transmit FIFO overflow occurs, the SIOF indicates overflow, and writing is invalid. | | | | | | • This bit is valid when the TXE bit in SICTR is 1. | | | | | | When 1 is written to this bit, the contents are | | | | | | cleared. Writing 0 to this bit is invalid. | | | | | | If the issue of interrupts by this bit is enabled, an | | | | | | SIOF interrupt is issued. | | 2 | TFUDF | 0 | R/W | Transmit FIFO Underflow | | | | | | 0: No transmit FIFO underflow | | | | | | 1: Transmit FIFO underflow | | | | | | A transmit FIFO underflow means that loading for transmission has occurred when the transmit FIFO is empty. | | | | | | When a transmit FIFO underflow occurs, the SIOF repeatedly sends the previous transmit data. | | | | | | • This bit is valid when the TXE bit in SICTR is 1. | | | | | | When 1 is written to this bit, the contents are | | | | | | cleared. Writing 0 to this bit is invalid. | | | | | | <ul> <li>If the issue of interrupts by this bit is enabled, an<br/>SIOF interrupt is issued.</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------| | 1 | RFUDF | 0 | R/W | Receive FIFO Underflow | | | | | | 0: No receive FIFO underflow | | | | | | 1: Receive FIFO underflow | | | | | | A receive FIFO underflow means that reading of SIRDR has occurred when the receive FIFO is empty. | | | | | | When a receive FIFO underflow occurs, the value of data read from SIRDR is not guaranteed. | | | | | | • This bit is valid when the RXE bit in SICTR is 1. | | | | | | When 1 is written to this bit, the contents are | | | | | | cleared. Writing 0 to this bit is invalid. | | | | | | If the issue of interrupts by this bit is enabled, an | | | | | | SIOF interrupt is issued. | | 0 | RFOVF | 0 | R/W | Receive FIFO Overflow | | | | | | 0: No receive FIFO overflow | | | | | | 1: Receive FIFO overflow | | | | | | A receive FIFO overflow means that writing has occurred when the receive FIFO is full. | | | | | | When a receive FIFO overflow occurs, the SIOF indicates overflow, and receive data is lost. | | | | | | • This bit is valid when the RXE bit in SICTR is 1. | | | | | | <ul> <li>When 1 is written to this bit, the contents are<br/>cleared. Writing 0 to this bit is invalid.</li> </ul> | | | | | | If the issue of interrupts by this bit is enabled, an SIOF interrupt is issued. | # 22.3.9 Interrupt Enable Register (SIIER) SIIER is a 16-bit readable/writable register that enables the issue of SIOF interrupts. When each interrupt enable bit in this register is set to 1 and the corresponding bit in SISTR is set to 1, the SIOF issues an interrupt. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----------|------------|------------|------------|-----------|------------|------------|------------|-----|-----|------------|------------|------------|------------|------------|------------| | | TD<br>MAE | TCR<br>DYE | TFE<br>MPE | TDR<br>EQE | RD<br>MAE | RC<br>RDYE | RF<br>FULE | RD<br>REQE | _ | _ | SA<br>ERRE | FS<br>ERRE | TF<br>OVFE | TF<br>UDFE | RF<br>UDFE | RF<br>OVFE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W· | R/W | | | Initial | | | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | TDMAE | 0 | R/W | Transmit Data DMA Transfer Request Enable | | | | | | Transmits an interrupt as an interrupt to the CPU/DMA transfer request. The TDREQE bit can be set as transmit interrupts. | | | | | | 0: Used as a CPU interrupt | | | | | | 1: Used as a DMA transfer request to the DMAC | | 14 | TCRDYE | 0 | R/W | Transmit Control Data Ready Enable | | | | | | 0: Disables interrupts due to transmit control data ready | | | | | | 1: Enables interrupts due to transmit control data ready | | 13 | TFEMPE | 0 | R/W | Transmit FIFO Empty Enable | | | | | | 0: Disables interrupts due to transmit FIFO empty | | | | | | 1: Enables interrupts due to transmit FIFO empty | | 12 | TDREQE | 0 | R/W | Transmit Data Transfer Request Enable | | | | | | Disables interrupts due to transmit data transfer requests | | | | | | Enables interrupts due to transmit data transfer requests | | 11 | RDMAE | 0 | R/W | Receive Data DMA Transfer Request Enable | | | | | | Transmits an interrupt as an interrupt to the CPU/DMA transfer request. The RDREQE bit can be set as receive interrupts. | | | | | | 0: Used as a CPU interrupt | | | | | | 1: Used as a DMA transfer request to the DMAC | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|----------------------------------------------------------------------| | 10 | RCRDYE | 0 | R/W | Receive Control Data Ready Enable | | | | | | 0: Disables interrupts due to receive control data ready | | | | | | 1: Enables interrupts due to receive control data ready | | 9 | RFFULE | 0 | R/W | Receive FIFO Full Enable | | | | | | 0: Disables interrupts due to receive FIFO full | | | | | | 1: Enables interrupts due to receive FIFO full | | 8 | RDREQE | 0 | R/W | Receive Data Transfer Request Enable | | | | | | Disables interrupts due to receive data transfer requests | | | | | | Enables interrupts due to receive data transfer requests | | 7, 6 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 | SAERRE | 0 | R/W | Slot Assign Error Enable | | | | | | 0: Disables interrupts due to slot assign error | | | | | | 1: Enables interrupts due to slot assign error | | 4 | FSERRE | 0 | R/W | Frame Synchronization Error Enable | | | | | | Disables interrupts due to frame synchronization error | | | | | | 1: Enables interrupts due to frame synchronization error | | 3 | TFOVFE | 0 | R/W | Transmit FIFO Overflow Enable | | | | | | 0: Disables interrupts due to transmit FIFO overflow | | | | | | 1: Enables interrupts due to transmit FIFO overflow | | 2 | TFUDFE | 0 | R/W | Transmit FIFO Underflow Enable | | | | | | 0: Disables interrupts due to transmit FIFO underflow | | | | | | 1: Enables interrupts due to transmit FIFO underflow | | 1 | RFUDFE | 0 | R/W | Receive FIFO Underflow Enable | | | | | | 0: Disables interrupts due to receive FIFO underflow | | | | | | 1: Enables interrupts due to receive FIFO underflow | | 0 | RFOVFE | 0 | R/W | Receive FIFO Overflow Enable | | | | | | 0: Disables interrupts due to receive FIFO overflow | | | | | | 1: Enables interrupts due to receive FIFO overflow | # 22.3.10 FIFO Control Register (SIFCTR) SIFCTR is a 16-bit readable/writable register that indicates the area available for the transmit/receive FIFO transfer. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|--------|-----|----|----|---------|----|---|-----|-------|-----|---|---|--------|----|---| | | TI | =WM[2: | :0] | | Т | FUA[4:0 | 0] | | R | FWM[2 | :0] | | R | FUA[4: | 0] | | | Initial value: | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R | R | R | R | R | R/W | R/W | R/W | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------| | 15 to 13 | TFWM[2:0] | 000 | R/W | Transmit FIFO Watermark | | | | | | 000: Issue a transfer request when 16 stages of the transmit FIFO are empty. | | | | | | 001: Setting prohibited | | | | | | 010: Setting prohibited | | | | | | 011: Setting prohibited | | | | | | 100: Issue a transfer request when 12 or more stages of the transmit FIFO are empty. | | | | | | 101: Issue a transfer request when 8 or more stages of<br>the transmit FIFO are empty. | | | | | | 110: Issue a transfer request when 4 or more stages of<br>the transmit FIFO are empty. | | | | | | 111: Issue a transfer request when 1 or more stages of<br>transmit FIFO are empty. | | | | | | <ul> <li>A transfer request to the transmit FIFO is issued by<br/>the TDREQE bit in SISTR.</li> </ul> | | | | | | <ul> <li>The transmit FIFO is always used as 16 stages of<br/>the FIFO regardless of these bit settings.</li> </ul> | | 12 to 8 | TFUA[4:0] | 10000 | R | Transmit FIFO Usable Area | | | | | | Indicate the number of words that can be transferred by the CPU or DMAC as 00000 (full) to 10000 (empty). | | | | Initial | | | |--------|-----------|---------|-----|--------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 5 | RFWM[2:0] | 000 | R/W | Receive FIFO Watermark | | | | | | 000: Issue a transfer request when 1 stage or more of the receive FIFO are valid. | | | | | | 001: Setting prohibited | | | | | | 010: Setting prohibited | | | | | | 011: Setting prohibited | | | | | | 100: Issue a transfer request when 4 or more stages of the receive FIFO are valid. | | | | | | 101: Issue a transfer request when 8 or more stages of<br>the receive FIFO are valid. | | | | | | 110: Issue a transfer request when 12 or more stages of the receive FIFO are valid. | | | | | | 111: Issue a transfer request when 16 stages of the receive FIFO are valid. | | | | | | <ul> <li>A transfer request to the receive FIFO is issued by<br/>the RDREQE bit in SISTR.</li> </ul> | | | | | | <ul> <li>The receive FIFO is always used as 16 stages of<br/>the FIFO regardless of these bit settings.</li> </ul> | | 4 to 0 | RFUA[4:0] | 00000 | R | Receive FIFO Usable Area | | | | | | Indicate the number of words that can be transferred by the CPU or DMAC as 00000 (empty) to 10000 (full). | # 22.3.11 Transmit Data Assign Register (SITDAR) SITDAR is a 16-bit readable/writable register that specifies the position of the transmit data in a frame. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|----|----|----|-----|------|--------|-----|------|-------|---|---|-----|------|--------|-----| | | TDLE | _ | _ | _ | | TDLA | A[3:0] | | TDRE | TLREP | _ | _ | | TDRA | A[3:0] | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W· | R/W | R | R | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|-------------------------------------------------------------------------------------------------------------| | 15 | TDLE | 0 | R/W | Transmit Left-Channel Data Enable | | | | | | 0: Disables left-channel data transmission | | | | | | 1: Enables left-channel data transmission | | 14 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 8 | TDLA[3:0] | 0000 | R/W | Transmit Left-Channel Data Assigns 3 to 0 | | | | | | Specify the position of left-channel data in a transmit frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Transmit data for the left channel is specified in the<br/>SITDL bit in SITDR.</li> </ul> | | 7 | TDRE | 0 | R/W | Transmit Right-Channel Data Enable | | | | | | 0: Disables right-channel data transmission | | | | | | 1: Enables right-channel data transmission | | 6 | TLREP | 0 | R/W | Transmit Left-Channel Repeat | | | | | | <ol> <li>Transmits data specified in the SITDR bit in SITDR<br/>as right-channel data</li> </ol> | | | | | | <ol> <li>Repeatedly transmits data specified in the SITDL bit<br/>in SITDR as right-channel data</li> </ol> | | | | | | <ul> <li>This bit setting is valid when the TDRE bit is set to<br/>1.</li> </ul> | | | | | | <ul> <li>When this bit is set to 1, the SITDR settings are<br/>ignored.</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|-----------|------------------|-----|-----------------------------------------------------------------------------------------------------| | 5, 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 to 0 | TDRA[3:0] | 0000 | R/W | Transmit Right-Channel Data Assigns 3 to 0 | | | | | | Specify the position of right-channel data in a transmit frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Transmit data for the right channel is specified in the<br/>SITDR bit in SITDR.</li> </ul> | # 22.3.12 Receive Data Assign Register (SIRDAR) SIRDAR is a 16-bit readable/writable register that specifies the position of the receive data in a frame. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|----|----|----|-----|------|--------|-----|------|---|---|---|-----|------|--------|-----| | | RDLE | _ | _ | _ | | RDLA | A[3:0] | | RDRE | _ | _ | _ | | RDRA | A[3:0] | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R/W | R/W | R/W | R/W | R/W | R | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|------------------------------------------------------------------------------------------------| | 15 | RDLE | 0 | R/W | Receive Left-Channel Data Enable | | | | | | 0: Disables left-channel data reception | | | | | | 1: Enables left-channel data reception | | 14 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 8 | RDLA[3:0] | 0000 | R/W | Receive Left-Channel Data Assigns 3 to 0 | | | | | | Specify the position of left-channel data in a receive frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Receive data for the left channel is stored in the<br/>SIRDL bit in SIRDR.</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|-----------|------------------|-----|-------------------------------------------------------------------------------------------------| | 7 | RDRE | 0 | R/W | Receive Right-Channel Data Enable | | | | | | 0: Disables right-channel data reception | | | | | | 1: Enables right-channel data reception | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 to 0 | RDRA[3:0] | 0000 | R/W | Receive Right-Channel Data Assigns 3 to 0 | | | | | | Specify the position of right-channel data in a receive frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Receive data for the right channel is stored in the<br/>SIRDR bit in SIRDR.</li> </ul> | # 22.3.13 Control Data Assign Register (SICDAR) SICDAR is a 16-bit readable/writable register that specifies the position of the control data in a frame. SICDAR can be specified only when the FL bits in SIMDR are specified as B'1xxx (x: don't care). | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|----|----|----|-----|------|-------|--------------|--------------|---|---|---|-----|-------|-------|--------------| | | CD0E | | | _ | | CD0A | [3:0] | | CD1E | | | | | CD1A | [3:0] | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D/M. | D/M | D | D | D | D/M | D/M | DAM | $D\Lambda M$ | $D\Lambda M$ | D | D | D | D/M | D/\\/ | D/\// | $D\Lambda M$ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------| | 15 | CD0E | 0 | R/W | Control Channel 0 Data Enable | | | | | | Disables transmission and reception of control<br>channel 0 data | | | | | | Enables transmission and reception of control channel 0 data | | 14 to 12 | <u> </u> | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|-----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 11 to 8 | CD0A[3:0] | 0000 | R/W | Control Channel 0 Data Assigns 3 to 0 | | | | | | Specify the position of control channel 0 data in a receive or transmit frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Transmit data for the control channel 0 data is<br/>specified in the SITD0 bit in SITCR.</li> </ul> | | | | | | <ul> <li>Receive data for the control channel 0 data is stored<br/>in the SIRD0 bit in SIRCR.</li> </ul> | | 7 | CD1E | 0 | R/W | Control Channel 1 Data Enable | | | | | | Disables transmission and reception of control channel 1 data | | | | | | Enables transmission and reception of control channel 1 data | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 to 0 | CD1A[3:0] | 0000 | R/W | Control Channel 1 Data Assigns 3 to 0 | | | | | | Specify the position of control channel 1 data in a receive or transmit frame as 0000 (0) to 1110 (14). | | | | | | 1111: Setting prohibited | | | | | | <ul> <li>Transmit data for the control channel 1 data is<br/>specified in the SITD1 bit in SITCR.</li> </ul> | | | | | | <ul> <li>Receive data for the control channel 1 data is stored<br/>in the SIRD1 bit in SIRCR.</li> </ul> | # 22.4 Operation #### 22.4.1 Serial Clocks Master/Slave Modes: The following modes are available as the SIOF clock mode. • Slave mode: SIOF\_SCK, SIOF\_SYNC input Master mode: SIOF\_SCK, SIOF\_SYNC output **Baud Rate Generator:** In SIOF master mode, the baud rate generator (BRG) is used to generate the serial clock. The division ratio is from 1/1 to 1/1024. Note that, when using master clock directly as the serial clock without division by BRG (division ratio: 1/1), the MSIMM bit in SISCR should be set to 1. Figure 22.2 shows connections for supply of the serial clock. Figure 22.2 Serial Clock Supply Table 22.5 shows an example of serial clock frequency. # Table 22.5 SIOF Serial Clock Frequency | 0 | | D-1- | |-----|-------|------| | Sam | pling | Kate | | Frame Length | 8 kHz | 44.1 kHz | 48 kHz | | |--------------|-----------|-------------|------------|--| | 32 bits | 256 kHz | 1.4112 MHz | 1.536 MHz | | | 64 bits | 512 kHz | 2.8224 MHz | 3.072 MHz | | | 128 bits | 1.024 MHz | 5.6448 MHz | 6.144 MHz | | | 256 bits | 2.048 MHz | 11.2896 MHz | 12.288 MHz | | ### 22.4.2 Serial Timing SIOF\_SYNC: The SIOF\_SYNC is a frame synchronous signal. Depending on the transfer mode, it has the following two functions. - Synchronous pulse: 1-bit-width pulse indicating the start of the frame - L/R: 1/2-frame-width pulse indicating the left-channel stereo data (L) in high level and the right-channel stereo data (R) in low level Figure 22.3 shows the SIOF\_SYNC synchronization timing. Figure 22.3 Serial Data Synchronization Timing **Transmit/Receive Timing:** The SIOF\_TXD transmit timing and SIOF\_RXD receive timing relative to the SIOF\_SCK can be set as the sampling timing in the following two ways. The transmit/receive timing is set using the REDG bit in SIMDR. - Falling-edge sampling - Rising-edge sampling Figure 22.4 shows the transmit/receive timing. Figure 22.4 SIOF Transmit/Receive Timing #### 22.4.3 Transfer Data Format The SIOF performs the following transfer. - Transmit/receive data: Transfer of 8-bit data/16-bit data/16-bit stereo data - Control data: Transfer of 16-bit data (uses the specific register as interface) **Transfer Mode:** The SIOF supports the following four transfer modes as listed in table 22.6. The transfer mode can be specified by the bits TRMD[1:0] in SIMDR. Table 22.6 Serial Transfer Modes | TRMD[1:0] | Transfer Mode | SIOF_SYNC | Bit Delay | Control Data* | |-----------|---------------|-------------------|------------|---------------| | 00 | Slave mode 1 | Synchronous pulse | SYNCDL bit | Slot position | | 01 | Slave mode 2 | Synchronous pulse | | Secondary FS | | 10 | Master mode 1 | Synchronous pulse | _ | Slot position | | 11 | Master mode 2 | L/R | No | Not supported | Note: \* The control data method is valid only when the FL bits are specified as B'1xxx (x: don't care). **Frame Length:** The length of the frame to be transferred by the SIOF is specified by the bits FL[3:0] in SIMDR. Table 22.7 shows the relationship between the bits FL[3:0] settings and frame length. Table 22.7 Frame Length | FL[3:0] | Slot Length | Number of Bits in a Frame | Transfer Data | |---------|-------------|---------------------------|-----------------------------| | 00xx | 8 | 8 | 8-bit monaural data | | 0100 | 8 | 16 | 8-bit monaural data | | 0101 | 8 | 32 | 8-bit monaural data | | 0110 | 8 | 64 | 8-bit monaural data | | 0111 | 8 | 128 | 8-bit monaural data | | 10xx | 16 | 16 | 16-bit monaural data | | 1100 | 16 | 32 | 16-bit monaural stereo data | | 1101 | 16 | 64 | 16-bit monaural stereo data | | 1110 | 16 | 128 | 16-bit monaural stereo data | | 1111 | 16 | 256 | 16-bit monaural stereo data | Note: x: Don't care. **Slot Position:** The SIOF can specify the position of transmit data, receive data, and control data in a frame (common to transmission and reception) by slot numbers. The slot number of each data is specified by the following registers. Transmit data: SITDARReceive data: SIRDARControl data: SICDAR Only 16-bit data is valid for control data. In addition, control data is always assigned to the same slot number both in transmission and reception. #### 22.4.4 Register Allocation of Transfer Data **Transmit/Receive Data:** Writing and reading of transmit/receive data is performed for the following registers. - Transmit data writing: SITDR (32-bit access) - Receive data reading: SIRDR (32-bit access) Figure 22.5 shows the transmit/receive data and the SITDR and SIRDR bit alignment. Figure 22.5 Transmit/Receive Data Bit Alignment Note: In the figure, only the shaded areas are transmitted or received as valid data. Therefore, access must be made in byte units for 8-bit data, and in word units for 16-bit data. Data in unshaded areas is not transmitted or received. Monaural or stereo can be specified for transmit data by the TDLE bit and TDRE bit in SITDAR. Monaural or stereo can be specified for receive data by the RDLE bit and RDRE bit in SIRDAR. To achieve left and right same audio output while stereo is specified for transmit data, specify the TLREP bit in SITDAR. Table 22.8 and table 22.9 show the audio mode specification for transmit data and that for receive data, respectively. Dis Table 22.8 Audio Mode Specification for Transmit Data | | DIL | | | | |----------------------------------|------|------|-------|--| | Mode | TDLE | TDRE | TLREP | | | Monaural | 1 | 0 | Х | | | Stereo | 1 | 1 | 0 | | | Left and right same audio output | 1 | 1 | 1 | | Note: x: Don't care Table 22.9 Audio Mode Specification for Receive Data | | | Bit | | |----------|------|------|--| | Mode | RDLE | RDRE | | | Monaural | 1 | 0 | | | Stereo | 1 | 1 | | Note: Left and right same audio mode is not supported in receive data. To execute 8-bit monaural transmission or reception, use the left channel. **Control Data:** Control data is written to or read from by the following registers. • Transmit control data write: SITCR (32-bit access) • Receive control data read: SIRCR (32-bit access) Figure 22.6 shows the control data and bit alignment in SITCR and SIRCR. Figure 22.6 Control Data Bit Alignment The number of channels in control data is specified by the CD0E and CD1E bits in SICDAR. Table 22.10 shows the relationship between the number of channels in control data and bit settings. **Table 22.10 Setting Number of Channels in Control Data** | | Bit | | | |--------------------|------|------|--| | Number of Channels | CD0E | CD1E | | | 1 | 1 | 0 | | | 2 | 1 | 1 | | Note: To use only one channel in control data, use channel 0. #### 22.4.5 Control Data Interface Control data performs control command output to the CODEC and status input from the CODEC. The SIOF supports the following two control data interface methods. - Control by slot position - Control by secondary FS Control data is valid only when data length is specified as 16 bits. **Control by Slot Position (Master Mode 1, Slave Mode 1):** Control data is transferred for all frames transmitted or received by the SIOF by specifying the slot position of control data. This method can be used in both SIOF master and slave modes. Figure 22.7 shows an example of the control data interface timing by slot position control. Figure 22.7 Control Data Interface (Slot Position) Control by Secondary FS (Slave Mode 2): The CODEC normally outputs the SIOF\_SYNC signal as synchronization pulse (FS). In this method, the CODEC outputs the secondary FS specific to the control data transfer after 1/2 frame time has been passed (not the normal FS output timing) to transmit or receive control data. This method is valid for SIOF slave mode. The following summarizes the control data interface procedure by the secondary FS. - Transmit normal transmit data of LSB = 0 (the SIOF forcibly clears 0). - To execute control data transmission, send transmit data of LSB = 1 (the SIOF forcibly set to 1 by writing SITCR). - The CODEC outputs the secondary FS. - The SIOF transmits or receives (stores in SIRCR) control data (data specified by SITCR) synchronously with the secondary FS. Figure 22.8 shows an example of the control data interface timing by the secondary FS. Figure 22.8 Control Data Interface (Secondary FS) #### 22.4.6 FIFO Overview: The transmit and receive FIFOs of the SIOF have the following features. - 16-stage 32-bit FIFOs for transmission and reception - The FIFO pointer can be updated in one read or write cycle regardless of access size of the CPU and DMAC. (One-stage 32-bit FIFO access cannot be divided into multiple accesses.) **Transfer Request:** The transfer request of the FIFO can be issued to the CPU or DMAC as the following interrupt sources. - FIFO transmit request: TDREQ (transmit interrupt source) - FIFO receive request: RDREQ (receive interrupt source) The request conditions for FIFO transmit or receive can be specified individually. The request conditions for the FIFO transmit and receive are specified by the bits TFWM[2:0] and the bits RFWM[2:0] in SIFCTR, respectively. Table 22.11 and table 22.12 summarize the conditions specified by SIFCTR. **Table 22.11 Conditions to Issue Transmit Request** | TFWM[2:0] | Number of<br>Requested Stages | Transmit Request | Used Areas | |-----------|-------------------------------|---------------------------------|------------| | 000 | 1 | Empty area is 16 stages | Smallest | | 100 | 4 | Empty area is 12 stages or more | | | 101 | 8 | Empty area is 8 stages or more | | | 110 | 12 | Empty area is 4 stages or more | | | 111 | 16 | Empty area is 1 stage or more | Largest | **Table 22.12 Conditions to Issue Receive Request** | RFWM[2:0] | Number of<br>Requested Stages | Receive Request | Used Areas | |-----------|-------------------------------|---------------------------------|------------| | 000 | 1 | Valid data is 1 stage or more | Smallest | | 100 | 4 | Valid data is 4 stages or more | | | 101 | 8 | Valid data is 8 stages or more | | | 110 | 12 | Valid data is 12 stages or more | <b>_</b> | | 111 | 16 | Valid data is 16 stages | Largest | The number of stages of the FIFO is always sixteen even if the data area or empty area exceeds the FIFO size (the number of FIFOs). Accordingly, an overflow error or underflow error occurs if data area or empty area exceeds sixteen FIFO stages. The FIFO transmit or receive request is canceled when the above condition is not satisfied even if the FIFO is not empty or full. **Number of FIFOs:** The number of FIFO stages used in transmission and reception is indicated by the following register. - Transmit FIFO: The number of empty FIFO stages is indicated by the bits TFUA[4:0] in SIFCTR. - Receive FIFO: The number of valid data stages is indicated by the bits RFUA[4:0] in SIFCTR. The above indicate possible data numbers that can be transferred by the CPU or DMAC. ### 22.4.7 Transmit and Receive Procedures **Transmission in Master Mode:** Figure 22.9 shows an example of settings and operation for master mode transmission. | No. | Flow Chart | SIOF Settings | SIOF Operation | |-----|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | | Start | | | | 1 | Set SIMDR, SISCR, SITDAR, SICDAR, SITCR, and SIFCTR | Set operating mode, serial clock,<br>slot positions for transmit data,<br>slot position for control data,<br>control data, and FIFO request<br>threshold value | | | 2 | Set the SCKE bit in SICTR to 1 | Set operation start for baud rate generator | | | 3 | Start SIOF_SCK output | | Output serial clock | | 4 | Set the FSE and TXE bits in SICTR to 1 | Set the start for frame synchronous signal output and enable transmission | Output frame synchronous signal and issue transmit transfer request* | | 5 | TDREQ = 1? No Yes | | | | 6 | Set SITDR | Set transmit data | | | 7 | Transmit SITDR from SIOF_TXD synchronously with SIOF_SYNC | | Transmit | | 8 | Transfer No ended? Yes Clear the TXE bit in SICTR to 0 | Set to disable transmission | End transmission | Note: \* When interrupts due to transmit data underflow are enabled, after setting the no. 6 transmit data, the TXE bit should be set to 1. Figure 22.9 Example of Transmit Operation in Master Mode **Reception in Master Mode:** Figure 22.10 shows an example of settings and operation for master mode reception. Figure 22.10 Example of Receive Operation in Master Mode **Transmission in Slave Mode:** Figure 22.11 shows an example of settings and operation for slave mode transmission. Figure 22.11 Example of Transmit Operation in Slave Mode **Reception in Slave Mode:** Figure 22.12 shows an example of settings and operation for slave mode reception. Figure 22.12 Example of Receive Operation in Slave Mode **Transmit/Receive Reset:** The SIOF can separately reset the transmit and receive units by setting the following bits to 1. - Transmit reset: TXRST bit in SICTR - Receive reset: RXRST bit in SICTR Table 22.13 shows the details of initialization upon transmit or receive reset. **Table 22.13 Transmit and Receive Reset** | Туре | Objects Initialized | |----------------|---------------------------------------------------------------| | Transmit reset | Stop transmitting form the SIOF_TXD (high level is outputted) | | | Transmit FIFO write pointer | | | TCRDY, TFEMP, and TDREQ bits in SISTR | | | TXE bit in SICTR | | Receive reset | Stop receiving form the SIOF_RXD | | | Receive FIFO write pointer | | | RCRDY, RFFUL, and RDREQ bits in SISTR | | | RXE bit in SICTR | ### 22.4.8 Interrupts The SIOF has one type of interrupt. **Interrupt Sources:** Interrupts can be issued by several sources. Each source is shown as an SIOF status in SISTR. Table 22.14 lists the SIOF interrupt sources. **Table 22.14 SIOF Interrupt Sources** | No. | Classification | Bit Name | <b>Function Name</b> | Description | |-----|----------------|----------|--------------------------------|------------------------------------------------------------------------------------------------| | 1 | Transmission | TDREQ | Transmit FIFO transfer request | The transmit FIFO stores data of specified size or more. | | 2 | _ | TFEMP | Transmit FIFO empty | The transmit FIFO is empty. | | 3 | Reception | RDREQ | Receive FIFO transfer request | The receive FIFO stores data of specified size or more. | | 4 | _ | RFFUL | Receive FIFO full | The receive FIFO is full. | | 5 | Control | TCRDY | Transmit control data ready | The transmit control register is ready to be written. | | 6 | - | RCRDY | Receive control data ready | The receive control data register stores valid data. | | 7 | Error | TFUDF | Transmit FIFO underflow | Serial data transmit timing has arrived while the transmit FIFO is empty. | | 8 | | TFOVF | Transmit FIFO overflow | Write to the transmit FIFO is performed while the transmit FIFO is full. | | 9 | _ | RFOVF | Receive FIFO overflow | Serial data is received while the receive FIFO is full. | | 10 | - | RFUDF | Receive FIFO underflow | The receive FIFO is read while the receive FIFO is empty. | | 11 | - | FSERR | FS error | A synchronous signal is input before the specified bit number has been passed (in slave mode). | | 12 | - | SAERR | Assign error | The same slot is specified in both serial data and control data. | Whether an interrupt is issued or not as the result of an interrupt source is determined by the SIIER settings. If an interrupt source is set to 1 and the corresponding bit in SIIER is set to 1, an SIOF interrupt is issued. **Regarding Interrupt Source:** The transmit sources and receive sources are signals indicating the SIOF state; after being set, if the state changes, they are automatically cleared by the SIOF. When the DMA transfer is used, a DMA transfer request of the FIFO is disabled for one cycle at the end of that DMA transfer. **Processing when Errors Occur:** On occurrence of each of the errors indicated as a status in SISTR, the SIOF performs the following operations. - Transmit FIFO underflow (TFUDF) The immediately preceding transmit data is again transmitted. - Transmit FIFO overflow (TFOVF) The contents of the transmit FIFO are protected, and the write operation causing the overflow is ignored. - Receive FIFO overflow (RFOVF) Data causing the overflow is discarded and lost. - Receive FIFO underflow (RFUDF) An undefined value is output on the bus. - FS error (FSERR) The internal counter is reset according to the signal in which an error occurs. - Assign error (SAERR) - If the same slot is assigned to both serial data and control data, the slot is assigned to serial data. - If the same slot is assigned to two control data items, data cannot be transferred correctly. #### 22.4.9 Transmit and Receive Timing Examples of the SIOF serial transmission and reception are shown in figure 22.13 to figure 22.19. **8-bit Monaural Data (1):** Synchronous pulse method, falling edge sampling, slot No.0 used for transmit and receive data, an frame length = 8 bits Figure 22.13 Transmit and Receive Timing (8-Bit Monaural Data (1)) **8-bit Monaural Data (2):** Synchronous pulse method, falling edge sampling, slot No.0 used for transmit and receive data, and frame length = 16 bits Figure 22.14 Transmit and Receive Timing (8-Bit Monaural Data (2)) **16-bit Monaural Data:** Synchronous pulse method, falling edge sampling, slot No.0 used for transmit and receive data, and frame length = 64 bits Figure 22.15 Transmit and Receive Timing (16-Bit Monaural Data) **16-bit Stereo Data (1):** L/R method, rising edge sampling, slot No.0 used for left channel data, slot No.1 used for right channel data, and frame length = 32 bits Figure 22.16 Transmit and Receive Timing (16-Bit Stereo Data (1)) **16-bit Stereo Data (2):** L/R method, rising edge sampling, slot No.0 used for left-channel transmit data, slot No.1 used for left-channel receive data, slot No.2 used for right-channel transmit data, slot No.3 used for right-channel receive data, and frame length = 64 bits Figure 22.17 Transmit and Receive Timing (16-Bit Stereo Data (2)) **16-bit Stereo Data (3):** Synchronous pulse method, falling edge sampling, slot No.0 used for left-channel data, slot No.1 used for right-channel data, slot No.2 used for control data for channel 0, slot No.3 used for control data for channel 1, and frame length = 128 bits Figure 22.18 Transmit and Receive Timing (16-Bit Stereo Data (3)) **16-bit Stereo Data (4):** Synchronous pulse method, falling edge sampling, slot No.0 used for left-channel data, slot No.2 used for right-channel data, slot No.1 used for control data for channel 0, slot No.3 used for control data for channel 1, and frame length = 128 bits Figure 22.19 Transmit and Receive Timing (16-Bit Stereo Data (4)) **Synchronization-Pulse Output Mode at End of Each Slot (SYNCAT Bit = 1):** Synchronous pulse method, falling edge sampling, slot No.0 used for left-channel data, slot No.1 used for right-channel data, slot No.2 used for control data for channel 0, slot No.3 used for control data for channel 1, and frame length = 128 bits In this mode, valid data must be set to slot No. 0. Figure 22.20 Transmit and Receive Timing (16-Bit Stereo Data) # Section 23 Serial Protocol Interface (HSPI) This LSI incorporates one channel of the Serial Protocol Interface (HSPI). #### 23.1 Features The HSPI has the following features. - Operating mode: Master mode or Slave mode. - The transmit and receive sections within the module are double buffered to allow duplex communication. - A flexible peripheral clock division strategy allows a wide range of bit rates to be supported. - The programmable clock control logic allows setting for two different transmit protocols and accommodates transmit and receive functions on either edge of the serial bit clock. - Error detection logic is provided for warning of the receive buffer overflow. - The HSPI has a facility to generate the chip select signal to slave modules when configured as a master mode either automatically as part of the data transfer process, or under the manual control of the host processor. Figure 23.1 is a block diagram of the HSPI. Figure 23.1 Block Diagram of HSPI # 23.2 Input/Output Pins The input/output pins of the HSPI is shown in table 23.1. **Table 23.1 Pin Configuration** | Pin Name | Function | I/O | Description | |----------|----------------------|--------------|----------------------| | HSPI_CLK | Serial bit clock pin | Input/Output | Clock input/output | | HSPI_TX | Transmit data pin | Output | Transmit data output | | HSPI_RX | Receive data pin | Input | Receive data input | | HSPI_CS | Chip select pin | Input/Output | Chip select | Note: These pins are multiplexed with the SCIF channel 0, FLCTL, GPIO and mode control pins. # 23.3 Register Descriptions Table 23.2 shows the HSPI register configuration. Table 23.3 shows the register states in each processing mode. **Table 23.2 Register Configuration** | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |--------------------------|---------|------|-------------|----------------|------|---------------| | Control register | SPCR | R/W | H'FFE5 0000 | H'1FE5 0000 | 32 | Pck | | Status register | SPSR | R/W* | H'FFE5 0004 | H'1FE5 0004 | 32 | Pck | | System control register | SPSCR | R/W | H'FFE5 0008 | H'1FE5 0008 | 32 | Pck | | Transmit buffer register | SPTBR | R/W | H'FFE5 000C | H'1FE5 000C | 32 | Pck | | Receive buffer register | SPRBR | R | H'FFE5 0010 | H'1FE5 0010 | 32 | Pck | Note: To clear the flag, only 0s are written to bits 4 and 3. Table 23.3 Register States of HSPI in Each Processing Mode | Register Name | Abbrev. | Power-on Reset<br>by PRESET<br>Pin/WDT/H-UDI | Manual Reset by<br>WDT/Multiple<br>Exception | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | |--------------------------|---------|----------------------------------------------|----------------------------------------------|----------------------------------|-------------------| | Control register | SPCR | H'0000 0000 | H'0000 0000 | Retained | Retained | | Status register | SPSR | H'0000 0020 | H'xxxx xx20 | Retained | Retained | | System control register | SPSCR | H'0000 0040 | H'0000 0040 | Retained | Retained | | Transmit buffer register | SPTBR | H'0000 0000 | H'0000 0000 | Retained | Retained | | Receive buffer register | SPRBR | H'0000 0000 | H'0000 0000 | Retained | Retained | # 23.3.1 Control Register (SPCR) SPCR is a 32-bit readable/writable register that controls the transfer data of shift timing and specifies the clock polarity and frequency. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|-----|------|------|-------|-------|-------|-------|-------| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | 1 | - | - | 1 | - | - | _ | FBS | CLKP | IDIV | CLKC4 | CLKC3 | CLKC2 | CLKC1 | CLKC0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 8 | _ | All 0 | R | Reserved | | | | | | Although the initial value is 0, these bits will be read as an undefined value. The write value should always be 0. | | 7 | FBS | 0 | R/W | First Bit Start | | | | | | Controls the timing relationship between each bit of transferred data and the serial bit clock. | | | | | | 0: The first bit transmitted from the HSPI module is set up such that it can be sampled by the receiving device on the first edge of HSPI_CLK after the HSPI_CS pin goes low. Similarly the first received bit is sampled on the first edge of HSPI_CLK after the HSPI_CS pin goes low. | | | | | | 1: The first bit transmitted from the HSPI module is set up such that it can be sampled by the receiving device on the second edge of HSPI_CLK after the HSPI_CS pin goes low. Similarly the first received bit is sampled on the second edge of HSPI_CLK after the HSPI_CS pin goes low. | | 6 | CLKP | 0 | R/W | Serial Clock Polarity | | | | | | <ol><li>HSPI_CLK signal is not inverted and so is low when<br/>inactive.</li></ol> | | | | | | HSPI_CLK signal is inverted and so is high when inactive. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | IDIV | 0 | R/W | Initial Clock Division Ratio | | | | | | 0: The peripheral clock is divided by a factor of 4<br>initially to create an intermediate frequency, which is<br>further divided to create the serial bit clock when<br>master mode. | | | | | | 1: The peripheral clock is divided by a factor of 32 initially to create an intermediate frequency, which is further divided to create the serial bit clock when master mode. | | 4 to 0 | CLKC4 to | All 0 | R/W | Clock Division Count | | | CLKC0 | | | These bits determine the number of intermediate frequency cycles long both the high and low periods of the serial bit clock. | | | | | | 00000: 1 intermediate frequency cycle. | | | | | | Serial bit clock frequency = Intermediate frequency / 2. | | | | | | 00001: 2 Intermediate frequency cycles. | | | | | | Serial bit clock frequency = Intermediate frequency / 4. | | | | | | 00010: 3 intermediate frequency cycles. | | | | | | Serial bit clock frequency = Intermediate frequency / 6. | | | | | | : : | | | | | | 11111: 32 intermediate frequency cycles. | | | | | | Serial bit clock frequency = Intermediate frequency / 64. | The serial bit clock frequency can be computed using the following formula: When the HSPI is configured as a slave, the IDIV and CLKC bits are ignored and the HSPI synchronizes to the externally supplied serial bit clock. The maximum value of the external serial bit clock that the module can operate with is peripheral clock frequency / 8. If any of the FBS, CLKP, IDIV or CLKC bit values are changed, then the HSPI will undergo the HSPI software reset. #### 23.3.2 Status Register (SPSR) SPSR is a 32-bit readable/writable register. The status flag in SPSR can confirm whether the HSPI correctly operates or not. If the ROIE bit in SPSCR is set to 1, an interrupt request is generated due to the occurrence of the receive buffer overrun error or the warning of the receive buffer overrun error. When the TFIE bit in SPSCR is set to 1, an interrupt request is generated by the transmit complete status flag. If the appropriate enable bit in SPSCR is set to 1, an interrupt request is generated due to the receive FIFO halfway, receive FIFO full, transmit FIFO empty, or transmit FIFO halfway flag. If the RNIE bit in SPSCR is set to 1, an interrupt request is generated when the receive FIFO is not empty. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|------|------|------|------|------|------|------|------|------|------|------| | | - | - | 1 | _ | - | _ | _ | _ | _ | _ | 1 | - | - | l | _ | _ | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | l | 1 | 1 | 1 | _ | TXFU | TXHA | TXEM | RXFU | RXHA | RXEM | RXOO | RXOW | RXFL | TXFN | TXFL | | Initial value: | _ | _ | _ | _ | _ | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 11 | _ | Undefined | R | Reserved | | | | | | These bits are always read as an undefined value. The write value should always be 0. | | 10 | TXFU | 0 | R | Transmit FIFO Full Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the transmit FIFO is full of bytes for transmission and cannot accept any more. It is cleared to 0 when data is transmitted from the transmit FIFO. | | 9 | TXHA | 0 | R | Transmit FIFO Halfway Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the transmit FIFO reaches the halfway point, that is, it has 4 bytes of data and 4 spaces for more data. It is cleared to 0 when more data is written to the transmit FIFO. It remains set to 1 until cleared to 0 even if the subsequent FIFO level becomes under the halfway point (4 bytes). | | | | | | If TXHA = 1 and THIE = 1 then the interrupt is generated. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | TXEM | 1 | R | Transmit FIFO Empty Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the transmit FIFO is empty of data to transmit. It is cleared to 0 when more data is written to the transmit FIFO. | | | | | | If TXEM = 1 and TEIE = 1 then the interrupt is generated. | | 7 | RXFU | 0 | R | Receive FIFO Full Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the receive FIFO is full of received bytes and cannot accept any more. It is cleared to 0 when data is read out of the receive FIFO. | | | | | | If RXFU = 1 and RFIE = 1 then the interrupt is generated. | | 6 | RXHA | 0 | R | Receive FIFO Halfway Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the receive FIFO reaches the halfway point, that is, it has 4 bytes of data and 4 spaces for more data. This flag is cleared to 0 when the receive data is read from receive FIFO and the FIFO level becomes under 4 bytes (halfway point). It remain set to 1 until cleared to 0 regardless of the subsequent FIFO levels. | | | | | | If RXHA = 1 and RHIE = 1 then the interrupt is generated. | | 5 | RXEM | 1 | R | Receive FIFO Empty Flag | | | | | | This status flag is enabled only to operation in FIFO mode. The flag is set to 1 when the receive FIFO is empty of received data. It is cleared to 0 when more data is received into to the receive FIFO. If RXEM = 0 and RNIE = 1 then the interrupt is | | | | | | generated. | | 4 | RXOO | 0 | R/W* | Receive Buffer Overrun Occurred Flag | | | | | | This status flag is set to 1 when new data has been received but the previous received data has not been read from SPRBR. The previously received data will not be overwritten by the newly received data. The RXOO flag remain set to 1 until writing a 0 to its bit position. If RXOO = 1 and ROIE = 1 then the interrupt is generated. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RXOW | 0 | R/W* | Receive Buffer Overrun Warning Flag | | | | | | This status flag is set to 1 when a new serial data transfer starts and the previous received data has not been read from SPRBR. The RXOW remain set to 1 until writing a 0 to its bit position. | | | | | | If RXOW= 1 and ROIE = 1 then the interrupt is generated. | | 2 | RXFL | 0 | R | Receive Buffer Full Status Flag | | | | | | This status flag indicates that new data is available in the SPRBR and has not yet been read. It is set to 1 at the completion of a serial bus transfer at the point the shift register contents are loaded into the SPRBR. This bit is cleared to 0 by reading SPRBR. | | | | | | If RXFL = 1 and RXDE = 1 then the DMA transfer request enabled. | | 1 | TXFN | 0 | R | Transmit Complete Status Flag | | | | | | This status flag indicates that the last transmission has completed. It is set to 1 when SPTBR is able to write more data from the peripheral bus. This bit is cleared to 0 by writing more data SPTBR. | | | | | | If TXFN = 1 and TFIE = 1 then the interrupt is generated. | | 0 | TXFL | 0 | R | Transmit Buffer Full Status Flag | | | | | | This status flag indicates SPTBR has transmitted data. It is set to 1 when SPTBR is written with data from the peripheral bus. This bit is cleared to 0 when SPTBR is able to accept more data from the peripheral bus. | | | Th 1-22- | | | If TXFL = 0 (i.e. the SPTBR is empty) and TXDE = 1 then the DMA transfer request enabled. | Note: \* These bits are readable/writable bits. When writing 0, these bits are initialized, while writing 1 is ignored. ### 23.3.3 System Control Register (SPSCR) SPSCR is a 32-bit readable/writable register that enables or disables interrupts or FIFO mode, selects either LSB first or MSB first in transmitting/receiving date, and master or slave mode. If any of the FFEN, LMSB, CSA or MASL bit values are changed, then the module will undergo the HSPI software reset. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------| | | _ | _ | | | _ | | _ | _ | _ | | _ | _ | _ | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | TEIE | THIE | RNIE | RHIE | RFIE | FFEN | LMSB | CSV | CSA | TFIE | ROIE | RXDE | TXDE | MASL | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | | | Initial | | | |----------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 14 | _ | All 0 | R | Reserved | | | | | | Although the initial value is 0, these bits will be read as an undefined value. The write value should always be 0. | | 13 | TEIE | 0 | R/W | Transmit FIFO Empty Interrupt Enable | | | | | | 0: Transmit FIFO empty interrupt disabled | | | | | | 1: Transmit FIFO empty interrupt enabled | | 12 | THIE | 0 | R/W | Transmit FIFO Halfway Interrupt Enable | | | | | | 0: Transmit FIFO halfway interrupt disabled | | | | | | 1: Transmit FIFO halfway interrupt enabled | | 11 | RNIE | 0 | R/W | Receive FIFO Not Empty Interrupt Enable | | | | | | 0: Receive FIFO not empty interrupt disabled | | | | | | 1: Receive FIFO not empty interrupt enabled | | 10 | RHIE | 0 | R/W | Receive FIFO Halfway Interrupt Enable | | | | | | 0: Receive FIFO halfway interrupt disabled | | | | | | 1: Receive FIFO halfway interrupt enabled | | 9 | RFIE | 0 | R/W | Receive FIFO Full Interrupt Enable | | | | | | 0: Receive FIFO full interrupt disabled | | | | | | 1: Receive FIFO full interrupt enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | FFEN | 0 | R/W | FIFO Mode Enable | | | | | | Enables or disables the FIFO mode. When FIFO mode is enabled two 8-entry deep FIFOs are made available, one for transmit data and one for receive data. These FIFOs are read and written via SPTBR and SPRBR. When FIFO mode is disabled the SPTBR and SPRBR are used directly so new data must be written to SPTBR and read from SPRBR for each and every transfer. FIFO mode must be disabled if DMA requests are also going to be used to service SPTBR and SPRBR. | | | | | | 0: FIFO mode disabled | | | | | | 1: FIFO mode enabled | | 7 | LMSB | 0 | R/W | LSB/MSB First Control | | | | | | <ol><li>Data is transmitted and received most significant bit<br/>(MSB) first.</li></ol> | | | | | | Data is transmitted and received least significant bit (LSB) first. | | 6 | CSV | 1 | R/W | Chip Select Value | | | | | | Controls the value output from the chip select when the HSPI is a master and the chip select generation has been selected. | | | | | | 0: Chip select output is low. | | | | | | 1: Chip select output is high. | | 5 | CSA | 0 | R/W | Automatic/Manual Chip Select | | | | | | <ol> <li>Chip select output is automatically generated during<br/>data transfer.</li> </ol> | | | | | | <ol> <li>Chip select output is manually controlled, with its<br/>value being determined by the CSV bit.</li> </ol> | | 4 | TFIE | 0 | R/W | Transmit Complete Interrupt Enable | | | | | | 0: Transmit complete interrupt disabled | | | | | | 1: Transmit complete interrupt enabled | | 3 | ROIE | 0 | R/W | Receive Overrun Occurred / Warning Interrupt Enable | | | | | | <ol> <li>Receive overrun occurred / warning interrupt<br/>disabled</li> </ol> | | | | | | 1: Receive overrun occurred / warning interrupt enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------| | 2 | RXDE | 0 | R/W | Receive DMA Enable | | | | | | 0: Receive DMA transfer request disabled | | | | | | 1: Receive DMA transfer request enabled | | 1 | TXDE | 0 | R/W | Transmit DMA Enable | | | | | | 0: Transmit DMA transfer request disabled | | | | | | 1: Transmit DMA transfer request enabled | | 0 | MASL | 0 | R/W | Master/Slave Select Bit | | | | | | 0: HSPI module configured as a slave | | | | | | 1: HSPI module configured as a master | # 23.3.4 Transmit Buffer Register (SPTBR) SPTBR is a 32-bit readable/writable register that stores data to be transmitted. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----| | | _ | _ | 1 | _ | | | | | _ | | 1 | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | | _ | | _ | | _ | | | | Т | D | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------| | 31 to 8 | _ | All 0 | R | Reserved | | | | | | Although the initial value is 0, these bits will be read as an undefined value. The write value should always be 0. | | 7 to 0 | TD | All 0 | R/W | Transmit Data | | | | | | Data written to this register is transferred to the shift register for transmission. | | | | | | When reading these bits, always read as data stored in the transmit buffer. | # 23.3.5 Receive Buffer Register (SPRBR) SPRBR is a 32-bit read-only register that stores the number of received data. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | _ | | | - | | - | | | _ | | - | _ | | ı | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | | - | | | | | | | R | D | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |---------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 8 | _ | All 0 | R | Reserved | | | | | | Although the initial value is 0, these bits will be read as an undefined value. The write value should always be 0. | | 7 to 0 | RD | All 0 | R | Receive Data | | | | | | Data from the shift register, which is stored as each byte, is received, if the previously received data has been read. | ## 23.4 Operation #### 23.4.1 Operation Overview without DMA (FIFO Mode Disabled) Figure 23.2 shows the flow of a transmit/receive operation procedure. Figure 23.2 Operational Flowchart Depending on the settings of SPCR, the master transmits data to the slave on either the falling or rising edge of HSPI\_CLK and samples data from the slave on the opposite edge. The data transfer between the master and slave completes when the transmit complete status flag (TXFN) in SPSR is set to 1. This flag should be used to identify when an HSPI transfer event (byte transmitted and byte received) has occurred, even in the case where the HSPI module is being used to receive data only (null data being transmitted). By default data is transmitted MSB first, but LSB first is also possible depending on how the LMSB bit in SPSCR is set. During the transmit function the slave responds by sending data to the master synchronized with the HSPI\_CLK from the master transmitted. Data from the slave is sampled and transferred to the shift register in the module and on completion of the transmit function, is transferred to SPRBR. The $\overline{\text{HSPI\_CS}}$ pin is used to select the HSPI module when the HSPI is configured as a slave, and prepare it to receive data from an external master. When the FBS bit in SPCR is 0, the $\overline{\text{HSPI\_CS}}$ pin must be driven high between successive bytes. When the FBS = 1, the $\overline{\text{HSPI\_CS}}$ pin can stay low for several byte transmissions. In this case, if the system is configured such that the FBS is always 1, then the $\overline{\text{HSPI\_CS}}$ line can be fixed at ground (if the HSPI will only be used as a slave). ### 23.4.2 Operation Overview with DMA The operation of the HSPI when DMA is used to perform transmit and receive data transfers is simpler than when DMA is not used. The HSPI must be configured as in the case for transfers without DMA. FIFO mode must be disabled. The DMA controller (DMAC) should then be configured to transfer the required amount of data. DMA requests can then be enabled in the HSPI module and the transfers will then take place without further processor intervention. When the DMAC indicates that all transfers have ended then the DMA request signals in the HSPI module should be disabled to remove any remaining DMA requests. This is necessary as the HSPI module will always request data to transmit. #### 23.4.3 Operation with FIFO Mode Enabled In order to reduce the interrupt overhead on the processor in the case for operation without DMA mode, FIFO mode has been provided. When FIFO mode is enabled, up to 8 bytes can be written in advance for transmission and up to 8 bytes can be received before the receive FIFO needs to be read. To transfer the specified amount of data between the HSPI module and an external device, follow the following procedure: - 1. Set up the module for the required HSPI transfer characteristics (master/slave, clock polarity etc.) and enable FIFO mode. - 2. Write bytes into the transmit FIFO via SPTBR. If more than 8 bytes are to be transmitted then enable the transmit FIFO halfway interrupt to keep track of the FIFO level as data is transmitted. - 3. Respond to the transmit FIFO halfway interrupt when it occurs by writing more data to the transmit FIFO and reading data from the receive FIFO via SPRBR. - 4. When all of the transmit data has been written into the transmit FIFO, disable the transmit FIFO halfway interrupt and read the contents of the receive FIFO until it is empty. Enable the receive FIFO not empty interrupt to keep track of when the final bytes of the transfer are received. - 5. Respond to the receive FIFO not empty interrupt until all the expected data has been received. 6. Disable the module until it is required again. In some applications, an undefined amount of data will received from an external HSPI device. If this is the case, follow the following procedure: - 1. Set up the module for the required HSPI transfer characteristics (master/slave, clock polarity etc.) and enable FIFO mode. - 2. Fill the transmit FIFO with the data to transmit. Enable the receive FIFO not empty interrupt. - 3. Respond to the receive FIFO not empty interrupt and read data from the receive FIFO until it is empty. Write more data to the transmit FIFO if required. - 4. Disable the module when the transfer is to stop. ### 23.4.4 Timing Diagrams The following diagrams explain the timing relationship of all shift and sample processes in the HSPI. Figure 23.3 shows the conditions when FBS = 0, while figure 23.4 shows the conditions when FBS = 1. It can be seen that if CLKP in SPCR is 0 then transmit data is shifted on the falling edge of HSPI\_CLK and receive data is sampled on the rising edge. The opposite is true when CLKP = 1. Figure 23.3 Timing Conditions when FBS = 0 Figure 23.4 Timing Conditions when FBS = 1 #### 23.4.5 HSPI Software Reset If any of the FBS, CLKP, IDIV or CLKC bit values are changed, then the HSPI software reset is generated. The receive and transmit FIFO pointers can be initialized by the HSPI software reset. The data transmission after the HSPI software reset should protect transmitting and receiving protocol of HSPI, and please perform it from the first. A guarantee of operation is not offered other than it While the master device is not transferring data and the HSPI is in slave mode, the HSPI software reset should be generated before asserting the HSPI\_CS. This prevent the HSPI from receiving an erroneous data. ### 23.4.6 Clock Polarity and Transmit Control SPCR also allows the user to define the shift timing for transmit data and polarity. The FBS bit in SPCR allows selection between two different transfer formats. The MSB or LSB is valid on the falling edge of HSPI\_CS. The CLKP bit in SPCR allows for control of the polarity select block which controls which edges of HSPI\_CLK shift and sample data in the master and slave. #### 23.4.7 Transmit and Receive Routines The master and slave can be considered linked together as a circular shift register synchronized with HSPI\_CLK. The transmit byte from the master is replaced with the receive byte from the slave in eight HSPI\_CLK cycles. Both the transmit and receive functions are double buffered to allow for continuous reads and writes. When FIFO mode is enabled eight entry FIFOs are available for both transmit and receive data. # Section 24 Multimedia Card Interface (MMCIF) This LSI supports a multimedia card interface (MMCIF). The MMC mode interface can be utilized. The MMCIF is a clock-synchronous serial interface that transmits/receives data that is distinguished in terms of command and response. A number of commands/responses are predefined in the multimedia card. As the MMCIF specifies a command code and command type/response type upon the issuance of a command, commands extended by the secure multimedia card (Secure-MMC) and additional commands can be supported in the future within the range of combinations of currently defined command types/response types. #### 24.1 Features The MMCIF has the following features: - Interface that complies with The MultiMediaCard System Specification Version 3.1 - Supports MMC mode - Incorporates 64 data-transfer FIFOs of 16 bits - Supports DMA transfer - Four interrupt sources FIFO empty/full (FSTAT), command/response/data transfer complete (TRAN), transfer error (ERR), and FIFO ready (FRDY) - Interface via the MCCLK output (transfer clock output) pin, the MCCMD input/output (command output/response input) pin, and the MCDAT input/output (data input/output) pin Figure 24.1 shows a block diagram of the MMCIF. Figure 24.1 Block Diagram of MMCIF # 24.2 Input/Output Pins Table 24.1 summarizes the pins of the MMCIF. **Table 24.1 Pin Configuration** | Pin Name | I/O | Function | |----------|--------------|-------------------------------| | MCCLK | Output | Card clock output | | MCCMD | Input/Output | Command output/response input | | MCDAT | Input/Output | Data input/output | Note: For insertion/detachment of a card or for signals switching over between open-drain and CMOS modes, use ports of this LSI. These pins are multiplexed with the SCIF channel 1, GPIO, and mode control pins. # 24.3 Register Descriptions Table 24.2 shows the MMCIF register configuration. Table 24.3 shows the register states in each processing mode. **Table 24.2 Register Configuration** | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |-------------------------------------|---------|-----|-------------|----------------|------|---------------| | Command register 0 | CMDR0 | R/W | H'FFE6 0000 | H'1FE6 0000 | 8 | Pck | | Command register 1 | CMDR1 | R/W | H'FFE6 0001 | H'1FE6 0001 | 8 | Pck | | Command register 2 | CMDR2 | R/W | H'FFE6 0002 | H'1FE6 0002 | 8 | Pck | | Command register 3 | CMDR3 | R/W | H'FFE6 0003 | H'1FE6 0003 | 8 | Pck | | Command register 4 | CMDR4 | R/W | H'FFE6 0004 | H'1FE6 0004 | 8 | Pck | | Command register 5 | CMDR5 | R | H'FFE6 0005 | H'1FE6 0005 | 8 | Pck | | Command start register | CMDSTRT | R/W | H'FFE6 0006 | H'1FE6 0006 | 8 | Pck | | Operation control register | OPCR | R/W | H'FFE6 000A | H'1FE6 000A | 8 | Pck | | Card status register | CSTR | R | H'FFE6 000B | H'1FE6 000B | 8 | Pck | | Interrupt control register 0 | INTCR0 | R/W | H'FFE6 000C | H'1FE6 000C | 8 | Pck | | Interrupt control register 1 | INTCR1 | R/W | H'FFE6 000D | H'1FE6 000D | 8 | Pck | | Interrupt status register 0 | INTSTR0 | R/W | H'FFE6 000E | H'1FE6 000E | 8 | Pck | | Interrupt status register 1 | INTSTR1 | R/W | H'FFE6 000F | H'1FE6 000F | 8 | Pck | | Transfer clock control register | CLKON | R/W | H'FFE6 0010 | H'1FE6 0010 | 8 | Pck | | Command timeout control register | CTOCR | R/W | H'FFE6 0011 | H'1FE6 0011 | 8 | Pck | | Transfer byte number count register | TBCR | R/W | H'FFE6 0014 | H'1FE6 0014 | 8 | Pck | | Mode register | MODER | R/W | H'FFE6 0016 | H'1FE6 0016 | 8 | Pck | | Command type register | CMDTYR | R/W | H'FFE6 0018 | H'1FE6 0018 | 8 | Pck | | Response type register | RSPTYR | R/W | H'FFE6 0019 | H'1FE6 0019 | 8 | Pck | | Transfer block number counter | TBNCR | R/W | H'FFE6 001A | H'1FE6 001A | 16 | Pck | | Response register 0 | RSPR0 | R/W | H'FFE6 0020 | H'1FE6 0020 | 8 | Pck | | Response register 1 | RSPR1 | R/W | H'FFE6 0021 | H'1FE6 0021 | 8 | Pck | | Response register 2 | RSPR2 | R/W | H'FFE6 0022 | H'1FE6 0022 | 8 | Pck | | Response register 3 | RSPR3 | R/W | H'FFE6 0023 | H'1FE6 0023 | 8 | Pck | | Response register 4 | RSPR4 | R/W | H'FFE6 0024 | H'1FE6 0024 | 8 | Pck | | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |------------------------------|---------|-----|-------------|----------------|------|---------------| | Response register 5 | RSPR5 | R/W | H'FFE6 0025 | H'1FE6 0025 | 8 | Pck | | Response register 6 | RSPR6 | R/W | H'FFE6 0026 | H'1FE6 0026 | 8 | Pck | | Response register 7 | RSPR7 | R/W | H'FFE6 0027 | H'1FE6 0027 | 8 | Pck | | Response register 8 | RSPR8 | R/W | H'FFE6 0028 | H'1FE6 0028 | 8 | Pck | | Response register 9 | RSPR9 | R/W | H'FFE6 0029 | H'1FE6 0029 | 8 | Pck | | Response register 10 | RSPR10 | R/W | H'FFE6 002A | H'1FE6 002A | 8 | Pck | | Response register 11 | RSPR11 | R/W | H'FFE6 002B | H'1FE6 002B | 8 | Pck | | Response register 12 | RSPR12 | R/W | H'FFE6 002C | H'1FE6 002C | 8 | Pck | | Response register 13 | RSPR13 | R/W | H'FFE6 002D | H'1FE6 002D | 8 | Pck | | Response register 14 | RSPR14 | R/W | H'FFE6 002E | H'1FE6 002E | 8 | Pck | | Response register 15 | RSPR15 | R/W | H'FFE6 002F | H'1FE6 002F | 8 | Pck | | Response register 16 | RSPR16 | R/W | H'FFE6 0030 | H'1FE6 0030 | 8 | Pck | | CRC status register | RSPRD | R/W | H'FFE6 0031 | H'1FE6 0031 | 8 | Pck | | Data timeout register | DTOUTR | R/W | H'FFE6 0032 | H'1FE6 0032 | 16 | Pck | | Data register | DR | R/W | H'FFE6 0040 | H'1FE6 0040 | 16 | Pck | | FIFO pointer clear register | FIFOCLR | W | H'FFE6 0042 | H'1FE6 0042 | 8 | Pck | | DMA control register | DMACR | R/W | H'FFE6 0044 | H'1FE6 0044 | 8 | Pck | | Interrupt control register 2 | INTCR2 | R/W | H'FFE6 0046 | H'1FE6 0046 | 8 | Pck | | Interrupt status register 2 | INTSTR2 | R/W | H'FFE6 0048 | H'1FE6 0048 | 8 | Pck | Table 24.3 Register States of HSPI in Each Processing Mode | Register Name | Abbrev. | Power-on<br>Reset by<br>PRESET<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by WDT/<br>Multiple<br>Exception | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | |-------------------------------------|---------|-----------------------------------------------------|--------------------------------------------------|----------------------------------|-------------------| | Command register 0 | CMDR0 | H'00 | H'00 | Retained | Retained | | Command register 1 | CMDR1 | H'00 | H'00 | Retained | Retained | | Command register 2 | CMDR2 | H'00 | H'00 | Retained | Retained | | Command register 3 | CMDR3 | H'00 | H'00 | Retained | Retained | | Command register 4 | CMDR4 | H'00 | H'00 | Retained | Retained | | Command register 5 | CMDR5 | H'00 | H'00 | Retained | Retained | | Command start register | CMDSTRT | H'00 | H'00 | Retained | Retained | | Operation control register | OPCR | H'00 | H'00 | Retained | Retained | | Card status register | CSTR | H'0x | H'0x | Retained | Retained | | Interrupt control register 0 | INTCR0 | H'00 | H'00 | Retained | Retained | | Interrupt control register 1 | INTCR1 | H'00 | H'00 | Retained | Retained | | Interrupt status register 0 | INTSTR0 | H'00 | H'00 | Retained | Retained | | Interrupt status register 1 | INTSTR1 | H'00 | H'00 | Retained | Retained | | Transfer clock control register | CLKON | H'00 | H'00 | Retained | Retained | | Command timeout control register | CTOCR | H'01 | H'01 | Retained | Retained | | Transfer byte number count register | TBCR | H'00 | H'00 | Retained | Retained | | Mode register | MODER | H'00 | H'00 | Retained | Retained | | Command type register | CMDTYR | H'00 | H'00 | Retained | Retained | | Response type register | RSPTYR | H'00 | H'00 | Retained | Retained | | Transfer block number counter | TBNCR | H'0000 | H'0000 | Retained | Retained | | Response register 0 | RSPR0 | H'00 | H'00 | Retained | Retained | | Response register 1 | RSPR1 | H'00 | H'00 | Retained | Retained | | Response register 2 | RSPR2 | H'00 | H'00 | Retained | Retained | | Response register 3 | RSPR3 | H'00 | H'00 | Retained | Retained | | Response register 4 | RSPR4 | H'00 | H'00 | Retained | Retained | | Response register 5 | RSPR5 | H'00 | H'00 | Retained | Retained | | | | Power-on<br>Reset by<br>PRESET<br>Pin/WDT/ | Manual Reset<br>by WDT/<br>Multiple | Sleep by<br>SLEEP | Module | |------------------------------|---------|--------------------------------------------|-------------------------------------|-------------------|----------| | Register Name | Abbrev. | H-UDI | Exception | Instruction | Standby | | Response register 6 | RSPR6 | H'00 | H'00 | Retained | Retained | | Response register 7 | RSPR7 | H'00 | H'00 | Retained | Retained | | Response register 8 | RSPR8 | H'00 | H'00 | Retained | Retained | | Response register 9 | RSPR9 | H'00 | H'00 | Retained | Retained | | Response register 10 | RSPR10 | H'00 | H'00 | Retained | Retained | | Response register 11 | RSPR11 | H'00 | H'00 | Retained | Retained | | Response register 12 | RSPR12 | H'00 | H'00 | Retained | Retained | | Response register 13 | RSPR13 | H'00 | H'00 | Retained | Retained | | Response register 14 | RSPR14 | H'00 | H'00 | Retained | Retained | | Response register 15 | RSPR15 | H'00 | H'00 | Retained | Retained | | Response register 16 | RSPR16 | H'00 | H'00 | Retained | Retained | | CRC status register | RSPRD | H'00 | H'00 | Retained | Retained | | Data timeout register | DTOUTR | H'FFFF | H'FFFF | Retained | Retained | | Data register | DR | H'xxxx | H'xxxx | Retained | Retained | | FIFO pointer clear register | FIFOCLR | H'00 | H'00 | Retained | Retained | | DMA control register | DMACR | H'00 | H'00 | Retained | Retained | | Interrupt control register 2 | INTCR2 | H'00 | H'00 | Retained | Retained | | Interrupt status register 2 | INTSTR2 | H'0x | H'0x | Retained | Retained | [Legend] x: Undefined REJ09B0158-0100 ### 24.3.1 Command Registers 0 to 5 (CMDR0 to CMDR5) The CMDR registers are six 8-bit registers. A command is written to CMDR as shown in table 24.4, and the command is transmitted when the START bit in CMDSTRT is set to 1. Each command is transmitted in order form the MSB (bit 7) in CMDR0 to the LSB (bit 0) in CMDR5. **Table 24.4 CMDR Configuration** | Register | Contents | Operation | |-------------------|------------------|---------------------------------------------------------------------------| | CMDR0 to<br>CMDR4 | Command argument | Write command arguments. | | CMDR5 | CRC and End bit | Setting of CRC is unnecessary (automatic calculation). | | | | End bit is fixed to 1 and its setting is unnecessary (automatic setting). | | | | The read value is 0. | #### CMDR0 to CMDR4 | | | Initial | | | |---------|-----------|---------|-----|--------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 0 | (Command | All 0 | R/W | Command arguments | | argumen | argument) | | | See specifications for the MMC card. | #### CMDR5 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------| | 7 to 1 | CRC | All 0 | R | These bits are always read as 0. The write value should always be 0. | | 0 | End | 0 | R | This bit is always read as 0. The write value should always be 0. | #### 24.3.2 Command Start Register (CMDSTRT) CMDSTRT is an 8-bit readable/writable register that triggers the start of command transmission, representing the start of a command sequence. The following operations should have been completed before the command sequence starts. - Analysis of prior command response, clearing the command response register write if necessary - Analysis/transfer of receive data of prior command if necessary - Preparation of transmit data of the next command if necessary - Setting of CMDTYR, RSPTYR, TBCR and TBNCR - Setting of CMDR0 to CMDR4 The CMDR0 to CMDR4, CMDTYR, RSPTYR, TBCR and TBNCR registers should not be changed until command transmission has ended (during the CWRE flag in CSTR has been set to 1 or until command transmit end interrupt has occurred). Command sequences are controlled by the sequencers in both the MMCIF side and the MMC card side. Normally, these operate synchronously. However, if an error occurs or a command is aborted, these may become temporarily unsynchronized. Be careful when setting the CMDOFF bit in OPCR, issuing the CMD12 command, or processing an error in MMC mode. A new command sequence should be started only after the end of the command sequence on both the MMCIF and card sides is confirmed. See section24.4, Operation when an error occurred. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|-------| | | | | | | | | _ | START | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R/W | | | | Initial | | | |--------|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | START | 0 | R/W | Starts command transmission when 1 is written. This bit is automatically cleared after the MMCIF received START command. When 0 is written to this bit, operation is not affected. | # 24.3.3 Operation Control Register (OPCR) OPCR is an 8-bit readable/writable register that aborts command operation, and suspends or continues data transfer. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|---|--------------|--------|---|---|---|---| | | CMD<br>OFF | | RD_<br>CONTI | DATAEN | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R/W | R/W | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CMDOFF | 0 | R/W | Command Off | | | | | | Aborts all command operations (MMCIF command sequence) when 1 is written after a command is transmitted. This bit is cleared automatically after the MMCIF received the CMDOFF command. | | | | | | Write enabled period: From command transmission completion to command sequence end | | | | | | Write of 0: Operation is not affected. | | | | | | Write of 1: Command sequence is forcibly aborted. | | | | | | Note: Do not write to this bit out of the write enable period. | | 6 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 5 | RD_CONTI | 0 | R/W | Read Continue | | | | | | Read data reception is resumed when 1 is written while<br>the sequence has been halted by FIFO full or<br>termination of block reading in multiple block read. | | | | | | This bit is cleared automatically when 1 is written and the MMCIF received the RD_CONTI command. | | | | | | Write enabled period: While read data reception is halted | | | | | | Write of 0: Operation is not affected. | | | | | | Write of 1: Resumes read data reception. | | | | | | Note: Do not write to this bit out of the write enable period. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DATAEN | 0 | R/W | Data Enable | | | | | | Starts a write data transmission by a command with write data. This bit is cleared automatically when 1 is written and the MMCIF received the DATAEN command. Resumes write data transmission while the sequence has been halted by FIFO empty or termination of block writing in multiple block write. | | | | | | Write enabled period: (1) after receiving a response to a command with write data, (2) while sequence is halted by FIFO empty, (3) when one block writing in multiple block write is terminated. | | | | | | Write of 0: Operation is not affected. | | | | | | Write of 1: Starts or resumes write data transmission. | | | | | | Note: Do not write to this bit out of the write enable period. | | 3 to 0 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | In write data transmission, the contents of the command response and data response should be analyzed, and then transmission should be triggered. In addition, the data transmission should be temporarily halted by FIFO full/empty, and it should be resumed when the preparation has been completed. In multiple block transfer, the transfer should be temporarily halted at every block break to select either to continue to the next block or to abort the multiple block transfer command by issuing the CMD12 command. To continue to the next block, the RD\_CONTI and DATAEN bits should be set to 1. To issue the CMD12 command, the CMDOFF bit should be set to 1 to abort the command sequence on the MMCIF side. When using the auto-mode for a pre-defined multiple block transfer, the setting of the RD\_CONTI bit or the DATAEN bit between blocks can be omitted. # 24.3.4 Card Status Register (CSTR) CSTR indicates the MMCIF status during command sequence execution. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------|---------------|----------------|------|--------|---------------|---|-----| | | BUSY | FIFO_<br>FULL | FIFO_<br>EMPTY | CWRE | DTBUSY | DTBUSY<br>_TU | | REQ | | Initial value: | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BUSY | 0 | R | Command Busy | | | | | | Indicates command execution status. When the CMDOFF bit in OPCR is set to 1, this bit is cleared to 0 because the MMCIF command sequence is aborted. | | | | | | 0: Idle state waiting for a command, or data busy state | | | | | | 1: Command sequence execution in progress | | 6 | FIFO_FULL | 0 | R | FIFO Full | | | | | | This bit is set to 1 when the FIFO becomes full while data is being received from the card, and cleared to 0 when RD_CONTI is set to 1 or the command sequence is completed. | | | | | | Indicates whether the FIFO is empty or not. | | | | | | 0: The FIFO is empty. | | | | | | 1: The FIFO is full. | | 5 | FIFO_EMPTY | 0 | R | FIFO Empty | | | | | | This bit is set to 1 when the FIFO becomes empty while data is being sent to the card, and cleared to 0 when DATA_EN is set to 1 or the command sequence is completed. | | | | | | Indicates whether the FIFO holds data or not. | | | | | | 0: The FIFO includes data. | | | | | | 1: The FIFO is empty. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | CWRE | 0 | R | Command Register Write Enable | | | | | | Indicates whether the CMDR command is being transmitted or has been transmitted. | | | | | | 0: The CMDR command has been transmitted, or the START bit in CMDSTRT has not been set yet, so the new command can be written. | | | | | | <ol> <li>The CMDR command is waiting for transmission or is<br/>being transmitted. If a new command is written, a<br/>malfunction will result.</li> </ol> | | 3 | DTBUSY | 0 | R | Data Busy | | | | | | Indicates command execution status. Indicates that the card is in the busy state after the command sequence of a command without data transfer which includes the busy state in the response, or a command with write data has been ended. | | | | | | Idle state waiting for a command, or command sequence execution in progress | | | | | | <ol> <li>Card is in the data busy state after command<br/>sequence termination.</li> </ol> | | 2 | DTBUSY_TU | Undefined | R | Data Busy Pin Status | | | | | | Indicates the MCDAT pin level. By reading this bit, the MCDAT level can be monitored. | | | | | | 0: A low level is input to the MCDAT pin. | | | | | | 1: A high level is input to the MCDAT pin. | | 1 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 0 | REQ | 0 | R | Interrupt Request | | | | | | Indicates whether an interrupt is requested or not. An interrupt request is the logical OR of the INTSTR0, INTSTR1 and INTSTR2 flags. The INTSTR0, INTSTR1 and INTSTR2 flags set is controlled by the enable bits in INTCR0, INTSTR1 and INTCR2. | | | | | | 0: No interrupt requested. | | | | | | 1: Interrupt requested. | # 24.3.5 Interrupt Control Registers 0 to 2 (INTCR0 to INTCR2) The INTCR registers enable or disable interrupts. ### • INTCR0 | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------| | 7 | FEIE | 0 | R/W | FIFO Empty Interrupt Flag Setting Enable | | | | | | <ol> <li>Disables FIFO empty interrupt (disables FEI flag<br/>setting).</li> </ol> | | | | | | <ol> <li>Enables FIFO empty interrupt (enables FEI flag<br/>setting).</li> </ol> | | 6 | FFIE | 0 | R/W | FIFO Full Interrupt Flag Setting Enable | | | | | | <ol> <li>Disables FIFO full interrupt (disables FFI flag<br/>setting).</li> </ol> | | | | | | 1: Enables FIFO full interrupt (enables FFI flag setting). | | 5 | DRPIE | 0 | R/W | Data Response Interrupt Flag Setting Enable | | | | | | 0: Disables data response interrupt (disables DPRI flag | | | | | | setting). | | | | | | 1: Enables data response interrupt (enables DPRI flag | | | | | | setting). | | 4 | DTIE | 0 | R/W | Data Transfer End Interrupt Flag Setting Enable | | | | | | <ol> <li>Disables data transfer end interrupt (disables DTI<br/>flag setting).</li> </ol> | | | | | | 1: Enables data transfer end interrupt (enables DTI flag | | | | | | setting). | | 3 | CRPIE | 0 | R/W | Command Response Receive End Interrupt Flag<br>Setting Enable | | | | | | 0: Disables command response receive end interrupt | | | | | | (disables CRPI flag setting). | | | | | | 1: Enables command response receive end interrupt | | | | | | (enables CRPI flag setting). | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------| | 2 | CMDIE | 0 | R/W | Command Transmit End Interrupt Flag Setting Enable | | | | | | Disables command transmit end interrupt (disables CMDI flag setting). | | | | | | Enables command transmit end interrupt (enables CMDI flag setting). | | 1 | DBSYIE | 0 | R/W | Data Busy End Interrupt Flag Setting Enable | | | | | | <ol> <li>Disables data busy end interrupt (disables DBSYI<br/>flag setting).</li> </ol> | | | | | | 1: Enables data busy end interrupt (enables DBSYI flag setting). | | 0 | BTIE | 0 | R/W | Multiple block Transfer End Flag Flag Setting Enable | | | | | | 0: Disables multiple block transfer end flag setting | | | | | | 1: Enables multiple block transfer end flag setting | ### • INTCR1 | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|------|---|---|-------------|-----|-----| | | INTR<br>O2F | INTR<br>Q1E | INTR | _ | _ | CRCE<br>RIE | DTE | CTE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R | R | R/W | R/W | R/W | | | | Initial | | | |------|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | INTRQ2E | 0 | R/W | ERR Interrupt Enable | | | | | | 0: Disables ERR interrupt. | | | | | | 1: Enables ERR interrupt. | | 6 | INTRQ1E | 0 | R/W | TRAN Interrupt Enable | | | | | | 0: Disables TRAN interrupt. | | | | | | 1: Enables TRAN interrupt. | | 5 | INTRQ0E | 0 | R/W | FSTAT Interrupt Enable | | | | | | 0: Disables FSTAT interrupt. | | | | | | 1: Enables FSTAT interrupt. | | 4, 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------| | 2 | CRCERIE | 0 | R/W | CRC Error Interrupt Flag Setting Enable | | | | | | <ol><li>Disables CRC error interrupt (disables CRCERI flag<br/>setting).</li></ol> | | | | | | <ol> <li>Enables CRC error interrupt (enables CRCERI flag<br/>setting).</li> </ol> | | 1 | DTERIE | 0 | R/W | Data Timeout Error Interrupt Flag Setting Enable | | | | | | 0: Disables data timeout error interrupt (disables DTERI flag setting). | | | | | | <ol> <li>Enables data timeout error interrupt (enables DTERI<br/>flag setting).</li> </ol> | | 0 | CTERIE | 0 | R/W | Command Timeout Error Interrupt Flag Setting Enable | | | | | | 0: Disables command timeout error interrupt (disables CTERI flag setting). | | | | | | Enables command timeout error interrupt (enables CTERI flag setting). | ### • INTCR2 | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|---|---|---|---|---|---|--------| | | INTR<br>Q3E | | | 1 | | | _ | FRDYIE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R | R | R | R | R | R/W | | | | Initial | | | |--------|----------|---------|-----|-----------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | INTRQ3E | 0 | R/W | FRDY Interrupt Enable | | | | | | 0: Disables FRDY interrupt. | | | | | | 1: Enables FRDY interrupt. | | 6 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | FRDYIE | 0 | R/W | FIFO Ready Interrupt Enable | | | | | | <ol><li>Disables FIFO ready interrupt (disables FRDY flag<br/>setting).</li></ol> | | | | | | <ol> <li>Enables FIFO ready interrupt (enables FRDY flag<br/>setting).</li> </ol> | # 24.3.6 Interrupt Status Registers 0 to 2 (INTSTR0 to INTSTR2) The INTSTR registers enable or disable MMCIF interrupts FSTAT, TRAN, ERR and FRDY. ### • INTSTR0 | Bit | Bit Name | Initial<br>Value | R/W | Description | Interrupt<br>output | |-----|----------|------------------|-----|----------------------------------------------------------------------|---------------------| | 7 | FEI | 0 | R/W | FIFO Empty Interrupt Flag | FSTAT | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading FEI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When FIFO becomes empty while FEIE = 1 and data is being transmitted | | | | | | | (when the FIFO_EMPTY bit in CSTR is set) | | | 6 | FFI | 0 | R/W | FIFO Full Interrupt Flag | FSTAT | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading FFI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When FIFO becomes full while FFIE = 1 and data is being received | | | | | | | (when the FIFO_FULL bit in CSTR is set) | | | Bit | Bit Name | Initial<br>Value | R/W | Description | Interrupt<br>output | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------|---------------------| | 5 | DRPI | 0 | R/W | Data Response Interrupt Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading DRPI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When the CRC status is received while DRPIE = 1. | | | 4 | DTI | 0 | R/W | Data Transfer End Interrupt Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading DTI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When the number of bytes of data transfer specified in TBCR ends while DTIE = 1. | | | 3 | CRPI | 0 | R/W | Command Response Receive End<br>Interrupt Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading CRPI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When command response reception ends while CRPIE = 1. | | | 2 | CMDI | 0 | R/W | Command Transmit End Interrupt Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading CMDI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When command transmission ends while CMDIE = 1. (When the CWRE bit in CSTR is cleared.) | | | Bit | Bit Name | Initial<br>Value | R/W | Description | Interrupt<br>output | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------|---------------------| | 1 | DBSYI | 0 | R/W | Data Busy End Interrupt Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading DBSYI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When data busy state is canceled while DBSYIE = 1. (When the DTBUSY bit in CSTR is cleared.) | | | 0 | BTI | 0 | R/W | Multiple block Transfer End Flag | TRAN | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading BTI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When the number of bytes of data transfer specified in TBCR is reached while BTIE = 1 and TBNCR = 0. | | # INTSTR1 | Bit | Bit Name | Initial<br>Value | R/W | Description | Interrupt<br>output | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|---------------------| | 7 to 3 | _ | All 0 | R | Reserved | | | | | | | These bits are always read as 0. The write value should always be 0. | | | 2 | CRCERI | 0 | R/W | CRC Error Interrupt Flag | ERR | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading CRCERI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When a CRC error for command response or receive data or a CRC status error for transmit data response is detected while CRCERIE = 1. | | | | | | | For the command response, CRC is checked when the RTY4 in RSPTYR is enabled. | | | 1 | DTERI | 0 | R/W | Data Timeout Error Interrupt Flag | ERR | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading DTERI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When a data timeout error specified in DTOUTR occurs while DTERIE = 1. | | | 0 | CTERI | 0 | R/W | Command Timeout Error Interrupt Flag | ERR | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading CTERI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When a command timeout error specified in TOCR occurs while CTERIE = 1. | | ### • INTSTR2 | Bit | Bit Name | Initial<br>Value | R/W | Description | Interrupt<br>output | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | 7 to 2 | _ | All 0 | R | Reserved | _ | | | | | | These bits are always read as 0. The write value should always be 0. | | | 1 | FRDY_TU | Undefined | R | FIFO Ready Flag | _ | | | | | | Regardless of set values of DMAEN and FRDYIE, this bit is read as 0 when FIFO data amount matches the condition set in DMACR[2:0], and otherwise, read as 1. | | | 0 | FRDYI | 0 | R/W | FIFO Ready Interrupt Flag | FRDY | | | | | | 0: No interrupt | | | | | | | [Clearing condition] | | | | | | | Write 0 after reading FRDYI = 1. | | | | | | | (Writing 1 is invalid) | | | | | | | 1: Interrupt requested | | | | | | | [Setting condition] | | | | | | | When remained FIFO data does not match<br>the assert condition set in DMACR while<br>DMAEN = 1 and FRDYIE = 1. | | | | | | | Note: FRDYI will be set on the setting condition after clearing. To clear it, disable the flag setting by FRDYIE in INTCR2. | | ## 24.3.7 Transfer Clock Control Register (CLKON) CLKON controls the transfer clock frequency and clock ON/OFF. At this time, use a sufficiently slow clock for transfer through open-drain type output in MMC mode. In a command sequence, do not perform clock ON/OFF or frequency modification. | Bit: | 7 | 7 6 5 | | 4 | 3 | 2 | 1 | 0 | | |----------------|-------|-------|---|---|-------|-------|-------|-------|--| | | CLKON | | _ | _ | CSEL3 | CSEL2 | CSEL1 | CSEL0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W: | R/W | R | R | R | R/W | R/W | R/W | R/W | | | | | Initial | | | |--------|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CLKON | 0 | R/W | Clock On | | | | | | <ol><li>Fixes the transfer clock output from the MCCLK pin<br/>to low level.</li></ol> | | | | | | 1: Outputs the transfer clock from the MCCLK pin. | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | CSEL3 | 0 | R/W | Transfer Clock Frequency Select | | 2 | CSEL2 | 0 | R/W | 0000: Reserved | | 1 | CSEL1 | 0 | R/W | 0001: Uses the 1/2-divided peripheral clock as a transfer clock. | | 0 | CSEL0 | 0 | R/W | 0010: Uses the 1/4-divided peripheral clock as a transfer clock. | | | | | | 0011: Uses the 1/8-divided peripheral clock as a transfer clock. | | | | | | 0100: Uses the 1/16-divided peripheral clock as a transfer clock. | | | | | | 0101: Uses the 1/32-divided peripheral clock as a transfer clock. | | | | | | 0110: Uses the 1/64-divided peripheral clock as a transfer clock. | | | | | | 0111: Uses the 1/128-divided peripheral clock as a transfer clock. | | | | | | 1000: Uses the 1/256-divided peripheral clock as a transfer clock. | | | | | | 1001 to 1111: Setting prohibited | | | | | | Note: To output transfer clock, it is necessary to set the CLKON bit to 1, and set the CSEL[3:0] bits other than 0000 and 1001 to 1111. | ## 24.3.8 Command Timeout Control Register (CTOCR) CTOCR specifies the period to generate a timeout for the command response. The counter (CTOUTC), to which the peripheral bus does not have access, counts the transfer clock to monitor the command timeout. The initial value of CTOUTC is 0, and CTOUTC starts counting the transfer clock from the start of command transmission. CTOUTC is cleared and stops counting the transfer clock when command response reception has been completed, or when the command sequence has been aborted by setting the CMDOFF bit to 1. When the command response cannot be received, CTOUTC continues counting the transfer clock, and enters the command timeout error state when the number of transfer clock cycles reaches the number specified in CTOCR. When the CTERIE bit in INTCR1 is set to 1, the CTERI flag in INTSTR1 is set. As CTOUTC continues counting transfer clock, the CTERI flag setting condition is repeatedly generated. To perform command timeout error handling, the command sequence should be aborted by setting the CMDOFF bit to 1, and then the CTERI flag should be cleared to prevent extra-interrupt generation. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|--------| | | | | _ | | _ | | _ | CTSEL0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R/W: | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | CTSEL0 | 1 | R/W | Command Timeout Select | | | | | | 128 transfer clock cycles from command<br>transmission completion to response reception<br>completion | | | | | | 256 transfer clock cycles from command<br>transmission completion to response reception<br>completion | Note: If R2 response (17-byte command response) is requested and CTSEL0 is cleared to 0, a timeout is generated during response reception. Therefore, set CTSEL0 to 1. ## 24.3.9 Transfer Byte Number Count Register (TBCR) TBCR is an 8-bit readable/writable register that specifies the number of bytes to be transferred (block size) for each single block transfer command. TBCR specifies the number of data block bytes not including the start bit, end bit, and CRC. The multiple block transfer command corresponds to the number of bytes of each data block. This setting is ignored by the stream transfer command. | | | Initial | | | |--------|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | CS3 | 0 | R/W | Transfer Data Block Size | | 2 | CS2 | 0 | R/W | Four or more bytes should be set before executing a | | 1 | CS1 | 0 | R/W | command with data transfer. | | 0 | CS0 | 0 | R/W | 0000: 1 byte (for forced erase) | | | | | | 0001: 2 bytes | | | | | | 0010: 4 bytes | | | | | | 0011: 8 bytes | | | | | | 0100: 16 bytes | | | | | | 0101: 32 bytes | | | | | | 0110: 64 bytes | | | | | | 0111: 128 bytes | | | | | | 1000: 256 bytes | | | | | | 1001: 512 bytes | | | | | | 1010: 1024 bytes | | | | | | 1011: 2048 bytes | | | | | | 1100 to 1111: Setting prohibited | ### 24.3.10 Mode Register (MODER) MODER is an 8-bit readable/writable register that specifies the MMCIF operating mode. The following sequence should be repeated when the MMCIF uses the multimedia card: Send a command, wait for the end of the command sequence and the end of the data busy state, and send a next command. The series of operations from command sending, command response reception, data transmission/reception, and data response reception is called as the command sequence. The command sequence starts from sending a command by setting the START bit in CMDSTRT to 1, and ends when all necessary data transmission/reception and response reception have been completed. The multimedia card supports the data busy state such that only the specific command is accepted to write/erase data to/from the flash memory in the card during command sequence execution and after command sequence execution has ended. The data busy state is indicated by a low level output from the card side to the MCDAT pin. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|------| | | _ | _ | _ | _ | _ | _ | _ | MODE | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | MODE | 0 | R/W | Operating Mode | | | | | | Specifies the MMCIF operating mode. | | | | | | 0: Operates in MMC mode | | | | | | 1: Setting prohibited | ## 24.3.11 Command Type Register (CMDTYR) CMDTYR is an 8-bit readable/writable register that specifies the command format in conjunction with RSPTYR. Bits TY1 and TY0 specify the existence and direction of transfer data, and bits TY6 to TY2 specify the additional settings. All of bits TY6 to TY2 should be cleared to 0 or only one of them should be set to 1. Bits TY6 to TY2 can only be set to 1 if the corresponding settings in TY1 and TY0 allow that setting. If these bits are not set correctly, the operation cannot be guaranteed. When executing a single block transaction, set TY1 and TY0 to 01 or 10, and TY6 to TY2 to all 0s. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 6 | TY6 | 0 | R/W | Type 6 | | | | | | Specifies a predefined multiple block transaction. TY[1:0] should be set to 01 or 10. | | | | | | When using the command set to this bit, it is necessary to specify the transfer block size and the transfer block number in the TBCR and TBNCR respectively. | | 5 | TY5 | 0 | R/W | Type 5 | | | | | | Specifies a multiple block transaction when using secure MMC. TY[1:0] should be set to 01 or 10. | | | | | | Using the command to set to this bit, it is necessary to specify the transfer block size and the transfer block number in the TBCR and TBNCR respectively. | | 4 | TY4 | 0 | R/W | Type 4 | | | | | | Set this bit to 1 when specifying the CMD12 command. Bits TY1 and TY0 should be set to 00. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------| | 3 | TY3 | 0 | R/W | Type 3 | | | | | | Set this bit to 1 when specifying stream transfer. Bits TY1 and TY0 should be set to 01 or 10. | | | | | | The command sequence of the stream transfer specified by this bit ends when it is aborted by the CMD12 command. | | 2 | TY2 | 0 | R/W | Type 2 | | | | | | Set this bit to 1 when specifying a multiple block transfer. Bits TY1 and TY0 should be set to 01 or 10. | | | | | | The command sequence of the multiple block transfer specified by this bit ends when it is aborted by the CMD12 command. | | 1 | TY1 | 0 | R/W | Types 1 and 0 | | 0 | TY0 | 0 | R/W | These bits specify the existence and direction of transfer data. | | | | | | 00: A command without data transfer | | | | | | 01: A command with read data reception | | | | | | 10: A command with write data transmission | | | | | | 11: Setting prohibited | ## 24.3.12 Response Type Register (RSPTYR) RSPTYR is an 8-bit readable/writable register that specifies command format in conjunction with CMDTYR. Bits RTY2 to RTY0 specify the number of response bytes, and bits RTY5 and RTY4 specify the additional settings. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|---|------|------|---|------|------|------|--| | | | _ | RTY5 | RTY4 | _ | RTY2 | RTY1 | RTY0 | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W: | R | R | R/W | R/W | R | R/W | R/W | R/W | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|--------------|------------------|------------|----------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 5 | RTY5 | 0 | R/W | Response Type 5 | | | | | | Sets data busy status from the MMC card. | | | | | | 0: A command without data busy | | | | | | 1: A command with data busy | | 4 | RTY4 | 0 | R/W | Response Type 4 | | | | | | Specifies that the command response CRC is checked through CRC7. Bits RTY2 to RTY0 should be set to 100. | | | | | | 0: Does not check CRC through CRC7 | | | | | | 1: Checks CRC through CRC7 | | 3 | _ | 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 | RTY2 | 0 | R/W | Response Types 2 to 0 | | 1<br>0 | RTY1<br>RTY0 | 0 | R/W<br>R/W | These bits specify the number of command response bytes. | | ŭ | | Ü | , • • | 000: A command needs no command response. | | | | | | 001: Setting prohibited | | | | | | 010: Setting prohibited | | | | | | 011: Setting prohibited | | | | | | 100: A command needs 6-byte command responses. | | | | | | Specified by R1, R1b, R3, R4, and R5 responses. | | | | | | 101: A command needs a 17-byte command response. | | | | | | Specified by R2 response. | | | | | | 110: Setting prohibited | | | | | | 111: Setting prohibited | Note: When checking R2 response, read the value of RSPR0 to RSPR16 after receiving the response and check them by software. Table 24.5 summarizes the correspondence between the commands described in the MultiMediaCard System Specification Version 3.1 and the settings of the CMDTYR and RSPTYR registers. Table 24.5 Correspondence between Commands and Settings of CMDTYR and RSPTYR | TY6 TY5 TY4 TY3 TY2 TY[1:0] RTY5 RTY4 RTY[2:0] CMD0 GO_IDLE_STATE | CMD | | | | CMDTYR | | | | | | | RSPTYR | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|------|-----|--------|-----|-----|-----|---------|------|------|----------|--| | CMD1 SEND_OP_COND R3 00 100 CMD2 ALL_SEND_CID R2 00 101 CMD3 SET_RELATIVE_ADDR R1 00 ** 100 CMD4 SET_DSR — 00 000 CMD7 SELECT/DESELECT_CARD R1b 00 1 ** 100 CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD11 READ_DAT_UNTIL_STOP R1 1 00 1 * 100 CMD13 SEND_STATUS R1 0 0 * 100 0 CMD13 SEND_STATUS R1 0 0 0 0 CMD13 SEND_STATUS R1 0 0 0 0 CMD13 SEND_STATUS R1 0 0 | INDEX | Abbreviation | resp | TY6 | TY5 | TY4 | TY3 | TY2 | TY[1:0] | RTY5 | RTY4 | RTY[2:0] | | | CMD2 ALL_SEND_CID R2 00 101 CMD3 SET_RELATIVE_ADDR R1 00 ** 100 CMD4 SET_DSR — 00 000 CMD7 SELECT/DESELECT_CARD R1b 00 1 ** 100 CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 ** 100 CMD13 SEND_STATUS R1 00 ** 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 ** 100 CMD15 GO_INACTIVE_STATE — 00 ** 4 100 CMD16 SET_BLOCKLEN R1 ** 3 01 * 4 100 CMD17 READ_SINGLE_BLOCK R1 ** 3 01 * 4 | CMD0 | GO_IDLE_STATE | _ | | | | | | 00 | | | 000 | | | CMD3 SET_RELATIVE_ADDR R1 00 *4* 100 CMD4 SET_DSR — 00 000 CMD7 SELECT/DESELECT_CARD R1b 00 1 *4* 100 CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 *4* 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 *4* 100 CMD13 SEND_STATUS R1 00 *4* 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 *4* 100 CMD16 SET_BLOCKLEN R1 *3 01 *4* 100 CMD17 READ_SINGLE_BLOCK R1 *3 01 *4* 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 | CMD1 | SEND_OP_COND | R3 | | | | | | 00 | | | 100 | | | CMD4 SET_DSR — 00 000 CMD7 SELECT/DESELECT_CARD R1b 00 1 ** 100 CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 * 100 CMD13 SEND_STATUS R1 00 * 1 * 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 000 CMD16 SET_BLOCKLEN R1 * 3 01 * 4 100 CMD17 READ_SINGLE_BLOCK R1 * 3 01 * 4 100 CMD18 READ_MULTIPLE_BLOCK R1 * 2 01 * 4 100 CMD20 WRITE_BLOCK R1 * 2 01 * 4 100 | CMD2 | ALL_SEND_CID | R2 | | | | | | 00 | | | 101 | | | CMD7 SELECT/DESELECT_CARD R1b 00 1 ** 100 CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD11 READ_DAT_UNTIL_STOP R1 1 00 1 ** 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 ** 100 CMD13 SEND_STATUS R1 00 1 ** 100 CMD13 SEND_STATUS R1 00 00 000 000 CMD15 GO_INACTIVE_STATE — 00 00 000 000 CMD15 GO_INACTIVE_STATE — 00 00 000 000 CMD16 SET_BLOCKLEN R1 ** 00 ** | CMD3 | SET_RELATIVE_ADDR | R1 | | | | | | 00 | | *4 | 100 | | | CMD9 SEND_CSD R2 00 101 CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 *4 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 *4 100 CMD13 SEND_STATUS R1 00 *4 100 CMD15 GO_INACTIVE_STATE 00 000 000 CMD15 GO_INACTIVE_STATE 00 000 000 CMD16 SET_BLOCKLEN R1 *3 01 *4 100 CMD17 READ_SINGLE_BLOCK R1 *3 01 *4 100 CMD18 READ_MULTIPLE_BLOCK R1 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 0 *4 100 CMD24 WRITE_BLOCK R1 *3 10 | CMD4 | SET_DSR | _ | | | | | | 00 | | | 000 | | | CMD10 SEND_CID R2 00 101 CMD11 READ_DAT_UNTIL_STOP R1 1 01 *4* 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 *4* 100 CMD13 SEND_STATUS R1 00 *4* 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 *4* 100 CMD16 SET_BLOCKLEN R1 *0 *4* 100 CMD17 READ_SINGLE_BLOCK R1 *3* 01 *4* 100 CMD18 READ_MULTIPLE_BLOCK R1 *2* 01 *4* 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4* 100 CMD23 SET_BLOCK_COUNT R1 1 00 *4* 100 CMD24 WRITE_BLOCK R1 *2* 10 *4* 100 CMD25 WRITE_MULTIPLE_ | CMD7 | SELECT/DESELECT_CARD | R1b | | | | | | 00 | 1 | *4 | 100 | | | CMD11 READ_DAT_UNTIL_STOP R1 1 01 ** 100 CMD12 STOP_TRANSMISSION R1b 1 00 1 ** 100 CMD13 SEND_STATUS R1 00 ** 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 000 CMD16 SET_BLOCKLEN R1 00 ** 100 CMD17 READ_SINGLE_BLOCK R1 ** 01 ** 100 CMD18 READ_MULTIPLE_BLOCK R1 ** 01 ** 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 ** 100 CMD23 SET_BLOCK_COUNT R1 1 10 ** 100 CMD24 WRITE_BLOCK R1 ** ** 10 ** 100 CMD25 WRITE_MULTIPLE_BLOCK R1 ** ** 10 ** 10 | CMD9 | SEND_CSD | R2 | | | | | | 00 | | | 101 | | | CMD12 STOP_TRANSMISSION R1b 1 00 1 ** 100 CMD13 SEND_STATUS R1 00 ** 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD15 GO_INACTIVE_STATE — 00 000 CMD16 SET_BLOCKLEN R1 00 ** 100 CMD17 READ_SINGLE_BLOCK R1 ** 01 ** 100 CMD18 READ_MULTIPLE_BLOCK R1 ** 01 ** 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 ** 100 CMD23 SET_BLOCK_COUNT R1 1 10 ** 100 CMD24 WRITE_BLOCK R1 ** 10 ** 100 CMD25 WRITE_MULTIPLE_BLOCK R1 ** ** 10 ** 100 CMD26 PROGRAM_CID R1 10 ** 100 * | CMD10 | SEND_CID | R2 | | | | | | 00 | | | 101 | | | CMD13 SEND_STATUS R1 00 *4 100 CMD15 GO_INACTIVE_STATE — 00 000 CMD16 SET_BLOCKLEN R1 00 *4 100 CMD17 READ_SINGLE_BLOCK R1 *3 01 *4 100 CMD18 READ_MULTIPLE_BLOCK R1 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PR | CMD11 | READ_DAT_UNTIL_STOP | R1 | | | | 1 | | 01 | | *4 | 100 | | | CMD15 GO_INACTIVE_STATE — 00 000 CMD16 SET_BLOCKLEN R1 00 *4 100 CMD17 READ_SINGLE_BLOCK R1 *3 01 *4 100 CMD18 READ_MULTIPLE_BLOCK R1 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD12 | STOP_TRANSMISSION | R1b | | | 1 | | | 00 | 1 | *4 | 100 | | | CMD16 SET_BLOCKLEN R1 00 *4 100 CMD17 READ_SINGLE_BLOCK R1 *3 01 *4 100 CMD18 READ_MULTIPLE_BLOCK R1 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD13 | SEND_STATUS | R1 | | | | | | 00 | | *4 | 100 | | | CMD17 READ_SINGLE_BLOCK R1 *3 01 *4 100 CMD18 READ_MULTIPLE_BLOCK R1 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD15 | GO_INACTIVE_STATE | _ | | | | | | 00 | | | 000 | | | CMD17 READ_SINGLE_BLOCK R1 *2 *2 01 *4 100 CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD16 | SET_BLOCKLEN | R1 | | | | | | 00 | | *4 | 100 | | | CMD20 WRITE_DAT_UNTIL_STOP R1 1 10 *4 100 CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD17 | READ_SINGLE_BLOCK | R1 | | *3 | | | | 01 | | *4 | 100 | | | CMD23 SET_BLOCK_COUNT R1 00 *4 100 CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD18 | READ_MULTIPLE_BLOCK | R1 | *2 | | | | *2 | 01 | | *4 | 100 | | | CMD24 WRITE_BLOCK R1 *3 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD20 | WRITE_DAT_UNTIL_STOP | R1 | | | | 1 | | 10 | | *4 | 100 | | | CMD24 WRITE_BLOCK R1 *1 10 *4 100 CMD25 WRITE_MULTIPLE_BLOCK R1 *2 10 *4 100 CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD23 | SET_BLOCK_COUNT | R1 | | | | | | 00 | | *4 | 100 | | | CMD26 PROGRAM_CID R1 10 *4 100 CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD24 | WRITE_BLOCK | R1 | | *3 | | | | 10 | | *4 | 100 | | | CMD27 PROGRAM_CSD R1 10 *4 100 CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD25 | WRITE_MULTIPLE_BLOCK | R1 | *2 | | | | *2 | 10 | | *4 | 100 | | | CMD28 SET_WRITE_PROT R1b 00 1 *4 100 CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD26 | PROGRAM_CID | R1 | | | | | | 10 | | *4 | 100 | | | CMD29 CLR_WRITE_PROT R1b 00 1 *4 100 | CMD27 | PROGRAM_CSD | R1 | | | | | | 10 | | *4 | 100 | | | OWD29 OLIT_WITHE_ITHOT THIS 00 I 100 | CMD28 | SET_WRITE_PROT | R1b | | | | | | 00 | 1 | *4 | 100 | | | CMD20 SEND WRITE BROT B1 01 *4 100 | CMD29 | CLR_WRITE_PROT | R1b | | | | | | 00 | 1 | *4 | 100 | | | ONIDOU SEIND_WINITE_FROT NT 01 " 100 | CMD30 | SEND_WRITE_PROT | R1 | | | | | | 01 | | *4 | 100 | | | CMD | | | | | CN | IDTY | R | | | RSPT | YR | |---------|---------------------------|------|-----|-----|-----|------|-----|---------|------|------|----------| | INDEX | Abbreviation | resp | TY6 | TY5 | TY4 | TY3 | TY2 | TY[1:0] | RTY5 | RTY4 | RTY[2:0] | | CMD32*1 | TAG_SECTOR_START | R1 | | | | | | 00 | | *4 | 100 | | CMD33*1 | TAG_SECTOR_END | R1 | | | | | | 00 | | *4 | 100 | | CMD34*1 | UNTAG_SECTOR | R1 | | | | | | 00 | | *4 | 100 | | CMD35 | TAG_ERASE_GROUP_<br>START | R1 | | | | | | 00 | | *4 | 100 | | CMD36 | TAG_ERASE_GROUP_END | R1 | | | | | | 00 | | *4 | 100 | | CMD37*1 | UNTAG_ERASE_GROUP | R1 | | | | | | 00 | | *4 | 100 | | CMD38 | ERASE | R1b | | | | | | 00 | 1 | *4 | 100 | | CMD39 | FAST_IO | R4 | | | | | | 00 | | *4 | 100 | | CMD40 | GO_IRQ_STATE | R5 | | | | | | 00 | | *4 | 100 | | CMD42 | LOCK_UNLOCK | R1b | | | | | | 10 | 1 | *4 | 100 | | CMD55 | APP_CMD | R1 | | | | | | 00 | | *4 | 100 | | CMD56 | GEN_CMD | R1b | | | | | | *5 | 1 | *4 | 100 | Notes: A blank: Means value 0. - 1. These commands are not supported after MMCA Ver3.1 specification cards. - 2. Set the TY6 bit and clear the TY2 bit when the transfer block number is set in advance, clear the TY6 bit and set the TY2 bit when the transfer block number is not set. - 3. Set this bit when using secure MMC multiple block transaction. - 4. Set this bit when checking CRC of command and response other than R2. Note that it is impossible to check CRC of R2. - 5. Set these bits to 01 in read and 10 in write access. ## 24.3.13 Transfer Block Number Counter (TBNCR) A value other than 0 must be written to the TBNCR register if a multiple block transfer is selected through the TY5 and TY6 bits in the CMDTYR. Set the transfer block number in the TBNCR. The value of TBNCR is decremented by one as each block transfer is executed and the command sequence ends when the TBNCR value equals 0. | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-------------------------------------------------------------------------------| | 15 to 0 | TBNCR | All 0 | R/W | Transfer Block Number Counter | | | | | | [Clearing condition] | | | | | | When the specified number of blocks are transferred or 0 is written to TBNCR. | #### 24.3.14 Response Registers 0 to 16, D (RSPR0 to RSPR16, RSPRD) RSPR0 to RSPR16 are command response registers, which are seventeen 8-bit registers. RSPRD is an 8-bit CRC status register. The number of command response bytes differs according to the command. The number of command response bytes can be specified by RSPTYR in the MMCIF. The command response is shifted-in from bit 0 in RSPR16, and shifted to the number of command response bytes $\times$ 8 bits. Table 24.6 summarizes the correspondence between the number of command response bytes and valid RSPR register. Table 24.6 Correspondence between Command Response Byte Number and RSPR | | MMC Mode Response | | |----------------|-------------------------------|---------------| | RSPR registers | 6 bytes (R1, R1b, R3, R4, R5) | 17 bytes (R2) | | RSPR0 | _ | 1st byte | | RSPR1 | _ | 2nd byte | | RSPR2 | _ | 3rd byte | | RSPR3 | _ | 4th byte | | RSPR4 | _ | 5th byte | | RSPR5 | _ | 6th byte | | RSPR6 | _ | 7th byte | | RSPR7 | _ | 8th byte | | RSPR8 | _ | 9th byte | | RSPR9 | _ | 10th byte | | RSPR10 | _ | 11th byte | | RSPR11 | 1st byte | 12th byte | | RSPR12 | 2nd byte | 13th byte | | RSPR13 | 3rd byte | 14th byte | | RSPR14 | 4th byte | 15th byte | | RSPR15 | 5th byte | 16th byte | | RSPR16 | 6th byte | 17th byte | RSPR0 to RSPR16 are simple shift registers. A command response that has been shifted in is not automatically cleared, and it is continuously shifted until it is shifted out from bit 7 in RSPR0. To clear unnecessary bytes to H'00, write an arbitrary value to each RSPR. Clearing an RSPR is completed two transfer clock cycles after an arbitrary value is written to the RSPR. ## RSPR0 to RSPR16 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------| | 7 to 0 | RSPR | H'00 | R/W | These bits are cleared to H'00 by writing an arbitrary value. | | | | | | RSPR0 to RSPR16 comprise a continuous 17-byte shift register. | ### RSPRD | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------|---|---|---|-----|-----|-------|-----|-----|--| | | | 1 | | | ı | RSPRD | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W: | R | R | R | R/W | R/W | R/W | R/W | R/W | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------| | 7 to 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 4 to 0 | RSPRD | 00000 | R/W | CRC status | | | | | | [Clearing condition] | | | | | | When writing any value to these bits, cleared to 00000. | | | | | | CRC status is stored. CRC status is command response from the card when data is written into the MMC card. | #### 24.3.15 Data Timeout Register (DTOUTR) DTOUTR specifies the period to generate a data timeout. The 16-bit counter (DTOUTC) and a prescaler, to which the peripheral bus does not have access, count the peripheral clock to monitor the data timeout. The prescaler always counts the peripheral clock, and outputs a count pulse for every 10,000 peripheral clock cycles. The initial value of DTOUTC is 0, and DTOUTC starts counting the prescaler output from the start of the command sequence. DTOUTC is cleared when the command sequence has ended, or when the command sequence has been aborted by setting the CMDOFF bit to 1, after which the DTOUTC stops counting the prescaler output. When the command sequence does not end, DTOUTC continues counting the prescaler output, and enters the data timeout error states when the number of prescaler outputs reaches the number specified in DTOUTR. When the DTERIE bit in INTCR1 is set to 1, the DTERI flag in INTSTR1 is set. As DTOUTC continues counting prescaler output, the DTERI flag setting condition is repeatedly generated. To perform data timeout error handling, the command sequence should be aborted by setting the CMDOFF bit to 1, and then the DTERI flag should be cleared to prevent extra-interrupt generation. For a command with data busy status, data timeout cannot be monitored since the command sequence is terminated before entering the data busy state. Timeout in the data busy state should be monitored by firmware. | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|------------------------------------------------------------------------------------------| | 15 to 0 | DTOUTR | All 1 | R/W | Data Timeout Time/10,000 | | | | | | Data timeout time: Peripheral clock cycle $\times$ DTOUTR setting value $\times$ 10,000. | ## 24.3.16 Data Register (DR) DR is a register for reading/writing FIFO data. Word/byte access is enabled to addresses of this register. | | | Initial | | | |---------|----------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 to 0 | DR | Undefined | R/W | Register for reading/writing FIFO data. | | | | | | Word/byte access is enabled. | | | | | | When DR is accessed in words, the upper and lower bytes are transmitted or received in that order. Word access and byte access can be done in random order. | | | | | | However, (DR address + 1) cannot be accessed in bytes. | The following shows examples of DR access. When data is written to DR in the following steps 1 to 4, the transmit data is stored in the FIFO as shown in figure 24.2. - 1. Write word data H'0123 to DR. - 2. Write byte data H'45 to DR. - 3. Write word data H'6789 to DR. - 4. Write byte data H'AB to DR. When the receive data is stored in the FIFO as shown in figure 24.2 (for example, after data is started to be received while the FIFO is empty and data is received in the order of H'01, H'23, ..., H'AB), data can be read from DR in the following steps 5 to 8. - 5. Read byte data H'01 from DR. - 6. Read word data H'2345 from DR. - 7. Read byte data H'67 from DR. - 8. Read word data H'89AB from DR. Figure 24.2 DR Access Example # 24.3.17 FIFO Pointer Clear Register (FIFOCLR) The FIFO write/read pointer is cleared by writing an arbitrary value to FIFOCLR. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|------|-----|---|---|---| | | | | | FIFC | CLR | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | W | W | W | W | W | W | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------------| | 7 to 0 | FIFOCLR | H'00 | W | The FIFO pointer is cleared by writing an arbitrary value to this register. | # 24.3.18 DMA Control Register (DMACR) DMACR sets DMA request signal output. DMAEN enables or disables a DMA request signal. The DMA request signal is output based on a value that has been set to SET2 to SET0. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|------|---|---|---|------|------|------| | | DMAEN | AUTO | _ | | _ | SET2 | SET1 | SET0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R | R | R | R/W | R/W | R/W | | | | Initial | | | |--------|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | DMAEN | 0 | R/W | DMA Enable | | | | | | 0: Disables output of DMA request signal. | | | | | | 1: Enables output of DMA request signal. | | 6 | AUTO | 0 | R/W | Auto Mode for pre-defined multiple block transfer using DMA transfer | | | | | | 0: Disable auto mode | | | | | | 1: Enable auto mode | | 5 to 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 2 | SET2 | 0 | R/W | DMA Request Signal Assert Condition | | 1 | SET1 | 0 | R/W | Sets DMA request signal assert condition. | | 0 | SET0 | 0 | R/W | 000: Not output | | | | | | 001: FIFO remained data is 1/4 or less of FIFO capacity. | | | | | | 010: FIFO remained data is 1/2 or less of FIFO capacity. | | | | | | 011: FIFO remained data is 3/4 or less of FIFO capacity. | | | | | | 100: FIFO remained data is 1 byte or more. | | | | | | 101: FIFO remained data is 1/4 or more of FIFO capacity. | | | | | | 110: FIFO remained data is 1/2 or more of FIFO capacity. | | | | | | 111: FIFO remained data is 3/4 or more of FIFO capacity. | #### **Operation** 24.4 The multimedia card is an external storage media that can be easily connected or disconnected. The MMCIF operates in MMC mode. Insert a card and supply power to it. Then operate the MMCIF by applying the transfer clock after setting an appropriate transfer clock frequency. Do not connect or disconnect the card during command sequence execution or in the data busy state. #### 24.4.1 **Operations in MMC Mode** MMC mode is an operating mode in which the transfer clock is output from the MCCLK pin, command transmission/response receive occurs via the MCCMD pin, and data is transmitted/received via the MCDAT pin. In this mode the next command can be issued while data is being transmitted/received. This feature is efficient for multiple block or stream transfer. In this case, the next command is the CMD12 command, which aborts the current command sequence. In MMC mode, broadcast commands that simultaneously issue commands to multiple cards are supported. After information of the inserted cards is recognized by a broadcast command, a relative address is given to each card. One card is selected by the relative address, other cards are deselected, and then various commands are issued to the selected card. Commands in MMC mode are basically classified into three types: broadcast, relative address, and flash memory operation commands. The card can be operated by issuing these commands appropriately according to the card state. #### **(1) Operation of Broadcast Commands** CMD0, CMD1, CMD2, and CMD4 are broadcast commands. These commands and the CMD3 command comprise a sequence assigning relative addresses to individual cards. In this sequence, the CMD output format is open drain, and the command response is wired-OR. During the issuance of this command sequence, the transfer clock frequency should be set to a sufficiently low value. - All cards are initialized to the idle state by CMD0. - The operation condition registers (OCR) of all cards are read via wired-OR and cards that cannot operate are deactivated by CMD1. - The cards that are not deactivated enter the ready state. - The card identifications (CID) of all cards in the ready state are read via wired-OR by CMD2. Each card compares it's CID and data on the MCCMD, and if they are different, the card aborts the CID output. Only one card in which the CID can be entirely output enters the acknowledge state. When the R2 response is necessary, set CTOCR to H'01. - A relative address (RCA) is given to the card in the acknowledge state by CMD3. The card to which the RCA is given enters the standby state. - By repeating CMD2 and CMD3, RCAs are given to all cards in the ready state to make them enter the standby state. ## (2) Operation of Relative Address Commands CMD7, CMD9, CMD10, CMD13, CMD15, CMD39, and CMD55 are relative address commands that address the card by RCA. The relative address commands are used to read card administration information and original information, and to change the specific card states. CMD7 sets one addressed card to the transfer state, and the other cards to the standby state. Only the card in the transfer state can execute flash-memory operation commands, other than broadcast or relative-address commands. ## (3) Operation of Commands Not Requiring Command Response Some broadcast commands do not require a command response. Figure 24.3 shows an example of the command sequence for commands that do not require a command response. Figure 24.4 shows the operational flow for commands that do not require a command response. - Make settings to issue the command. - Set the START bit in CMDSTRT to 1 to start command transmission. MCCMD must be kept driven until the end bit output is completed. - The end of the command sequence is detected by poling the BUSY flag in CSTR or by the command transmit end interrupt (CMDI). Figure 24.3 Example of Command Sequence for Commands Not Requiring Command Response Figure 24.4 Example of Operational Flow for Commands Not Requiring Command Response ## (4) Operation of Commands without Data Transfer Broadcast, relative address, and flash memory operation commands include a number of commands that do not include data transfer. Such commands execute the desired data transfer using command arguments and command responses. For a command that is related to time-consuming processing such as flash memory write/erase, the card indicates the data busy state via the MCDAT. Figures 24.5 and 24.6 show examples of the command sequence for commands without data transfer. Figure 24.7 shows the operational flow for commands without data transfer. - Make settings to issue the command. - Set the START bit in CMDSTRT to 1 to start command transmission. Command transmission completion can be confirmed by the command transmit end interrupt (CMDI). - The command response is received from the card. If the card returns no command response, the command response is detected by the command timeout error (CTERI). - The end of the command sequence is detected by poling the BUSY flag in CSTR or by the command response receive end interrupt (CRPI). - Check whether the state is data busy through the DTBUSY bit in CSTR. If data busy is detected, the end of the data busy state is then detected through the data busy end interrupt (DBSYI). - Write the CMDOFF bit to 1, if a CRC error (CRCERI) or a command timeout error (CTERI) occurs. - The MCCMD and MCDAT pins go to the high impedance state when the MMCIF and the MMC card do not drive the bus and the input level of these pins are high because they are pulled-up internally. Figure 24.5 Example of Command Sequence for Commands without Data Transfer (No Data Busy State) Figure 24.6 Example of Command Sequence for Commands without Data Transfer (with Data Busy State) Figure 24.7 Example of Operational Flow for Commands without Data Transfer #### (5) Commands with Read Data Flash memory operation commands include a number of commands involving read data. Such commands confirm the card status by the command argument and command response, and receive card information and flash memory data from the MCDAT pin. In multiple block transfer, two transfer methods can be used; one is open-ended and another one is pre-defined. Open-ended operation is suspended for each block transfer and an instruction to continue or end the command sequence is waited for. For pre-defined operation, the block number of the transmission is set before transfer. When the FIFO is full between blocks in multiple block transfer, the command sequence is suspended. Once the command sequence is suspended, process the data in FIFO if necessary before allowing the command sequence to continue. Note: In multiple block transfer, when the command sequence is ended (the CMDOFF bit is written to 1) before command response reception (CRPI), the command response may not be received correctly. Therefore, to receive the command response correctly, the command sequence must be continued (set the RD\_CONT bit to 1) until the command response reception ends. Figures 24.8 to 24.11 show examples of the command sequence for commands with read data. Figures 24.12 to 24.14 show the operational flows for commands with read data. - Make settings to issue the command, and clear FIFO. - Set the START bit in CMDSTRT to 1 to start command transmission. MCCMD must be kept driven until the end bit output is completed. Command transmission completion can be confirmed by the command transmit end interrupt (CMDI). - The command response is received from the card. If the card does not return the command response, the command response is detected by the command timeout error (CTERI). - Read data is received from the card. - The inter-block suspension in multiple block transfer and suspension by the FIFO full are detected by the data transfer end interrupt (DTI) and FIFO full interrupt (FFI), respectively. To continue the command sequence, the RD\_CONTI bit in OPCR should be set to 1. To end the command sequence, the CMDOFF bit in OPCR should be set to 1, and CMD12 should be issued. Unless the sequence is suspended in pre-defined multiple block transfer, CMD12 is not needed. - The end of the command sequence is detected by poling the BUSY flag in CSTR, by the data transfer end interrupt (DTI) or pre-defined multiple block transfer end (BTI). - Write the CMDOFF bit to 1 if a CRC error (CRCERI) or a command timeout error (CTERI) occurs in the command response reception. - Clear the FIFO by writing the CMDOFF bit to 1, when CRC error (CRCERI) and data timeout error (DTERI) occurs in the read data reception. Figure 24.8 Example of Command Sequence for Commands with Read Data (Block Size ≤ FIFO Size) Figure 24.9 Example of Command Sequence for Commands with Read Data (Block Size > FIFO Size) Figure 24.10 Example of Command Sequence for Commands with Read Data (Multiple Block Transfer) Figure 24.11 Example of Command Sequence for Commands with Read Data (Stream Transfer) Figure 24.12 Example of Operational Flow for Commands with Read Data (Single Block Transfer) Figure 24.13 Example of Operational Flow for Commands with Read Data (1) (Open-ended Multiple Block Transfer) Figure 24.13 Example of Operational Flow for Commands with Read Data (2) (Open-ended Multiple Block Transfer) Figure 24.13 Example of Operational Flow for Commands with Read Data (3) (Pre-defined Multiple Block Transfer) Figure 24.13 Example of Operational Flow for Commands with Read Data (4) (Pre-defined Multiple Block Transfer) Figure 24.14 Example of Operational Flow for Commands with Read Data (Stream Transfer) #### (6) Commands with Write Data Flash memory operation commands include a number of commands involving write data. Such commands confirm the card status by the command argument and command response, and transmit card information and flash memory data via the MCDAT pin. For a command that is related to time-consuming processing such as flash memory write, the card indicates the data busy state via the MCDAT pin. In multiple block transfer, two transfer methods can be used; one is open-ended and the other is pre-defined. Open-ended operation is suspended for each block transfer and an instruction to continue or end the command sequence is waited for. For pre-defined operation, the block number of the transmission is set before transfer. When the FIFO is full between blocks in multiple block transfer, the command sequence is suspended. Once the command sequence is suspended, process the data in FIFO if necessary before allowing the command sequence to continue. Figures 24.15 to 24.18 show examples of the command sequence for commands with write data. Figures 24.19 to 24.21 show the operational flows for commands with write data. - Make settings to issue a command, and clear FIFO. - Set the START bit in CMDSTRT to 1 to start command transmission. MCCMD must be kept driven until the end bit output is completed. - Command transmission completion can be confirmed by the command transmit end interrupt (CMDI). - The command response is received from the card. - If the card returns no command response, the command response is detected by the command timeout error (CTERI). - Set the write data to FIFO. - Set the DATAEN bit in OPCR to 1 to start write data transmission. MCDAT must be kept driven until the end bit output is completed. - Inter-block suspension in multiple block transfer and suspension according to the FIFO empty are detected by the data response interrupt (DRPI) and FIFO empty interrupt (FEI), respectively. To continue the command sequence, set the next data to FIFO and set the DATAEN bit in OPCR to 1. To end the command sequence, set the CMDOFF bit in OPCR to 1 and issue CMD12. Unless the sequence is suspended in pre-defined multiple block transfer, CMD12 is not needed. - The end of the command sequence is detected by poling the BUSY flag in CSTR, data transfer end interrupt (DTI), data response interrupt (DRPI), or pre-defined multiple block transfer end (BTI). - The data busy state is checked through DTBUSY in CSTR. If the card is in data busy state, the end of the data busy state is detected by the data busy end interrupt (DBSYI). - Write the CMDOFF bit to 1 if a CRC error (CRCERI) or a command timeout error (CTERI) occurs in the command response reception. - Write the CMDOFF bit to 1 if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the write data transmission. Note: In a write to the card by stream transfer, the MMCIF continues data transfer to the card even after a FIFO empty interrupt is detected. In this case, complete the command sequence after at least 24 transfer clock cycles. Figure 24.15 Example of Command Sequence for Commands with Write Data (Block Size ≤ FIFO Size) Figure 24.16 Example of Command Sequence for Commands with Write Data (Block Size > FIFO Size) Figure 24.17 Example of Command Sequence for Commands with Write Data (Multiple Block Transfer) Figure 24.18 Example of Command Sequence for Commands with Write Data (Stream Transfer) Figure 24.19 Example of Operational Flow for Commands with Write Data (Single Block Transfer) Figure 24.20 Example of Operational Flow for Commands with Write Data (1) (Open-ended Multiple Block Transfer) Figure 24.20 Example of Operational Flow for Commands with Write Data (2) (Open-ended Multiple Block Transfer) Figure 24.20 Example of Operational Flow for Commands with Write Data (3) (Pre-defined Multiple Block Transfer) Figure 24.20 Example of Operational Flow for Commands with Write Data (4) (Pre-defined Multiple Block Transfer) REJ09B0158-0100 Figure 24.21 Example of Operational Flow for Commands with Write Data (Stream Transfer) # 24.5 MMCIF Interrupt Sources Table 24.7 lists the MMCIF interrupt sources. The interrupt sources are classified into four groups, and four interrupt vectors are assigned. Each interrupt source can be individually enabled by the enable bits in INTCR0 to INTCR2. Disabled interrupt sources do not set the flag. **Table 24.7 MMCIF Interrupt Sources** | Name | Interrupt source | Interrupt flag | |-------|------------------------------|----------------| | FSTAT | FIFO empty | FEI | | | FIFO full | FFI | | TRAN | Data response | DRPI | | | Data transfer end | DTI | | | Command response receive end | CRPI | | | Command transmit end | CMDI | | | Data busy end | DBSYI | | ERR | CRC error | CRCERI* | | | Data timeout error | DTERI | | | Command timeout error | CTERI | | FRDY | FIFO ready | FRDYI | Note: Except for CRC error of R2 command and response. #### 24.6 Operations when Using DMA #### 24.6.1 Operation in Read Sequence In order to transfer data in FIFO with the DMAC, set MMCIF (DMACR) after setting the DMAC\*. Transmit the read command after setting DMACR. Figure 24.22 to 24.24 shows the operational flow for a read sequence. - Clear FIFO and make settings in DMACR. - Read command transmission is started. - Command response is received from the card. - Read data is received from the card. - After the read sequence, data remains in FIFO. If necessary, write 100 to SET[2:0] in DMACR to read all data from FIFO. - Confirm that the DMAC transfer is completed and set the DMAEN bit in DMACR to 0. - Set the CMDOFF bit to 1 and clear DMACR to H'00 if a CRC error (CRCERI) or a command timeout error (CTERI) occurs in the command response reception. - Set the CMDOFF bit to 1, clear DMACR to H'00, and clear FIFO if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the read data reception. When using DMA, next block read is resumed automatically when the AUTO bit in DMACR is set to 1 and normal read is detected after the block transfer end of a pre-defined multiple block transfer. Figure 24.25 shows the operational flow for a pre-defined multiple block read using automode. - Clear FIFO. - Set the block number to TBNCR. - Set DMACR. - Read command transmission is started. - Command response is received from the card. - Read data is received from the card. - Detect the command timeout error (CTERI) if a command response is not received from the card. - The end of the command sequence is detected by poling the BUSY flag in CSTR or through the pre-defined multiple block transfer end flag (BTI). - An error in a command sequence (during data reception) is detected through the CRC error flag or data timeout flag. When these flags are detected, set the CMDOFF bit in OPCR to 1, issue CMD12 and suspend the command sequence. - The data remains in FIFO after the read sequence end. Set the SET[2:0] bits in DMACR to 100 to read all data in FIFO if necessary. - Confirm the DMA transfer end and clear the DMAEN bit in DMACR to 0. - Set the CMDOFF bit to 1 and clear DMACR to H'00 if a CRC error (CRCERI) or a command timeout error (CTERI) occurs in the command response reception. - Set the CMDOFF bit to 1, clear DMACR to H'00, and clear FIFO if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the read data reception. - Note: \* In multiple block transfer, when the command sequence is ended (the CMDOFF bit is written to 1) before command response reception (CRPI), the command response may not be received correctly. Therefore, to receive the command response correctly, the command sequence must be continued (set the RD\_CONT bit to 1) until the command response reception ends. Access from the DMAC to FIFO must be done in bytes or words. Figure 24.22 Example of Read Sequence Flow (Single Block Transfer) Figure 24.23 Example of Read Sequence Flow (1) (Open-ended Multiple Block Transfer) Figure 24.23 Example of Read Sequence Flow (2) (Open-ended Multiple Block Transfer) Figure 24.23 Example of Read Sequence Flow (3) (Pre-defined Multiple Block Transfer) REJ09B0158-0100 Figure 24.23 Example of Read Sequence Flow (4) (Pre-defined Multiple Block Transfer) $Figure\ 24.24\quad Example\ of\ Operational\ Flow\ for\ Stream\ Read\ Transfer$ Figure 24.25 Example of Operational Flow for Auto-mode Pre-defined Multiple Block Read Transfer (1) Figure 24.25 Example of Operational Flow for Auto-mode Pre-defined Multiple Block Read Transfer (2) #### 24.6.2 Operation in Write Sequence To transfer data to FIFO with the DMAC, set MMCIF (DMACR) after setting the DMAC. Then, start transfer to the card after a FIFO ready interrupt. Figure 24.26 to 24.28 shows the operational flow for a write sequence. - Clear FIFO. - Transmit write command. - Make settings in DMACR, and set write data to FIFO. - Check whether data exceeding the DMACR setting condition is written to FIFO by a FIFO ready interrupt (FRDYI) or DMAC has transferred all data to FIFO. Then set 1 to the DATAEN bit in OPCR to start write-data transmission. - In a write to the card by stream transfer, the MMCIF continues data transfer to the card even after a FIFO empty interrupt is detected. Therefore, complete the write sequence after at least 24 card clock cycles. - Confirm that the DMAC transfer is completed and be sure to clear the DMAEN bit in DMACR to 0. - Set the CMDOFF bit to 1 if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the command response reception. - Set the CMDOFF bit to 1, clear FIFO, and clear DMACR to H'00 if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the write data transmission. When using DMA, an inter-block interrupt can be processed by hardware in pre-defined multiple block transfer by setting the AUTO bit in DMACR to 1. Figure 24.29 shows the operational flow for a pre-defined multiple block write sequence using auto-mode. - Clear FIFO. - Set the block number to TBNCR. - Set the START bit in CMDSTRT to 1 and begin command transmission. - Command response is received from the card. - A command timeout error (CTERI) is detected if a command response is not received from the card. - Set DMACR and write data in FIFO. - Confirm that the DMA transfer has been completed and clear the DMAEN bit in DMACR to 0. - Detect the end of the command sequence by poling the BUSY flag in CSTR or through the pre-defined multiple block transfer end flag (BTI). - An error in a command sequence (during data transmission) is detected through the CRC error flag (CRCERI) or data timeout error flag (DTERI). When these flags are detected, set the CMDOFF bit in OPCR to 1, issue CMD12 (Stop Tran in SPI mode), and suspend the command sequence. - Confirm there is no data busy state. Detect the data busy end flag (DBSYI) in the data busy state. - Detect whether in the data busy state through the DTBUSY bit in CSTR after data transfer end (after DRPI is detected). If still in the data busy state, wait for the DBSY flag to confirm that the data busy state has ended. - Set the CMDOFF bit to 1 and end the command sequence. - Set the CMDOFF bit to 1 and clear DMACR to H'00 if a CRC error (CRCERI) or a command timeout error (CTERI) occurs in the command response reception. - Set the CMDOFF bit to 1, clear DMACR to H'00, and clear FIFO if a CRC error (CRCERI) or a data timeout error (DTERI) occurs in the write data transmission. Note: Access from the DMAC to FIFO must be done in bytes or words. Figure 24.26 Example of Write Sequence Flow (1) (Single Block Transfer) Figure 24.26 Example of Write Sequence Flow (2) (Single Block Transfer) Figure 24.27 Example of Write Sequence Flow (1) (Open-ended Multiple Block Transfer) Figure 24.27 Example of Write Sequence Flow (2) (Open-ended Multiple Block Transfer) Figure 24.27 Example of Write Sequence Flow (3) (Pre-defined Multiple Block Transfer) Figure 24.27 Example of Write Sequence Flow (4) (Pre-defined Multiple Block Transfer) Figure 24.28 Example of Operational Flow for Stream Write Transfer Figure 24.29 Example of Operational Flow for Auto-mode Pre-defined Multiple Block Write Transfer (1) Figure 24.29 Example of Operational Flow for Auto-mode Pre-defined Multiple Block Write Transfer (2) ### 24.7 Register Accesses with Little Endian Specification When the little endian is specified, the access size for registers or that for memory where the corresponding data is stored should be fixed. For example, if data read from the MMCIF with the word size is written to memory and then it is read from memory with the byte size, data misalignment occurs. # Section 25 Audio Codec Interface (HAC) The HAC, the audio codec digital controller interface, supports bidirectional data transfer which is a subset of Audio Codec 97 (AC'97) revision 2.1. The HAC provides serial transmission to /reception from the AC97 codec. Each channel of the HAC can be connected to a single audio codec device. The HAC carries out data extraction from/insertion into audio frames. For data slots within both receive and transmit frames, the PIO transfer by the CPU or the DMA transfer by the DMAC can be used. #### 25.1 Features The HAC has the following features: - Supports Digital interface to a subset of a single AC'97 revision 2.1 Audio Codec - PIO transfer of status slots 1 and 2 in Rx frames - PIO transfer of command slots 1 and 2 in Tx frames - PIO transfer of data slots 3 and 4 in Rx frames - PIO transfer of data slots 3 and 4 in Tx frames - Selectable 16-bit or 20-bit DMA transfer of data slots 3 and 4 in Rx frames - Selectable 16-bit or 20-bit DMA transfer of data slots 3 and 4 in Tx frames - Accommodates various sampling rates by qualifying slot data with tag bits and monitoring the Tx frame request bits of Rx frames - Generates data ready, data request, overrun and underrun interrupts - Supports cold reset, warm reset, and power-down mode Figure 25.1 shows a block diagram of the HAC. Figure 25.1 Block Diagram ## 25.2 Input/Output Pins Table 25.1 describes the HAC pin configuration. **Table 25.1 Pin Configuration** | Pin Name | I/O | Function | |------------|--------|----------------------------------------| | HAC_BITCLK | Input | HAC serial data clock | | HAC_SDIN | Input | HAC serial data incoming to Rx frame | | HAC_SDOUT | Output | HAC serial data outgoing from Tx frame | | HAC_SYNC | Output | HAC frame sync | | HAC_RES | Output | HAC reset (negative logic signal) | Note: These pins are multiplexed with the SIOF, SSI and GPIO pins. Rev.1.00 Dec. 13, 2005 Page 956 of 1286 REJ09B0158-0100 ## 25.3 Register Descriptions Table 25.2 shows the HAC register configuration. Table 25.3 shows the register states in each processing mode. **Table 25.2 Register Configuration** | Register Name | Abbrev. | R/W | P4<br>Address | Area 7<br>Address | Size | Sync<br>Clock | |---------------------------------|---------|-----|---------------|-------------------|------|---------------| | Control and status register | HACCR | R/W | H'FFE4 0008 | H'1FE4 0008 | 32 | Pck | | Command/status address register | HACCSAR | R/W | H'FFE4 0020 | H'1FE4 0020 | 32 | Pck | | Command/status data register | HACCSDR | R/W | H'FFE4 0024 | H'1FE4 0024 | 32 | Pck | | PCM left channel register | HACPCML | R/W | H'FFE4 0028 | H'1FE4 0028 | 32 | Pck | | PCM right channel register | HACPCMR | R/W | H'FFE4 0002C | H'1FE4 002C | 32 | Pck | | TX interrupt enable register | HACTIER | R/W | H'FFE4 0050 | H'1FE4 0050 | 32 | Pck | | TX status register | HACTSR | R/W | H'FFE4 0054 | H'1FE4 0054 | 32 | Pck | | RX interrupt enable register | HACRIER | R/W | H'FFE4 0058 | H'1FE4 0058 | 32 | Pck | | RX status register | HACRSR | R/W | H'FFE4 005C | H'1FE4 005C | 32 | Pck | | HAC control register | HACACR | R/W | H'FFE4 0060 | H'1FE4 0060 | 32 | Pck | Table 25.3 Register States of HAC in Each Processing Mode | Register Name | Abbrev. | Power-on<br>Reset by<br>PRESET<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by<br>WDT/<br>Multiple<br>Exceptions | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | |---------------------------------|---------|-----------------------------------------------------|------------------------------------------------------|----------------------------------|-------------------| | Control and status register | HACCR | H'0000 0200 | H'0000 0200 | Retained | Retained | | Command/status address register | HACCSAR | H <sub>0</sub> 000 0000 | H'0000 0000 | Retained | Retained | | Command/status data register | HACCSDR | H,0000 0000 | H'0000 0000 | Retained | Retained | | PCM left channel register | HACPCML | H'0000 0000 | H'0000 0000 | Retained | Retained | | PCM right channel register | HACPCMR | H,0000 0000 | H'0000 0000 | Retained | Retained | | TX interrupt enable register | HACTIER | H'0000 0000 | H'0000 0000 | Retained | Retained | | TX status register | HACTSR | H'F000 0000 | H'F000 0000 | Retained | Retained | | RX interrupt enable register | HACRIER | H'0000 0000 | H'0000 0000 | Retained | Retained | | RX status register | HACRSR | H,0000 0000 | H'0000 0000 | Retained | Retained | | HAC control register | HACACR | H'8400 0000 | H'8400 0000 | Retained | Retained | ## 25.3.1 Control and Status Register (HACCR) HACCR is a 32-bit read/write register for controlling input/output and monitoring the interface status. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|------|------|----|----|----|----|----|----|----|----|----|----| | | _ | _ | _ | _ | | _ | _ | - | | _ | _ | 1 | - | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CR | _ | _ | _ | CDRT | WMRT | _ | _ | | _ | ST | | _ | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | W | W | R | R | R | R | W | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------| | 31 to 16 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 15 | CR | 0 | R | Codec Ready | | | | | | 0: The HAC-connected codec is not ready. | | | | | | 1: The HAC-connected codec is ready. | | 14 to 12 | _ | All 0 | R | Reserved | | | | | | Always read as 0. Write prohibited. | | 11 | CDRT | 0 | W | HAC Cold Reset | | | | | | Use a cold reset only after power-on, or only to exit from the power-down mode by the power-down command. | | | | | | [Write] | | | | | | 0: Always write 0 to this bit before writing 1 again. | | | | | | 1: Performs a cold reset on the HAC. | | | | | | [Read] | | | | | | Always read as 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | WMRT | 0 | W | HAC Warm Reset | | | | | | Use a warm reset only after power-up, or only to exit from the power-down mode by the power-down command. | | | | | | [Write] | | | | | | 0: Always write 0 to this bit before writing 1 again. | | | | | | 1: Performs a warm reset on the HAC. | | | | | | [Read] | | | | | | Always read as 0. | | 9 | _ | 1 | R | Reserved | | | | | | Always 1 for read and write. | | 8 to 6 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 5 | ST | 0 | W | Start Transfer | | | | | | [Write] | | | | | | 1: Starts data transmission/reception. | | | | | | 0: Stops data transmission/reception at the end of the<br>current frame. Do not take this action to terminate<br>transmission/reception in normal operation. | | | | | | [Read] | | | | | | Always read as 0. | | 4 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | To place the off-chip codec device into the power-down mode, write 1 to bit 12 of the register index 26 in the off-chip codec via the HAC. When entering the power-down mode, the off-chip codec stops HAC\_BITCLK and suspends the normal operation. The off-chip codec acts in the same manner at power-on. To resume the normal operation, perform a cold reset or a warm reset on the off-chip codec. ## 25.3.2 Command/Status Address Register (HACCSAR) HACCSAR is a 32-bit read/write register that specifies the address of the codec register to be read /written. When requesting a write to/read from a codec register, write the command register address to HACCSAR. Then the HAC transmits this register address to the codec via slot 1. After the codec has responded to a read request (HACRSR.STARY = 1), the status address received via slot 1 can be read out from HACCSAR. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------| | | | | | | | | | | | | | | RW | CA6/ | CA5/ | CA4/ | | | | | | | | | | | | | | | 1100 | SA6 | SA5 | SA4 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CA3/ | CA2/ | CA1/ | CA0/ | SLR | | | | SA3 | SA2 | SA1 | SA0 | EQ3 | EQ4 | EQ5 | EQ6 | EQ7 | EQ8 | EQ9 | EQ10 | EQ11 | EQ12 | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Dit Haine | Value | 10,11 | - Description | | 31 to 20 | <del></del> | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 19 | RW | 0 | R/W | Codec Read/Write Command | | | | | | <ul> <li>0: Notifies the off-chip codec device of a write access to the register specified in the address field (CA6/SA6 to CA0/SA0).</li> <li>Write the data to HACCSDR in advance.</li> <li>When HACACR.TX12_ATOMIC is 1, the HAC transmits HACCSAR and HACCSDR as a pair in the same Tx frame.</li> <li>When HACACR.TX12_ATOMIC is 0, transmission of HACCSAR and HACCSDR in the same Tx frame is not guaranteed.</li> <li>1: Notifies the off-chip codec device of a read access to the register specified in the address field (CA6/SA6 to CA0/SA0).</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|------------------------------------------------------------------------------------------------------| | 18 | CA6/SA6 | 0 | R/W | Codec Control Register Addresses 6 to 0 | | 17 | CA5/SA5 | 0 | R/W | /Codec Status Register Addresses 6 to 0 | | 16 | CA4/SA4 | 0 | R/W | [Write] | | 15 | CA3/SA3 | 0 | R/W | Specify the address of the codec register to be written. | | 14 | CA2/SA2 | 0 | R/W | [Read] | | 13 | CA1/SA1 | 0 | R/W | Indicate the status address received via slot 1, | | 12 | CA0/SA0 | 0 | R/W | corresponding to the codec register whose data has been returned in HACCSDR. | | 11 | SLREQ3 | 0 | R | Slot Requests 3 to 12 | | 10 | SLREQ4 | 0 | R | Valid only in the Rx frame. Indicate whether the codec | | 9 | SLREQ5 | 0 | R | is requesting slot data in the next Tx frame. Automatically set by hardware, and correspond to bits | | 8 | SLREQ6 | 0 | R | 11 to 2 of slot 1 in the Rx frame. | | 7 | SLREQ7 | 0 | R | 0: Slot data is requested. | | 6 | SLREQ8 | 0 | R | 1: Slot data is not requested. | | 5 | SLREQ9 | 0 | R | · | | 4 | SLREQ10 | 0 | R | | | 3 | SLREQ11 | 0 | R | | | 2 | SLREQ12 | 0 | R | | | 1, 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | ## 25.3.3 Command/Status Data Register (HACCSDR) HACCSDR is a 32-bit read/write data register used for accessing the codec register. Write the command data to HACCSDR. The HAC then transmits the data to the codec via slot 2. After the codec has responded to a read request (HACRSR.STDRY = 1), the status data received via slot 2 can be read out from HACCSDR. In both read and write, HACCSAR stores the related codec register address. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-------|-------|------|------|------|------|------|------|------|------|------|------|-------|-------|-------|-------| | | | | | | | | | | | | | | CD15/ | CD14/ | CD13/ | CD12/ | | | | | | | | | | | | | | | SD15 | SD14 | SD13 | SD12 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CD11/ | CD10/ | CD9/ | CD8/ | CD7/ | CD6/ | CD5/ | CD4/ | CD3/ | CD2/ | CD1/ | CD0/ | | | | | | | SD11 | SD10 | SD9 | SD8 | SD7 | SD6 | SD5 | SD4 | SD3 | SD2 | SD1 | SD0 | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W R | R | R | R | | | | Initial | | | |----------|-----------|---------|-----|---------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 20 | | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 19 | CD15/SD15 | 0 | R/W | Command Data 15 to 0/Status Data 15 to 0 | | 18 | CD14/SD14 | 0 | R/W | Write data to these bits and then write the codec | | 17 | CD13/SD13 | 0 | R/W | register address in HACCSAR. The HAC then transmits | | 16 | CD12/SD12 | 0 | R/W | the data to the codec. | | 15 | CD11/SD11 | 0 | R/W | Read these bits to get the contents of the codec register indicated by HACCSAR. | | 14 | CD10/SD10 | 0 | R/W | indicated by three contri | | 13 | CD9/SD9 | 0 | R/W | | | 12 | CD8/SD8 | 0 | R/W | | | 11 | CD7/SD7 | 0 | R/W | | | 10 | CD6/SD6 | 0 | R/W | | | 9 | CD5/SD5 | 0 | R/W | | | 8 | CD4/SD4 | 0 | R/W | | | 7 | CD3/SD3 | 0 | R/W | | | 6 | CD2/SD2 | 0 | R/W | | | 5 | CD1/SD1 | 0 | R/W | | | 4 | CD0/SD0 | 0 | R/W | | | 3 to 0 | | All 0 | R | Reserved | | | | | | Always 0 for read and write. | ## 25.3.4 PCM Left Channel Register (HACPCML) HACPCML is a 32-bit read/write data register used for accessing the left channel of the codec in digital audio recording or stream playback. To transmit the PCM playback left channel data to the codec, write the data to HACPCML. To receive the PCM record left channel data from the codec, read HACPCML. The data is left justified to accommodate a codec with ADC/DAC resolution of 20 bits or less. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | _ | _ | _ | - | _ | _ | - | _ | _ | _ | | 1 | D19 | D18 | D17 | D16 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------| | 31 to 20 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 19 to 0 | D19 to D0 | All 0 | R/W | Data 19 to 0 | | | | | | Write the PCM playback left channel data to these bits. The HAC then transmits the data to the codec on an ondemand basis. | | | | | | Read these bits to get the PCM record left channel data from the codec. | ## In 16-bit packed DMA mode, HACPCML is defined as follows: | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | LD15 | LD14 | LD13 | LD12 | LD11 | LD10 | LD9 | LD8 | LD7 | LD6 | LD5 | LD4 | LD3 | LD2 | LD1 | LD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RD15 | RD14 | RD13 | RD12 | RD11 | RD10 | RD9 | RD8 | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------| | 31 to 16 | LD15 to LD0 | All 0 | R/W | Left Data 15 to 0 | | | | | | Write the PCM playback left channel data to these bits. The HAC then transmits the data to the codec on an ondemand basis. | | | | | | Read these bits to get the PCM record left channel data from the codec. | | 15 to 0 | RD15 to RD0 | All 0 | R/W | Right Data 15 to 0 | | | | | | Write the PCM playback right channel data to these bits. The HAC then transmits the data to the codec on an on-demand basis. | | | | | | Read these bits to get the PCM record right channel data from the codec. | ### 25.3.5 PCM Right Channel Register (HACPCMR) HACPCMR is a 32-bit read/write register used for accessing the right channel of the codec in digital audio recording or stream playback. To transmit the PCM playback right channel data to the codec, write the data to HACPCMR. To receive the PCM record right channel data from the codec, read HACPCMR. The data is left justified to accommodate a codec with ADC/DAC resolution of 20-bit or less. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | _ | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | D19 | D18 | D17 | D16 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------| | 31 to 20 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 19 to 0 | D19 to D0 | All 0 | R/W | Data 19 to 0 | | | | | | Write the PCM playback right channel data to these bits. The HAC then transmits the data to the codec on an on-demand basis. | | | | | | Read these bits to get the PCM record right channel data from the codec. | ## 25.3.6 TX Interrupt Enable Register (HACTIER) HACTIER is a 32-bit read/write register that enables or disables HAC TX interrupts. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|-----|--------------|----|----|-----|--------------|----|----|----|----|----|----|----|----| | | | _ | | PRTF<br>RQIE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 1 | _ | _ | _ | _ | | | PRTF<br>UNIE | _ | | | | | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | R | R | R | R | R | R | R | R | | | | Initial | | | |----------|----------|---------|-----|-----------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31, 30 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 29 | PLTFRQIE | 0 | R/W | PCML TX Request Interrupt Enable | | | | | | 0: Disables PCML TX request interrupts | | | | | | 1: Enables PCML TX request interrupts | | 28 | PRTFRQIE | 0 | R/W | PCMR TX Request Interrupt Enable | | | | | | 0: Disables PCMR TX request interrupts | | | | | | 1: Enables PCMR TX request interrupts | | 27 to 10 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 9 | PLTFUNIE | 0 | R/W | PCML TX Underrun Interrupt Enable | | | | | | 0: Disables PCML TX underrun interrupts | | | | | | 1: Enables PCML TX underrun interrupts | | 8 | PRTFUNIE | 0 | R/W | PCMR TX Underrun Interrupt Enable | | | | | | 0: Disables PCMR TX underrun interrupts | | | | | | 1: Enables PCMR TX underrun interrupts | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | | | | | | ## 25.3.7 TX Status Register (HACTSR) HACTSR is a 32-bit read/write register that indicates the status of the HAC TX controller. Writing 0 to the bit will initialize it. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------------|------------|------------|------------|----|----|------------|------------|----|----|----|----|----|----|----|----| | | CMD<br>AMT | CMD<br>DMT | PLT<br>FRQ | PRT<br>FRQ | _ | | _ | _ | _ | | | | | | _ | _ | | Initial value: | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | _ | PLT<br>FUN | PRT<br>FUN | _ | _ | | _ | - | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | CMDAMT | 1 | R/W* <sup>2</sup> | Command Address Empty | | | | | | <ul> <li>0: CSAR Tx buffer contains untransmitted data.</li> <li>1: CSAR Tx buffer is empty and ready to store data.*1</li> </ul> | | 30 | CMDDMT | 1 | R/W* <sup>2</sup> | Command Data Empty | | | | | | CSDR Tx buffer contains untransmitted data. CSDR Tx buffer is empty and ready to store data. * | | 29 | PLTFRQ | 1 | R/W* <sup>2</sup> | PCML TX Request | | | | | | O: PCML Tx buffer contains untransmitted data. 1: PCML TX buffer is empty and needs to store data. In DMA mode, writing to HACPCML will automatically clear this bit to 0. | | 28 | PRTFRQ | 1 | R/W* <sup>2</sup> | PCMR TX Request | | | | | | O: PCMR Tx buffer contains untransmitted data. 1: PCMR TX buffer is empty and needs to store data. In DMA mode, writing to HACPCMR will automatically clear this bit to 0. | | 27 to 10 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | PLTFUN | 0 | R/W* <sup>2</sup> | PCML TX Underrun | | | | | | <ul><li>0: No PCML TX underrun has occurred.</li><li>1: PCML TX underrun has occurred because the codec has requested slot 3 data but new data is not written to PCML.</li></ul> | | 8 | PRTFUN | 0 | R/W* <sup>2</sup> | PCMR TX Underrun | | | | | | <ul><li>0: No PCMR TX underrun has occurred.</li><li>1: PCMR TX underrun has occurred because the codec has requested slot 4 data but new data is not written to PCMR.</li></ul> | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | Notes: 1. CMDAMT and CMDDMT have no associated interrupts. Poll these bits until they are read as 1 before writing a new command to HACCSAR/HACCSDR. When bit 19 (RW) of HACCSAR is 0 and TX12\_ATOMIC is 1, take the following steps: - Initialize CMDDMT and CMDAMT before first accessing a codec register after HAC initialization by any reset event. - 2. After making the settings in HACCSDR and HACCSAR, poll CMDDMT and CMDAMT until they are cleared to 1, and then initialize these bits. - 3. Now the next write to a register is available. - 2. These bits are read/write. Writing 0 to the bit initializes it but writing 1 has no effect. ## 25.3.8 RX Interrupt Enable Register (HACRIER) HACRIER is a 32-bit read/write register that enables or disables HAC RX interrupts. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|--------------|--------------|----|----|----|----|----|-------------|-----|--------------|-----|----|----|----| | | | _ | _ | _ | _ | | | _ | | STAR<br>YIE | _ | PLRF<br>RQIE | | _ | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ı | _ | PLRF<br>OVIE | PRRF<br>OVIE | _ | ı | | | | _ | | _ | _ | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|------------|------------------|-----|---------------------------------------------| | 31 to 23 | Dicitaliic | All 0 | R | Reserved | | 311023 | _ | All U | n | 1.000.100 | | | | | | Always 0 for read and write. | | 22 | STARYIE | 0 | R/W | Status Address Ready Interrupt Enable | | | | | | Disables status address ready interrupts. | | | | | | 1: Enables status address ready interrupts. | | 21 | STDRYIE | 0 | R/W | Status Data Ready Interrupt Enable | | | | | | 0: Disables status data ready interrupts. | | | | | | 1: Enables status data ready interrupts. | | 20 | PLRFRQIE | 0 | R/W | PCML RX Request Interrupt Enable | | | | | | 0: Disables PCML RX request interrupts. | | | | | | 1: Enables PCML RX request interrupts. | | 19 | PRRFRQIE | 0 | R/W | PCMR RX Request Interrupt Enable | | | | | | 0: Disables PCMR RX request interrupts. | | | | | | 1: Enables PCMR RX request interrupts. | | 18 to 14 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 13 | PLRFOVIE | 0 | R/W | PCML RX Overrun Interrupt Enable | | | | | | 0: Disables PCML RX overrun interrupts. | | | | | | 1: Enables PCML RX overrun interrupts. | | 12 | PRRFOVIE | 0 | R/W | PCMR RX Overrun Interrupt Enable | | | | | | 0: Disables PCMR RX overrun interrupts. | | | | | | 1: Enables PCMR RX overrun interrupts. | | 11 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | ## 25.3.9 RX Status Register (HACRSR) HACRSR is a 32-bit read/write register that indicates the status of the HAC RX controller. Writing 0 to the bit will initialize it. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|------------|------------|----|----|----|----|----|-------|-------|------------|------------|----|----|----| | | | | _ | _ | _ | | | | | STARY | STDRY | PLR<br>FRQ | PRR<br>FRQ | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | PLR<br>FOV | PRR<br>FOV | _ | | | | _ | _ | | | | | | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | | | Initial | | | |----------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 23 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 22 | STARY | 0 | R/W | Status Address Ready | | | | | | 0: HACCSAR (status address) is not ready. | | | | | | 1: HACCSAR (status address) is ready. | | 21 | STDRY | 0 | R/W | Status Data Ready | | | | | | 0: HACCSDR (status data) is not ready. | | | | | | 1: HACCSDR (status data) is ready. | | 20 | PLRFRQ | 0 | R/W | PCML RX Request | | | | | | 0: PCML RX data is not ready. | | | | | | <ol> <li>PCML RX data is ready and must be read. In DMA<br/>mode, reading HACPCML automatically clears this<br/>bit to 0.</li> </ol> | | 19 | PRRFRQ | 0 | R/W | PCMR RX Request | | | | | | 0: PCMR RX data is not ready. | | | | | | <ol> <li>PCMR RX data is ready and must be read. In DMA<br/>mode, reading HACPCMR automatically clears this<br/>bit to 0.</li> </ol> | | 18 to 14 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | PLRFOV | 0 | R/W | PCML RX Overrun | | | | | | 0: No PCML RX data overrun has occurred. | | | | | | 1: PCML RX data overrun has occurred because the HAC has received new data from slot 3 before PCML data is not read out. | | 12 | PRRFOV | 0 | R/W | PCMR RX Overrun | | | | | | O: No PCMR RX data overrun has occurred. 1: PCMR RX data overrun has occurred because the HAC has received new data from slot 4 before PCMR data is not read out. | | 11 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | Note: \* This register is read/write. Writing 0 to the bit initializes it but writing 1 has no effect. ## 25.3.10 HAC Control Register (HACACR) HACACR is a 32-bit read/write register used for controlling the HAC interface. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|-------------|-------------|----|----|-----------------|----|---------------|---------------|---------------|---------------|----|----|----|----|----| | | _ | DMA<br>RX16 | DMA<br>TX16 | | _ | TX12_<br>ATOMIC | _ | RXDMAL<br>_EN | TXDMAL<br>_EN | RXDMAR<br>_EN | TXDMAR<br>_EN | _ | | | _ | _ | | Initial value: | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R/W | R | R | R/W | R | R/W | R/W | R/W | R/W | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | | _ | _ | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------|--|--|--| | 31 | _ | 1 | R | Reserved | | | | | | | | | Always 1 for read and write | | | | | 30 | DMARX16 | 0 | R/W | 16-bit RX DMA Enable | | | | | | | | | 0: Disables 16-bit packed RX DMA mode. Enables the RXDMAL_EN and RXDMAR_EN settings. | | | | | | | | | 1: Enables 16-bit packed RX DMA mode. Disables the RXDMAL_EN and RXDMAR_EN settings. | | | | | | | | | 1: Enables 16-bit packed RX DMA mode. [ | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|-------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------| | 29 | DMATX16 | 0 | R/W | 16-bit TX DMA Enable | | | | | | 0: Disables 16-bit packed TX DMA mode. Enables the TXDMAL_EN and TXDMAR_EN settings. | | | | | | 1: Enables 16-bit packed TX DMA mode. Disables the TXDMAL_EN and TXDMAR_EN settings. | | 28, 27 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | | 26 | TX12_ATOMIC | 1 | R/W | TX Slot 1 and 2 Atomic Control | | | | | | Transmits TX data in HACCSAR and that in HACCSDR separately. (Setting prohibited) | | | | | | 1: Transmits TX data in HACCSAR and that in HACCSDR in the same frame if bit 19 in HACCSAR is 0 (write). (HACCSAR must be written last.) | | 25 | _ | 0 | R | Reserved | | | | | | Always 0 for read and write. | | 24 | RXDMAL_EN | 0 | R/W | RX DMA Left Enable | | | | | | 0: Disables 20-bit RX DMA for HACPCML. | | | | | | 1: Enables 20-bit RX DMA is for HACPCML. | | 23 | TXDMAL_EN | 0 | R/W | TX DMA Left Enable | | | | | | 0: Disables 20-bit TX DMA for HACPCML. | | | | | | 1: Enables 20-bit TX DMA for HACPCML. | | 22 | RXDMAR_EN | 0 | R/W | RX DMA Right Enable | | | | | | 0: Disables 20-bit RX DMA for HACPCMR. | | | | | | 1: Enables 20-bit RX DMA for HACPCMR. | | 21 | TXDMAR_EN | 0 | R/W | TX DMA Right Enable | | | | | | 0: Disables 20-bit TX DMA for HACPCMR. | | | | | | 1: Enables 20-bit TX DMA for HACPCMR. | | 20 to 0 | _ | All 0 | R | Reserved | | | | | | Always 0 for read and write. | ### 25.4 AC 97 Frame Slot Structure Figure 25.2 shows the AC97 frame slot structure. This LSI supports slots 0 to 4 only. Slots 5 to 12 are out of scope. Figure 25.2 AC97 Frame Slot Structure **Table 25.4** AC97 Transmit Frame Structure | Slot | Name | Description | |------|-----------------------------|------------------------------------------------| | 0 | SDATA_OUT TAG | Codec IDs and Tags indicating valid data | | 1 | Control CMD Addr write port | Read/write command and register address | | 2 | Control DATA write port | Register write data | | 3 | PCM L DAC playback | Left channel PCM output data | | 4 | PCM R DAC playback | Right channel PCM output data | | 5 | Modem Line 1 DAC | Modem 1 output data (unsupported)* | | 6 | PCM Center | Center channel PCM data (unsupported)* | | 7 | PCM Surround L | Surround left channel PCM data (unsupported)* | | 8 | PCM Surround R | Surround right channel PCM data (unsupported)* | | 9 | PCM LFE | LFE channel PCM data (unsupported)* | | 10 | Modem Line 2 DAC | Modem 2 output data (unsupported)* | | 11 | Modem handset DAC | Modem handset output data (unsupported)* | | 12 | Modem IO control | Modem control IO output (unsupported)* | Notes: \* There is no register for unsupported functions. Table 25.5 AC97 Receive Frame Structure | Slot | Name | Description | |--------|--------------------------|-----------------------------------------| | 0 | SDATA_IN TAG | Tags indicating valid data | | 1 | Status ADDR read port | Register address and slot request | | 2 | Status DATA read port | Register read data | | 3 | PCM L ADC record | Left channel PCM input data | | 4 | PCM R ADC record | Right channel PCM input data | | 5 | Modem Line 1 ADC | Modem 1 input data (unsupported)* | | 6 | Dedicated Microphone ADC | Optional PCM data (unsupported)* | | 7 to 9 | Reserved | Reserved | | 10 | Modem Line 2 ADC | Modem 2 input data (unsupported)* | | 11 | Modem handset input DAC | Modem handset input data (unsupported)* | | 12 | Modem IO status | Modem control IO input (unsupported)* | Notes: \* There is no register for unsupported functions. ## 25.5 Operation ### 25.5.1 Receiver The HAC receiver receives serial audio data input on the HAC\_SDIN pin, synchronous to HAC\_BITCLK. From slot 0, the receiver extracts tag bits that indicate which other slots contain valid data. It will update the receive data only when receiving valid slot data indicated by the tag bits. Supporting data only in slots 1 to 4, the receiver ignores tag bits and data related to slots 5 to 12. It loads valid slot data to the corresponding shift register to hold the data for PIO or DMA transfer, and sets the corresponding status bits. It is possible to read 20-bit data within a 32-bit register using PIO. In the case of RX overrun, the new data will overwrite the current data in the RX buffer of the HAC. #### 25.5.2 Transmitter The HAC transmitter outputs serial audio data on the HAC\_SDOUT pin, synchronous to HAC BIT CLK. The transmitter sets the tag bits in slot 0 to indicate which slots in the current frame contain valid data. It loads data slots to the current TX frame in response to the corresponding slot request bits from the previous RX frame. The transmitter supports data only in slots 1 to 4. The TX buffer holds data that has been transferred using PIO or DMA, and sets the corresponding status bit. It is possible to write 20-bit data within a 32-bit register using PIO. In the case of a TX underrun, the HAC will transmit the current TX buffer data until the next data arrives #### 25.5.3 **DMA** The HAC supports DMA transfer for slots 3 and 4 of both the RX and TX frames. Specify the slot data size for DMA transfer, 16 or 20 bits, with the DMARX16 and DMATX16 bits in HACACR. When the data size is 20 bits, transfer of data slots 3 and 4 requires two local bus access cycles. Since each of the receiver and transmitter has its DMA request, the stereo mode generates a DMA request for slots 3 and 4 separately. The mono mode generates a DMA request for just one slot. When the data size is 16 bits, data from slots 3 and 4 are packed into a single 32-bit quantity (left data and right data are in PCML), which requires only one local bus access cycle. It may be necessary to halt a DMA transfer before the end count is reached, depending on system applications. If so, clear the corresponding DMA bit in HACACR to 0 (DMA disabled). To resume a DMA transfer, reprogram the DMAC and then set the corresponding DMA bit to 1 (DMA enabled). #### 25.5.4 **Interrupts** Interrupts can be used for flag events from the receiver and transmitter. Make the setting for each interrupt in the corresponding interrupt enable register. Interrupts include a request to the CPU to read/write slot data, overrun and underrun. To get the interrupt source, read the status register. Writing 0 to the bit will clear the corresponding interrupt. ### 25.5.5 Initialization Sequence Figure 25.3 shows an example of the initialization sequence. Figure 25.3 Initialization Sequence Figure 25.4 Sample Flowchart for Off-Chip Codec Register Write Figure 25.5 Sample Flowchart for Off-Chip Codec Register Read (1) Figure~25.6~~Sample~Flowchart~for~Off-Chip~Codec~Register~Read~(2) Figure 25.7 Sample Flowchart for Off-Chip Codec Register Read (3) It is possible to stop the supply of clock to the HAC using the MSTPO bit in MSTPCR. For details of MSTPCR, refer to section 17, Power-Down Mode. To cancel module standby mode and resume the supply of clock to the HAC, write 1 to the MSTPO bit in MSTPCR. After that, it enables all accesses to the HAC. An example of the procedure to enter the module standby mode is shown below. - 1. Check that all data transactions have ended. Also check that the transmit buffer of the HAC is empty and the receive buffer of the HAC has been read out to be empty. - 2. Disable all DMA requests and interrupt requests. - 3. Place the codec into power-down mode. - 4. Write 1 to the MSTP0 bit in MSTPCR. ### 25.5.6 Notes The HAC\_SYNC signal is generated by the HAC to indicate the position of slot 0 within a frame. ### 25.5.7 Reference AC'97 Component Specification, Revision 2.1 # Section 26 Serial Sound Interface (SSI) Module The serial sound interface (SSI) module is a module designed to send or receive audio data interface with a variety of devices offering Philips format compatibility. It also provides additional modes for other common formats, as well as support for a burst and multi-channel mode. #### 26.1 Features The SSI has the following features. - Number of channels: One channel - Operating modes: Compressed mode and non-compressed mode The compressed mode is used for continuous bit stream transfer The non-compressed mode supports all serial audio streams divided into channels. - The SSI module is configured as any of a transmitter or receiver. The serial bus format can be used in the compressed and non-compressed mode. - Asynchronous transfer between the buffer and the shift register - Division ratios of the serial bus interface clock can be selected. - Data transmission/reception can be controlled from the DMAC or interrupt. Figure 26.1 is a block diagram of the SSI module. Figure 26.1 Block Diagram of SSI Module #### 26.2 **Input/Output Pins** Table 26.1 lists the pin configurations relating to the SSI module. **Table 26.1 Pin Configuration** | Pin Name | I/O | Function | |-----------|-------|--------------------------------------------------------------| | SSI_SCK | I/O | Serial bit clock | | SSI_WS | I/O | Word select | | SSI_SDATA | I/O | Serial data input/output | | SSI_CLK | Input | Divider input clock (oversampling clock 256/384/512fs input) | These pins are multiplexed with the SIOF, HAC and GPIO pins. #### 26.3 **Register Descriptions** Table 26.2 shows the SSI register configuration. Table 26.3 shows the register states in each processing mode. **Table 26.2 Register Configuration** | Register Name | Abbrev. | R/W | P4 Address | Area 7 Address | Size | Sync<br>Clock | |------------------------|---------|-------|-------------|----------------|------|---------------| | Control register | SSICR | R/W | H'FFE7 0000 | H'1FE7 0000 | 32 | Pck | | Status register | SSISR | R/W*1 | H'FFE7 0004 | H'1FE7 0004 | 32 | Pck | | Transmit data register | SSITDR | R/W | H'FFE7 0008 | H'1FE7 0008 | 32 | Pck | | Receive data register | SSIRDR | R | H'FFE7 000C | H'1FE7 000C | 32 | Pck | \* To clear the flag, only 0s are written to bits 27 and 26. Note: Table 26.3 Register States of SSI in Each Processing Mode | Register Name | Abbrev. | Power-on<br>Reset by<br>PRESET<br>Pin/WDT/<br>H-UDI | Manual Reset<br>by PRESET<br>Pin/WDT/<br>Multiple<br>Exception | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | |------------------------|---------|-----------------------------------------------------|----------------------------------------------------------------|----------------------------------|-------------------| | Control register | SSICR | H'0000 0000 | H'0000 0000 | Retained | Retained | | Status register | SSISR | H'0200 0003 | H'0200 0003 | Retained | Retained | | Transmit data register | SSITDR | H'0000 0000 | H'0000 0000 | Retained | Retained | | Receive data register | SSIRDR | H'0000 0000 | H'0000 0000 | Retained | Retained | ## 26.3.1 Control Register (SSICR) SSICR is a 32-bit readable/writable register that controls the IRQ, selects each polarity status, and sets operating mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------|-------|------|-------|-------|------|------|------|--------|-------|------|------|--------|--------|--------|------| | | _ | _ | _ | DMEN | UIEN | OIEN | IIEN | DIEN | CHNL1 | CHNL0 | DWL2 | DWL1 | DWL0 | SWL2 | SWL1 | SWL0 | | Initial value: | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 5 | | swsp | SCKP | SWSP | SPDP | SDTA | | DEL | BREN | | CKDV | | MUEN | CPEN | TRMD | EN | | | OOKD | OVVOD | OOK | OVVOI | OI DI | ODIA | IDIA | DLL | DITLIN | | ONDV | | WICLIA | OI LIV | TTUVID | LIV | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Dir Nama | Initial | DAM | Description | |----------|----------------|----------------|-----------------------------------------------------------------------------------------------------------| | Bit Name | value | R/W | Description | | _ | _ | R | Reserved | | | | | These bits are always read as an undefined value. The write value should always be 0. | | DMEN | 0 | R/W | DMA Enable | | | | | Enables or disables the DMA request. | | | | | 0: DMA request disabled. | | | | | 1: DMA request enabled. | | UIEN | 0 | R/W | Underflow Interrupt Enable | | | | | 0: Underflow interrupt disabled | | | | | 1: Underflow interrupt enabled | | OIEN | 0 | R/W | Overflow Interrupt Enable | | | | | 0: Overflow interrupt disabled | | | | | 1: Overflow interrupt enabled | | IIEN | 0 | R/W | Idle Mode Interrupt Enable | | | | | 0: Idle interrupt disabled | | | | | 1: Idle interrupt enabled | | DIEN | 0 | R/W | Data Interrupt Enable | | | | | 0: Data interrupt disabled | | | | | 1: Data interrupt enabled | | | UIEN OIEN IIEN | Bit Name Value | Bit Name Value R/W — R DMEN 0 R/W UIEN OIEN ORAM ORAM R/W R/W R/W R/W R/W R/W R/W R/ | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------| | 23 | CHNL1 | 0 | R/W | Channels | | 22 | CHNL0 | 0 | R/W | These bits indicate the number of channels in each system word. These bits are ignored if CPEN = 1. | | | | | | 00: 1 channel per system word | | | | | | 01: 2 channels per system word | | | | | | 10: 3 channels per system word | | | | | | 11: 4 channels per system word | | 21 | DWL2 | 0 | R/W | Data Word Length | | 20 | DWL1 | 0 | R/W | These bits indicate the encoded number of bits in a | | 19 | DWL0 | 0 | R/W | data word. These bits are ignored if CPEN = 1. | | | | | | 000: 8 Bits | | | | | | 001: 16 Bits | | | | | | 010: 18 Bits | | | | | | 011: 20 Bits | | | | | | 100: 22 Bits | | | | | | 101: 24 Bits | | | | | | 110: 32 Bits | | | | | | 111: Setting prohibited | | 18 | SWL2 | 0 | R/W | System Word Length | | 17 | SWL1 | 0 | R/W | These bits indicate the encoded number of bits in a | | 16 | SWL0 | 0 | R/W | system word. These bits are ignored if CPEN = 1. | | | | | | 000: 8 Bits | | | | | | 001: 16 Bits | | | | | | 010: 24 Bits | | | | | | 011: 32 Bits | | | | | | 100: 48 Bits | | | | | | 101: 64 Bits | | | | | | 110: 128 Bits | | | | | | 111: 256 Bits | | 15 | SCKD | 0 | R/W | Serial Bit Clock Direction | | | | | | 0: Serial clock input, slave mode | | | | | | 1: Serial clock output, master mode | | 14 | SWSD | 0 | R/W | Serial WS Direction | | | | | | 0: Serial word select input, slave mode | | | | | | 1: Serial word select output, master mode | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | | | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--|--|--|--| | 13 | SCKP | 0 | R/W | Serial Clock Polarity | | | | | | | | | | | | O: SSI_WS and SSI_SDATA change on falling edge of SSI_SCK (sampled on rising edge of SCK) 1: SSI_WS and SSI_SDATA change on rising edge of SSI_SCK (sampled on falling edge of SCK) | | | | | | | | | | | | 301() | SCKP = 0 | SCKP = 1 | | | | | | | | | | SSI_SDATA input sampling timing in receive mode (TRMD = 0) | SSI_SCK<br>rising edge | SSI_SCK<br>falling edge | | | | | | | | | | SSI_SDATA output change<br>timing in transmit mode<br>(TRMD = 1) | SSI_SCK<br>falling edge | SSI_SCK rising edge | | | | | | | | | | SSI_WS input sampling in slave mode (SWSD = 0) | SSI_SCK<br>rising edge | SSI_SCK<br>falling edge | | | | | | | | | | SSI_WS output change<br>timing in master mode<br>(SWSD = 1) | SSI_SCK<br>falling edge | SSI_SCK<br>rising edge | | | | | | 12 | SWSP | 0 | R/W | Serial WS Polarity | | | | | | | | | | | | The function of this bit dep module is in non-compress mode. | | | | | | | | | | | | CPEN = 0 (Non compress | ed mode): | | | | | | | | | | | 0: SSI_WS is low for the fi<br>second channel | rst channel, h | nigh for the | | | | | | | | | | 1: SSI_WS is high for the facebook second channel | first channel, | low for the | | | | | | | | | | CPEN = 1 (Compressed m | node): | | | | | | | | | | | SSI_WS is active high f<br>means data should be t<br>data should not be trans | ransferred, lo | - | | | | | | | | | | SSI_WS is active low flow means data should be trans | ransferred, h | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | SPDP | 0 | R/W | Serial Padding Polarity | | | | | | This bit is ignored if CPEN = 1. | | | | | | 0: Padding bits are low | | | | | | 1: Padding bits are high | | 10 | SDTA | 0 | R/W | Serial Data Alignment | | | | | | This bit is ignored if CPEN = 1. | | | | | | <ol> <li>Serial data is transmitted/ received first, followed by<br/>padding bits.</li> </ol> | | | | | | <ol> <li>Padding bits are transmitted/ received first, followed<br/>by serial data.</li> </ol> | | 9 | PDTA | 0 | R/W | Parallel Data Alignment | | | | | | This bit is ignored if CPEN = 1. | | | | | | If the data word length = 32, 16 or 8 then this bit has no meaning. | | | | | | This bit is applied to SSIRDR in receive mode and to SSITDR in transmit mode. | | | | | | 0: Parallel data (SSITDR or SSIRDR) is left aligned 1: Parallel data (SSITDR or SSIRDR) is right aligned | | | | | | DWL = 000 (data word length: 8 bits), PDTA ignored | | | | | | All data bits in SSIRDR or SSITDR are used on the audio serial bus. Four data words are transmitted/received in each 32-bit access. The first data word is derived from bits 7 to 0, the second from bits 15 to 8, the third from bits 23 to 16 and the last data word is stored in bits 31 to 24. | | | | | | <ul> <li>DWL = 001 (data word length: 16 bits), PDTA</li> </ul> | | | | | | ignored All data bits in SSIRDR or SSITDR are used on the audio serial bus. Two data words are transmitted/received in each 32-bit access. The first data word is derived from bits 15 to 0 and the second data word is stored in bits 31 to 16. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | PDTA | 0 | R/W | <ul> <li>DWL = 010, 011, 100, 101 (data word length: 18, 20, 22 and 24 bits), PDTA = 0 (left aligned)</li> <li>The data bits which are used in SSIRDR or SSITDR are the following: Bits 31 to (32 – number of bits having data word length specified by DWL). If DWL = 011 then data word length is 20 bits and bits 31 to 12 are used of either SSIRDR or SSITDR. All other bits are ignored or reserved.</li> <li>DWL = 010, 011, 100, 101 (data word length: 18, 20, 22 and 24 bits), PDTA = 1 (right aligned) The data bits which are used in SSIRDR or SSITDR are the following: Bits (number of bits having data word length specified by DWL - 1) to 0. If DWL = 011 then data word length is 20 bits and bits 19 to 0 are used of either SSIRDR or SSITDR. All other bits are ignored or reserved.</li> <li>DWL = 110 (data word length: 32 bits), PDTA ignored All data bits in SSIRDR or SSITDR are used on the audio serial bus.</li> </ul> | | 8 | DEL | 0 | R/W | Serial Data Delay 0: 1 clock cycle delay between SSI_WS and SSI_SDATA 1: No delay between SSI_WS and SSI_SDATA This bit is ignored if CPEN = 1. | | 7 | BREN | 0 | R/W | Burst Mode Enable 0: Burst mode is disabled. 1: Burst mode is enabled. Burst mode is used in conjunction with compressed mode (CPEN = 1). When burst mode is enabled the SSI_SCK signal is gated. Clock pulses are output only when there is valid serial data being output on SSI_SDATA. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------| | 6 to 4 | CKDV | All 0 | R/W | Serial Oversampling Clock Division Ratio | | | | | | These bits define the division ratio between oversampling Clock (HAC_BIT_CLK) and the serial bit clock. | | | | | | These bits are ignored if SCKD = 0. | | | | | | The Serial Bit Clock is used for the shift register and is provided on the SSI_SCK pin. | | | | | | 000: (Serial bit clock frequency = oversampling clock frequency/1) | | | | | | 001: (Serial bit clock frequency = oversampling clock frequency/2) | | | | | | 010: (Serial bit clock frequency = oversampling clock frequency/4) | | | | | | 011: (Serial bit clock frequency = oversampling clock frequency/8) | | | | | | 100: (Serial bit clock frequency = oversampling clock frequency/16) | | | | | | 101: (Serial bit clock frequency = oversampling clock frequency/6) | | | | | | 110: (Serial bit clock frequency = oversampling clock frequency/12) | | | | | | 111: Setting prohibited | | 3 | MUEN | 0 | R/W | Mute Enable | | | | | | When in transmit mode (TRMD = 1), by making MUEN = 1, the output of SSI_SDATA will be in low level. | | | | | | 0: The SSI module is not muted | | | | | | 1: The SSI module is muted | | 2 | CPEN | 0 | R/W | Compressed Mode Enable | | | | | | 0: Compressed mode disabled | | | | | | 1: Compressed mode enabled | | | | | | Note: In compressed Mode (CPEN=1), using operation mode except slave transmitter (SWSD=0 and TRMD=1). | | 1 | TRMD | 0 | R/W | Transmit/Receive Mode Select | | | | | | 0: The SSI module is in receive mode | | | | | | 1: The SSI module is in transmit mode | | 0 | EN | 0 | R/W | SSI Module Enable | | | | | | 0: The SSI module is disabled | | | | | | 1: The SSI module is enabled | ## 26.3.2 Status Register (SSISR) SSISR is configured by status flags that indicate the operating status of the SSI module and bits that indicate the current channel number and word number. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|------|------|------|------|------|----|----|----|----|-------|-------|------|------| | | _ | _ | _ | DMRQ | UIRQ | OIRQ | IIRQ | DIRQ | _ | _ | _ | _ | _ | | _ | - | | Initial value: | _ | _ | _ | 0 | 0 | 0 | 1 | 0 | _ | _ | _ | _ | | | _ | | | R/W: | R | R | R | R | R/W* | R/W* | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | | | _ | _ | _ | _ | | _ | | CHNO1 | СНИОО | SWNO | IDST | | Initial value: | | _ | _ | _ | | | | _ | | | | _ | 0 | 0 | 1 | 1 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------| | 31 to 29 | _ | _ | R | Reserved | | | | | | These bits are always read as an undefined value. The write value should always be 0. | | 28 | DMRQ | 0 | R | DMA Request Status Flag | | | | | | This status flag allows the CPU to see the status of the DMA request of SSI module. | | | | | | TRMD = 0 (Receive Mode): | | | | | | • If DMRQ = 1 then SSIRDR has unread data. | | | | | | • If SSIRDR is read then DMRQ = 0 until there is new unread data. | | | | | | TRMD = 1 (Transmit Mode): | | | | | | • If DMRQ = 1, SSITDR requests data to be written to continue the transmission onto the audio serial bus. | | | | | | <ul> <li>Once data is written to SSITDR then DMRQ = 0<br/>until further transmit data is requested.</li> </ul> | | | | Initial | | | |-----|----------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 27 | UIRQ | 0 | R/W* | Underflow Error Interrupt Status Flag | | | | | | This status flag indicates that the data has been supplied at a lower rate than the required rate. | | | | | | This bit is set to 1 regardless of the setting of UIEN bit. In order to clear it to 0, write 0 in it. | | | | | | If UIRQ = 1 and UIEN = 1, then an interrupt will be generated. | | | | | | When TRMD = 0 (Receive Mode): | | | | | | If UIRQ = 1, it indicates that SSIRDR was read out<br>before DMRQ and DIRQ bits would indicate the<br>existence of new unread data. In this instance, the<br>same received data may be stored twice by the host,<br>which can lead to destruction of multi-channel data. | | | | | | When TRMD = 1 (Transmit Mode): | | | | | | If UIRQ = 1, it indicates that the transmitted data was not written in SSITDR. By this, the same data may be transmitted one time too often, which can lead to destruction of multi-channel data. Consequently, erroneous SSI data will be output, which makes this error more serious than underflow in the receive mode. | | | | | | Note: When underflow error occurs, the data in the data buffer will be transmitted until the next data is written in. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | OIRQ | 0 | R/W* | Overflow Error Interrupt Status Flag | | | | | | This status flag indicates that the data has been supplied at a higher rate than the required rate. | | | | | | This bit is set to 1 regardless of the setting of OIEN bit. In order to clear it to 0, write 0 in it. | | | | | | If OIRQ = 1 and OIEN = 1, then an interrupt will be generated. | | | | | | When TRMD = 0 (Receive Mode): | | | | | | If OIRQ = 1, it indicates that the previous unread data had not been read out before new unread data was written in SSIRDR. This may cause the loss of data, which can lead to destruction of multi-channel data. | | | | | | When TRMD = 1 (Transmit Mode): | | | | | | If OIRQ = 1, it indicates that SSITDR had data written in before the data in SSITDR was transferred to the shift register. This may cause the loss of data, which can lead to destruction of multi-channel data. | | | | | | Note: When overflow error occurs, the data in the data buffer will be overwritten by the next data sent from the SSI interface. | | 25 | IIRQ | 1 | R | Idle Mode Interrupt Status Flag | | | | | | This status flag indicates whether the SSI module is in the idle status. This bit is set to 1 regardless of the setting of IIEN bit, so that polling will be possible. | | | | | | The interrupt can be masked by clearing IIEN bit to 0, but writing 0 in this bit will not clear the interrupt. | | | | | | If IIRQ = 1 and IIEN = 1, then an interrupt will be generated. | | | | | | 0: The SSI module is not in the idle status. | | | | | | 1: The SSI module is in the idle status. | | | | Initial | | | |---------|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 24 | DIRQ | 0 | R | Data Interrupt Status Flag | | | | | | This status flag indicates that the SSI module requires that data be either read out or written in. | | | | | | This bit is set to 1 regardless of the setting of DIEN bit, so that polling will be possible. | | | | | | The interrupt can be masked by clearing DIEN bit to 0, but writing 0 in this bit will not clear the interrupt. | | | | | | If DIRQ = 1 and DIEN = 1, then an interrupt will be generated. | | | | | | When TRMD = 0 (Receive Mode): | | | | | | 0: No unread data exists in SSIRDR. | | | | | | 1: Unread data exists in SSIRDR. | | | | | | When TRMD = 1 (Transmit Mode): | | | | | | 0: The transmit buffer is full. | | | | | | <ol> <li>The transmit buffer is empty, and requires that data<br/>be written in SSITDR.</li> </ol> | | 23 to 4 | _ | _ | R | Reserved | | | | | | These bits are always read as an undefined value. The write value should always be 0. | | 3 | CHNO1 | 0 | R | Channel Number | | 2 | CHNO0 | 0 | R | The number indicates the current channel. | | | | | | When TRMD = 0 (Receive Mode): | | | | | | This bit indicates to which channel the current data in SSIRDR belongs. When the data in SSIRDR is updated by transfer from the shift register, this value will change. | | | | | | When TRMD = 1 (Transmit Mode): | | | | | | This bit indicates the data of which channel should be written in SSITDR. When data is copied to the shift register, regardless whether the data is written in SSITDR, this value will change. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SWNO | 1 | R | Serial Word Number | | | | | | The number indicates the current word number. | | | | | | When TRMD = 0 (Receive Mode): | | | | | | This bit indicates which system word the current data in SSIRDR is. Regardless whether the data has been read out from SSIRDR, when the data in SSIRDR is updated by transfer from the shift register, this value will change. | | | | | | When TRMD = 1 (Transmit Mode): | | | | | | This bit indicates which system word should be written in SSITDR. When data is copied to the shift register, regardless whether the data is written in SSITDR, this value will change. | | 0 | IDST | 1 | R | Idle Mode Status Flag | | | | | | Indicates that the serial bus activity has ceased. | | | | | | This bit is cleared if $EN = 1$ and the Serial Bus is currently active. | | | | | | This bit can be set to 1 automatically under the following conditions. | | | | | | SSI = Serial bus master transmitter (SWSD = 1 and TRMD = 1): | | | | | | This bit is set to 1 if no more data has been written to SSITDR and the current system word has been completed. It can also be set to 1 by clearing the EN bit after sufficient data has been written to SSITDR to complete the system word currently being output. | | | | | | SSI = Serial bus master receiver (SWSD = 1 and TRMD = 0): | | | | | | This bit is set to 1 if the EN bit is cleared and the current system word is completed. | | | | | | SSI = slave transmitter/ receiver (SWSD = 0): | | | | | | This bit is set to 1 if the EN bit is cleared and the current system word is completed. | | | | | | Note: If the external device stops the serial bus clock before the current system word is completed then this bit will never be set. | Note: \* These bits are readable/writable bits. If writing 0, these bits are initialized, although writing 1 is ignored. ### 26.3.3 Transmit Data Register (SSITDR) SSITDR is a 32-bit register that stores data to be transmitted. Data written to SSITDR is transferred to the shift register as it is required for transmission. If the data word length is less than 32 bits then its alignment should be as defined by the PDTA control bit. Reading this register will return the data in the buffer. #### 26.3.4 Receive Data Register (SSIRDR) SSIRDR is a 32-bit register that stores the received data. Data in SSIRDR is transferred from the shift register as each data word is received. If the data word length is less than 32 bits then its alignment should be as defined by the PDTA control bit in SSICR. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | # 26.4 Operation #### **26.4.1 Bus Format** The SSI module can operate as a transmitter or a receiver and can be configured into many serial bus formats in either mode. The bus formats can be one of eight major modes as shown in table 26.4. **Table 26.4 Bus Formats of SSI Module** | Bus Format | TPMD | CPEN | SCKD | SWSD | EN | MUEN | DIEN | IIEN | OIEN | UIEN | DEL | PDTA | SDTA | SPDP | SWSP | SCKP | SWL[2:0] | DWL[2:0] | CHNL[1:0] | | |--------------------------------------|------|------|------|------|----|--------------|-------|--------|------|--------------------|----------------------------------|------|------|------|------|------|----------|----------|-----------|--| | Non-Compressed<br>Slave Receiver | 0 | 0 | 0 | 0 | | Control bits | | | | Configuration bits | | | | | | | | | | | | Non-Compressed<br>Slave Transmitter | 1 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Non-Compressed<br>Master Receiver | 0 | 0 | 1 | 1 | | | | | | | | | | | | | | | | | | Non-Compressed<br>Master Transmitter | 1 | 0 | 1 | 1 | | | | | | | | | | | | | | | | | | Compressed Slave<br>Receiver | 0 | 1 | 0/1 | 0 | | C | Contr | ol bit | S | | Ignored Configu-<br>ration Ignor | | | | | nore | d | | | | | Compressed Slave<br>Transmitter | 1 | 1 | 0/1 | 0 | | | | | | bits | | | | | | | | | | | | Compressed<br>Master Receiver | 0 | 1 | 0/1 | 1 | | | | | | | | | | | | | | | | | | Compressed<br>Master Transmitter | 1 | 1 | 0/1 | 1 | | | | | | | | | | | | | | | | | #### 26.4.2 **Non-Compressed Modes** The non-compressed mode is designed to support all serial audio streams which are split into channels. It can support Philips, Sony and Matsushita modes as well as many more variants on these modes. #### **(1)** Slave Receiver This mode allows the SSI module to receive serial data from another device. The clock and word select signals used for the serial data stream are also supplied from an external device. If these signals do not conform to the format as specified in the SSI module then operation is not guaranteed. #### **Slave Transmitter (2)** This mode allows the SSI module to transmit serial data to another device. The clock and word select signals used for the serial data stream are also supplied from an external device. If these signals do not conform to the format as specified in the SSI module then operation is not guaranteed. #### **Master Receiver (3)** This mode allows the SSI module to receive serial data from another device. The clock and word select signals are internally derived from the HAC\_BIT\_CLK input clock. The format of these signals is as defined in the SSI module. If the incoming data does not conform to the defined format then operation is not guaranteed. #### **(4)** Master Transmitter This mode allows the SSI module to transmit serial data to another device. The clock and word select signals are internally derived from the HAC BIT CLK input clock. The format of these signals is as defined in the configuration bits in the SSI module. #### **(5) Configuration Fields - Word Length Related** All configuration bits relating to the word length of SSICR are valid in non-compressed modes. There are many configurations that the SSI module can support and it is not sensible to show all of the Serial Data formats in this document. Some of the combinations are shown below for the popular formats by Philips, Sony, and Matsushita. #### 1. Philips Format Figures 26.2 and 26.3 show the supported Philips protocol both with padding and without. Padding occurs when the data word length is smaller than the system word length. Figure 26.2 Philips Format (with no Padding) Figure 26.3 Philips Format (with Padding) Figure 26.4 shows the format used by Sony. Figure 26.5 shows the format used by Matsushita. Padding is assumed in both cases, but may not be present in a final implementation if the system word length equals the data word length. ### 2. Sony Format Figure 26.4 Sony Format (with Serial Data First, Followed by Padding Bits) #### 3. Matsushita Format Figure 26.5 Matsushita Format (with Padding Bits First, Followed by Serial Data) #### (6) Multi-Channel Formats There are some extend format of the Philips' specification that allows more than 2 channels to be transferred within two system words. The SSI module supports the transfer of 4, 6 and 8 channels by the use of the CHNL, SWL and DWL bits. It is important that the system word length (SWL) is greater than or equal to the number of channels (CHNL) times the data word length (DWL). Table 26.5 shows the number of padding bits for each of the valid configurations. If a setup is not valid it does not have a number in the following table and has instead a dash. Table 26.5 Number of Padding Bits for Each Valid Configuration | Padding | g Bits Per Syste | m Word | DWL[2:0] | 000 | 001 | 010 | 011 | 100 | 101 | 110 | |---------------|----------------------------------------|--------------|---------------------------|-----|-----|-----|-----|-----|-----|-----| | CHNL<br>[1:0] | Decoded<br>Channels per<br>System Word | SWL<br>[2:0] | Decoded<br>Word<br>Length | 8 | 16 | 18 | 20 | 22 | 24 | 32 | | 00 | 1 | 000 | 8 | 0 | _ | _ | _ | _ | _ | _ | | | | 001 | 16 | 8 | 0 | _ | _ | _ | _ | _ | | | | 010 | 24 | 16 | 8 | 6 | 4 | 2 | 0 | _ | | | | 011 | 32 | 24 | 16 | 14 | 12 | 10 | 8 | 0 | | | | 100 | 48 | 40 | 32 | 30 | 28 | 26 | 24 | 16 | | | | 101 | 64 | 56 | 48 | 46 | 44 | 42 | 40 | 32 | | | | 110 | 128 | 120 | 112 | 110 | 108 | 106 | 104 | 96 | | | | 111 | 256 | 248 | 240 | 238 | 236 | 234 | 232 | 224 | | 01 | 2 | 000 | 8 | _ | _ | _ | _ | _ | _ | _ | | | | 001 | 16 | 0 | _ | _ | _ | _ | _ | _ | | | | 010 | 24 | 8 | _ | _ | _ | _ | _ | _ | | | | 011 | 32 | 16 | 0 | _ | _ | _ | _ | _ | | | | 100 | 48 | 32 | 16 | 12 | 8 | 4 | 0 | _ | | | | 101 | 64 | 48 | 32 | 28 | 24 | 20 | 16 | 0 | | | | 110 | 128 | 112 | 96 | 92 | 88 | 84 | 80 | 64 | | | | 111 | 256 | 240 | 224 | 220 | 216 | 212 | 208 | 192 | | 10 | 3 | 000 | 8 | _ | _ | _ | _ | _ | _ | _ | | | | 001 | 16 | _ | _ | _ | _ | _ | _ | _ | | | | 010 | 24 | 0 | _ | _ | _ | _ | _ | _ | | | | 011 | 32 | 8 | _ | _ | _ | _ | _ | _ | | | | 100 | 48 | 24 | 0 | _ | _ | _ | _ | _ | | | | 101 | 64 | 40 | 16 | 10 | 4 | _ | _ | _ | | | | 110 | 128 | 104 | 80 | 74 | 68 | 62 | 56 | 32 | | | | 111 | 256 | 232 | 208 | 202 | 196 | 190 | 184 | 160 | | 11 | 4 | 000 | 8 | _ | _ | _ | _ | _ | _ | _ | | | | 001 | 16 | _ | _ | _ | _ | _ | _ | _ | | | | 010 | 24 | _ | _ | _ | _ | _ | _ | _ | | | | 011 | 32 | 0 | _ | _ | _ | _ | _ | _ | | | | 100 | 48 | 16 | _ | _ | _ | _ | _ | _ | | | | 101 | 64 | 32 | 0 | _ | _ | _ | _ | _ | | | | 110 | 128 | 96 | 64 | 56 | 48 | 40 | 32 | 0 | | | | 111 | 256 | 224 | 192 | 184 | 176 | 168 | 160 | 128 | REJ09B0158-0100 In the case of the SSI module configured as a transmitter then each word that is written to SSITDR is transmitted in order on the serial audio bus. In the case of the SSI module configured as a receiver each word received on the Serial Audio Bus is presented for reading in order by SSIRDR. Figures 26.6 to 26.8 show how 4, 6 and 8 channels are transferred on the serial audio bus. Note that there are no padding bits in the first example, serial data is transmitted/received first and followed by padding bits in the second example, and padding bits are transmitted/received first and followed by serial data in the third example. This selection is purely arbitrary. Figure 26.6 Multi-channel Format (4 Channels, No Padding) Figure 26.7 Multi-channel Format (6 Channels with High Padding) Figure 26.8 Multi-channel Format (8 Channels, with Padding Bits First, Followed by Serial Data, with Padding) ### (7) Configuration Fields - Signal Format Fields There are several more configuration bits in non-compressed mode which will now be demonstrated. These bits are NOT mutually exclusive, however some configurations will probably not be useful for any other device. They are demonstrated by referring to the following basic sample format shown in figure 26.9. Figure 26.9 Basic Sample Format (Transmit Mode with Example System/Data Word Length) In figure 26.9, system word length of 6 bits and a data word length of 4 bits are used. Neither of these are possible with the SSI module but are used only for clarification of the other configuration bits. #### 1. Inverted Clock Figure 26.10 Inverted Clock #### 2. Inverted Word Select Figure 26.11 Inverted Word Select # 3. Inverted Padding Polarity Figure 26.12 Inverted Padding Polarity ### 4. Padding Bits First, Followed by Serial Data, with Delay Figure 26.13 Padding Bits First, Followed by Serial Data, with Delay ### 5. Padding Bits First, Followed by Serial Data, without Delay Figure 26.14 Padding Bits First, Followed by Serial Data, without Delay 6. Serial Data First, Followed by Padding Bits, without Delay Figure 26.15 Serial Data First, Followed by Padding Bits, without Delay # 7. Parallel Right Aligned with Delay Figure 26.16 Parallel Right Aligned with Delay #### 8. Mute Enabled Figure 26.17 Mute Enabled ### 26.4.3 Compressed Modes The compressed mode is used to transfer a continuous bit stream. This would typically be a compressed bit stream which requires downstream decoding. In streaming transfer (burst mode not enabled) there is no concept of a data word. However in order to receive and transmit it is necessary to transfer between the serial bus and word formatted memory. Therefore the word boundary selection is arbitrary during receive/transmit and must be dealt with by another module. When burst mode is enabled then data bits being transmitted can be identified by virtue of the fact that the serial clock output is only activated when there is a word to be output and only the required number of clock pulses necessary to clock out each 32-bit word are generated. The serial bit clock stops at a low level when SSICR.SCKP = 0, and at a high level when SSICR.SCKP = 1. Note burst mode is only valid in the context of the SSI module being a transmitter of data. Burst mode data cannot be received by this module. Data is transmitted and received in blocks of 32 bits, and the first bit received/transmitted bit is bit 31 when stored in memory. The word select pin in this mode does not act as a system word start signal as in non-compressed mode, but instead is used to indicate that the receiver can receive another data burst, or the transmitter can transmit another data burst. Figures 26.18 and 26.19 show the compressed mode data transfer, with burst mode disabled, and enabled, respectively. Figure 26.18 Compressed Data Format, Slave Transmitter, Burst Mode Disabled Figure 26.19 Compressed Data Format, Slave Transmitter, and Burst Mode Enabled #### **Slave Receiver (1)** This mode allows the module to receive a serial bit stream from another device and store it in memory. The shift register clock can be supplied from an external device or from an internal clock. The word select pin is used as an input flow control. Assuming that SWSP = 0 if SSI\_WS is high then the module will receive the bit stream in blocks of 32 bits, one data bit per clock. If SSI\_WS goes low then the module will complete the current 32-bit block and then stop any further reception, until SSI WS goes high again. #### **Slave Transmitter (2)** This mode cannot be used. #### (3) Master Receiver This mode allows the SSI module to receive a serial bit stream from another device and store it in memory. The shift register clock can be supplied from an external device or from an internal clock. The word select pin is used as an output flow control. The module always asserts the word select signal to indicate it can receive more data continuously. It is the responsibility of the host CPU to ensure it can transmit data to the SSI module in time to ensure no data is lost. #### (4) Master Transmitter This mode allows the module to transmit a serial bit stream from internal memory to another device. The shift register clock can be supplied from an external device or from an internal clock. The word select pin is used as an output flow control. The module always asserts the word select signal to indicate it will transmit more data continuously. Word select signal is not asserted until the first word is ready to transmit however. It is the responsibility of the receiving device to ensure it can receive the serial data in time to ensure no data is lost. When the configuration for data transfer is completed, the SSI module can work with the minimum interaction with CPU. The CPU specifies settings for the SSI module and DMAC then handles overflow/ underflow interrupts if required. ### 26.4.4 Operation Modes There are three modes of operation: configuration, enabled and disabled. Figure 26.20 shows the transition diagram between these operation modes. Figure 26.20 Transition Diagram between Operation Modes ### (1) Configuration Mode This mode is entered after the module is released from reset. All required settings in the control register should be defined in this mode, before the SSI module is enabled by setting the EN bit. Setting the EN bit causes the SSI module to enter the module enabled mode. ### (2) Module Enabled Mode: Operation of the module in this mode depends on the selected operating mode. For details, see section 26.4.5, Transmit Operation and section 26.4.6, Receive Operation. REJ09B0158-0100 ### 26.4.5 Transmit Operation Transmission can be controlled in one of two ways: either DMA or an interrupt driven. DMA driven is preferred to reduce the CPU load. In DMA control mode, an underflow or overflow of data or DMAC transfer end is notified by using an interrupt. The alternative is using the interrupts that the SSI module generates to supply data as required. This mode has a higher interrupt load as the SSI module is only double buffered and will require data to be written at least every system word period. When disabling the SSI module, the SSI clock\* must be supplied continuously until the module enters in the idle state, indicated by the IIRQ bit. Figure 26.21 shows the transmit operation in the DMA controller mode. Figure 26.22 shows the transmit operation in the Interrupt controller mode. Note: \* SCKD = 0: Clock input through the SSI\_SCK pin SCKD = 1: Clock input through the SSI\_CLK pin #### (1) Transmission Using DMA Controller Figure 26.21 Transmission Using DMA Controller # (2) Transmission using Interrupt Data Flow Control Figure 26.22 Transmission using Interrupt Data Flow Control # 26.4.6 Receive Operation As with transmission the reception can be controlled in one of two ways: either DMA or an interrupt driven. Figures 26.23 and 26.24 show the flow of operation. When disabling the SSI module, the SSI clock must be supplied continuously until the module enters in the idle state, which is indicated by the IIRQ bit. Note: \* SCKD = 0: Clock input through the SSI\_SCK pin SCKD = 1: Clock input through the SSI\_CLK pin ### (1) Reception Using DMA Controller Figure 26.23 Reception using DMA Controller # (2) Reception using Interrupt Data Flow Control Figure 26.24 Reception using Interrupt Data Flow Control When an underflow or overflow error condition is met, the CHNO[1:0] and SWNO bits can be used to recover the SSI module to a known status. When an underflow or overflow occurs, the host CPU can read the number of channels and the number of system words to determine what point the serial audio stream has reached. In the transmitter case, the host CPU can skip forward through the data it wants to transmit until it finds the sample data that matches what the SSI module is expecting to transmit next, and so resynchronize with the audio data stream. In the receiver case, the host CPU can skip forward storing null sample data until it is ready to store the sample data that the SSI module is indicating that it will receive next to ensure consistency of the number of received data, and so resynchronize with the audio data stream. #### 26.4.7 Serial Clock Control This function is used to control and select which clock is used for the serial bus interface. If the serial clock direction is set to input (SCKD = 0), the SSI module is in clock slave mode, then the bit clock that is used in the shift register is derived from the SSI\_SCK pin. If the serial clock direction is set to output (SCKD = 1), the SSI Module is in clock master mode, and the shift register uses the bit clock derived from the HAC\_BIT\_CLK input pin or its clock divided. This input clock is then divided by the ratio in the serial oversampling clock division ratio (CKDV) bit in SSICR and used as the bit clock in the shift register. In either case, the SSI SCK pin output is the same as the bit clock. # 26.5 Usage Note ### 26.5.1 Restrictions when an Overflow Occurs during Receive DMA Operation If an overflow occurs during receive DMA operation, the module must be reactivated. The receive buffer of SSI has 32-bit common register both left channel and right channel. If an overflow occurs under the condition of control register (SSICR) data-word length (DWL2 to DWL0) is 32-bit and system-word length (SWL2 to SWL0) is 32-bit, SSI has received the data at right channel that should be received at left channel. If an overflow occurs through an overflow error interrupt or overflow error status flag (the OIRQ bit in SSISR), disable the DMA transfer of the SSI to halt its operation by writing 0 to the EN bit and DMEN bit in SSICR (then terminate the DMA setting). And clear the overflow status flag by writing 0 to the OIRQ bit, set the DMA again and transfer restart. # Section 27 NAND Flash Memory Controller (FLCTL) The NAND flash memory controller (FLCTL) provides interfaces for an external NAND-type flash memory. #### 27.1 Features #### **NAND-Type Flash Memory Interface:** - Read or write in sector\* units (512 + 16 bytes) - Read or write in byte units - Supports up to 512-Mbit of flash memory Note: \* An access unit of 512 + 16 bytes is defined as a page in the data sheet for NAND-type flash memory. In this manual, an access unit of 512 + 16 bytes is always referred to as a sector. Access Modes: The FLCTL can select one of the following two access modes. - Command access mode: Performs an access by specifying a command to be issued from the FLCTL to flash memory, address, and data size to be input or output. Read, write, or erasure of data without ECC processing can be achieved. - Sector access mode: Performs a read or write in physical sector units by specifying a physical sector. By specifying the number of sectors, the continuous physical sectors can be read or written. Note: ECC generation, error detection and correction must be performed by software. #### **Sectors and Control Codes:** - A sector is comprised of 512-byte data and 16-byte control code. The 16-byte control code includes 8-byte ECC. - The position of the ECC in the control code can be specified in 4-byte units. - User information can be written to the control code other than the ECC. #### **Data Error:** - When a program error or erase error occurs, the error is reflected on the error source flags. Interrupts for each source can be specified. - When an ECC error is detected by software, perform an error correction, specify another sector to be replaced, and copy the contents of the block to another sector as required. #### **Data Transfer FIFO:** - The 224-byte FLDTFIFO is incorporated for data transfer of flash memory. - The 32-byte FLECFIFO is incorporated for data transfer of a control code. - Flag bit for detecting overrun/underrun during access from the CPU or DMA #### **DMA Transfer:** • By individually specifying the destinations of data and control code of flash memory to the DMA controller, data and control code can be sent to different areas. #### **Access Size:** - Registers can be accessed in 32 bits or 8 bits. Registers must be accessed in the specified access size. - FIFOs are accessed in 32 bits (4 bytes). Set the byte number for read to a multiple of four, and the byte number for write to a multiple of four. #### **Access Time:** - The operating frequency of the FLCTL pins can be specified by the FCKSEL bit and the QTSEL bit in the common control register (FLCMNCR), regardless of the operating frequency of the peripheral bus. - The operating clock FCLK on the pins for the NAND-type flash memory is generated by dividing a peripheral clock (Pck). - In NAND-type flash memory, the FRE and FWE pins operate with the frequency (FCLK) on the pins which common control register (FLCMNCR) designated. To ensure the setup time, this operating frequencies must be specified within the maximum operating frequency of memory to be connected. Figure 27.1 shows a block diagram of the FLCTL. Figure 27.1 FLCTL Block Diagram # 27.2 Input/Output Pins The pin configuration of the FLCTL is listed in table 27.1. **Table 27.1 Pin Configuration** | | | | Corresponding<br>Flash Memory<br>Pin | | |-----------------------------|---------------|--------|--------------------------------------|-----------------------------------------------------------------------------------------------| | Pin Name | Function | I/O | NAND Type | Description | | FCE*1 | Chip enable | Output | CE | Enables flash memory connected to this LSI. | | FD7 to<br>FD0* <sup>2</sup> | Data I/O pins | I/O | I/O7 to I/O0 | I/O pins for command, address, and data. | | FCLE*3 | Command latch | Output | CLE | Command Latch Enable (CLE) | | | enable | | | Asserted when a command is output. | | FALE*1 | Output enable | Output | ALE | Address Latch Enable (ALE) | | | | | | Asserted when an address is output and negated when data is input or output. | | FRE* | Read Enable | Output | RE | Read Enable (RE) | | | | | | Reads data at the falling edge of $\overline{\text{RE}}$ . | | FWE*5 | Write enable | Output | WE | Write Enable | | | | | | Flash memory latches a command, address, and data at the rising edge of WE. | | FRB *4 | Ready/busy | Input | R/B | Ready/Busy | | | | | | Indicates ready state at high level; indicates busy state at low level. | | _ | _ | _ | WP | Write Protect/Reset (Not supported) | | | | | | When this pin goes low, erroneous erasure or programming at power on or off can be prevented. | | FSE*4 | Spare area | Output | SE | Spare Area Enable | | | enable | | | Used to access spare area. This pin must be fixed at low in sector access mode. | | | | | | | Notes: 1. These pins are multiplexed with the H-UDI pins. - 2. These pins are multiplexed with the INTC, H-UDI, GPIO, and mode control pins. - 3. This pin is multiplexed with the SCIF channel 0, PCIC, and GPIO pin. - 4. These pins are multiplexed with the SCIF0, HSPI, and GPIO pins. - 5. This pin is multiplexed with the SCIF channel 0, HSPI, GPIO, and mode control pin. # 27.3 Register Descriptions Table 27.2 shows the FLCTL register configuration. Table 27.3 shows the register states in each processing mode. Table 27.2 Register Configuration of FLCTL | Register Name | Abbreviation | R/W | P4 Address | Area 7 Address | Access<br>Size | |-------------------------------------|--------------|-----|-------------|----------------|----------------| | Common control register | FLCMNCR | R/W | H'FFE9 0000 | H'1FE9 0000 | 32 | | Command control register | FLCMDCR | R/W | H'FFE9 0004 | H'1FE9 0004 | 32 | | Command code register | FLCMCDR | R/W | H'FFE9 0008 | H'1FE9 0008 | 32 | | Address register | FLADR | R/W | H'FFE9 000C | H'1FE9 000C | 32 | | Data register | FLDATAR | R/W | H'FFE9 0010 | H'1FE9 0010 | 32 | | Data counter register | FLDTCNTR | R/W | H'FFE9 0014 | H'1FE9 0014 | 32 | | Interrupt DMA control register | FLINTDMACR | R/W | H'FFE9 0018 | H'1FE9 0018 | 32 | | Ready busy timeout setting register | FLBSYTMR | R/W | H'FFE9 001C | H'1FE9 001C | 32 | | Ready busy timeout counter | FLBSYCNT | R | H'FFE9 0020 | H'1FE9 0020 | 32 | | Data FIFO register | FLDTFIFO | R/W | H'FFE9 0024 | H'1FE9 0024 | 32 | | Control code FIFO register | FLECFIFO | R/W | H'FFE9 0028 | H'1FE9 0028 | 32 | | Transfer control register | FLTRCR | R/W | H'FFE9 002C | H'1FE9 002C | 8 | Table 27.3 Register States of FLCTL in Each Processing Mode | Register Abbreviation | Power-On Reset | Manual Reset | Module Standby | Sleep | |-----------------------|----------------|--------------|----------------|----------| | FLCMNCR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLCMDCR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLCMCDR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLADR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLDATAR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLDTCNTR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLINTDMACR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLBSYTMR | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLBSYCNT | H'0000 0000 | H'0000 0000 | Retained | Retained | | FLDTFIFO | H'xxxx xxxx | H'xxxx xxxx | Retained | Retained | | FLECFIFO | H'xxxx xxxx | H'xxxx xxxx | Retained | Retained | | FLTRCR | H'00 | H'00 | Retained | Retained | # 27.3.1 Common Control Register (FLCMNCR) FLCMNCR is a 32-bit readable/writable register that specifies the type (NAND) of flash memory, access mode, and $\overline{FCE}$ pin output. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|------------|----|-------|---------|-----|--------|------------|-----|----|----|----|----|-----|----|-------|-------------| | | _ | _ | _ | | - | - | _ | _ | | _ | - | _ | _ | - | QTSEL | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FCK<br>SEL | _ | ECCPO | DS[1:0] | ACM | 1[1:0] | NAND<br>WF | SE | _ | _ | | | CE0 | | | TYPE<br>SEL | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R/W | R | R | R/W | | | | Initial | | | |----------|----------|---------|-----|-------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 18 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 17 | QTSEL | 0 | R/W | Fourth-Divided Flash Clock Select | | | | | | 0: Uses the value in FCKSEL | | | | | | 1: Divides a peripheral clock (Pck) provided from the CPG by four and uses it as FCLK when FCKSEL = 0 | | | | | | Note: When FCKSEL = 1, setting to 1 to this bit is prohibited. | | 16 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 15 | FCKSEL | 0 | R/W | Flash Clock Select | | | | | | 0: Divides a peripheral clock (Pck) provided from the CPG by two and uses it as FCLK | | | | | | 1: Uses a peripheral clock (Pck) provided from the CPG as FCLK | | 14 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------| | 13, 12 | ECCPOS | 00 | R/W | ECC Position Specification 1 and 0 | | | [1:0] | | | Specify the position (0/4th/8th byte) to place the ECC in the control code area. | | | | | | 00: Places the ECC at the 0 to 7th byte of control code area | | | | | | 01: Places the ECC at the 4th to 11th byte of control code area | | | | | | <ol><li>Places the ECC at the 8th to 15th byte of control<br/>code area</li></ol> | | | | | | 11: Setting prohibited | | 11, 10 | ACM[1:0] | 00 | R/W | Access Mode Specification 1 and 0 | | | | | | Specify access mode. | | | | | | 00: Command access mode | | | | | | 01: Sector access mode | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | 9 | NANDWF | 0 | R/W | NAND Wait Insertion Operation | | | | | | <ol><li>Performs address or data input/output in one FCLK cycle</li></ol> | | | | | | <ol> <li>Performs address or data input/output in two FCLK cycles</li> </ol> | | 8 | SE | 0 | R/W | Spare Area (control code area) Enable bit | | | | | | Spare area access enable (can be access the data area and the control code area continuously) | | | | | | 1: Spare area access disable | | | | | | In sector access mode, clear this bit to 0. | | 7 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | CE0 | 0 | R/W | Chip Enable 0 | | | | | | 0: Disables the chip (Outputs high level to the FCE pin) | | | | | | 1: Enables the chip (Outputs low level to the $\overline{FCE}$ pin) | | 2, 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | TYPESEL | 0 | R/W | Memory Select | | | | | | 0: Reserved | | | | | | 1: NAND-type flash memory is selected | | | | | | Note: Set TYPESEL to 1 to use FLCTL. | | | | | | | # 27.3.2 Command Control Register (FLCMDCR) FLCMDCR is a 32-bit readable/writable register that issues a command in command access mode, specifies address issue, and specifies source or destination of data transfer. In sector access mode, FLCMDCR specifies the number of sector transfers. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|--------------|-----|-----|-----|-----|-------|-------|------|-----|-----|-------|-------|------|---------|--------|--------| | | | _ | _ | _ | ı | ADRMD | CDSRC | DOSR | - | | SELRW | DOADR | ADRC | NT[1:0] | DOCMD2 | DOCMD1 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SCTCNT[15:0] | | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |----------|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 27 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 26 | ADRMD | 0 | R/W | Sector Access Address Specification | | | | | | This bit is invalid in command access mode. This bit is valid only in sector access mode. | | | | | | <ol> <li>The value of the address register is handled as a<br/>physical sector number. Use this value usually in<br/>sector access.</li> </ol> | | | | | | <ol> <li>The value of the address register is output as the<br/>address of flash memory.</li> </ol> | | | | | | Note: Clear this bit to 0 in continuous sector access. | | 25 | CDSRC | 0 | R/W | Data Buffer Specification | | | | | | Specifies the data buffer to be read from or written to in the data stage* in command access mode. | | | | | | 0: Specifies FLDATAR as the data buffer. | | | | | | 1: Specifies FLDTFIFO as the data buffer. | | 24 | DOSR | 0 | R/W | Status Read Check | | | | | | Specifies whether or not the status read is performed after the second command has been issued in command access mode. | | | | | | 0: Performs no status read | | | | | | 1: Performs status read | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23, 22 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 21 | SELRW | 0 | R/W | Data Read/Write Specification | | | | | | Specifies the direction of read or write in data stage. | | | | | | 0: Read | | | | | | 1: Write | | 20 | DOADR | 0 | R/W | Address Stage Execution Specification | | | | | | Specifies whether or not the address stage is executed in command access mode. | | | | | | 0: Performs no address stage | | | | | | 1: Performs address stage | | 19, 18 | ADRCNT | 00 | R/W | Address Issue Byte Count Specification | | | [1:0] | | | Specify the number of bytes for the address data to be issued in address stage*. | | | | | | 00: Issue 1-byte address | | | | | | 01: Issue 2-byte address | | | | | | 10: Issue 3-byte address | | | | | | 11: Issue 4-byte address | | 17 | DOCMD2 | 0 | R/W | Second Command Stage Execution Specification | | | | | | Specifies whether or not the second command stage* is executed in command access mode. | | | | | | 0: Does not execute the second command stage | | | | | | 1: Executes the second command stage | | 16 | DOCMD1 | 0 | R/W | First Command Stage Execution Specification | | | | | | Specifies whether or not the first command stage* is executed in command access mode. | | | | | | 0: Does not execute the first command stage | | | | | | 1: Executes the first command stage | | 15 to 0 | SCTCNT | H'0000 | R/W | Sector Transfer Count Specification | | | [15:0] | | | Specify the number of sectors to be read continuously in sector access mode. These bits are counted down for each sector transfer end and stop when they reach 0. In command access mode, these bits become H'0001. When accessing one sector, set H'0001 to the SCTCNT. | Note: \* Refer to figure 27.2 for command stage, address stage and data stage. ## 27.3.3 Command Code Register (FLCMCDR) FLCMCDR is a 32-bit readable/writable register that specifies a command to be issued in command access or sector access. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----| | | 1 | - | | | 1 | | | - | | _ | _ | 1 | - | | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CMD | [15:8] | | | | | | | CMI | 0[7:0] | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |----------|-----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 16 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 15 to 8 | CMD[15:8] | H'00 | R/W | Specify a command code to be issued in the second command stage. | | 7 to 0 | CMD[7:0] | H'00 | R/W | Specify a command code to be issued in the first command stage. | ## 27.3.4 Address Register (FLADR) FLADR is a 32-bit readable/writable register that specifies an address to be output in command access mode. In sector access mode, a physical sector number specified in the physical sector address bits is converted into an address to be output. #### Command Access Mode | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | | | | | ADR[3 | 31:24] | | | | | | | ADR[2 | 23:16] | | | | | Initial value:<br>R/W: | 0<br>R/W | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | ADR | [15:8] | | | | | | | ADR | [7:0] | | | | | Initial value:<br>R/W: | 0<br>R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|------------|------------------|-----|-------------------------------------------------------------------------------------| | 31 to 24 | ADR[31:24] | H'00 | R/W | Fourth Address Data | | | | | | Specify 4th data to be output to flash memory as an address in command access mode. | | 23 to 16 | ADR[23:16] | H'00 | R/W | Third Address Data | | | | | | Specify 3rd data to be output to flash memory as an address in command access mode. | | 15 to 8 | ADR[15:8] | H'00 | R/W | Second Address Data | | | | | | Specify 2nd data to be output to flash memory as an address in command access mode. | | 7 to 0 | ADR[7:0] | H'00 | R/W | First Address Data | | | | | | Specify 1st data to be output to flash memory as an address in command access mode. | ## Sector Access Mode | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|------|--------| | | | | | _ | | _ | _ | | | _ | _ | | | _ | ADR[ | 17:16] | | Initial value: | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | ADR | [15:0] | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 18 | _ | Undefined | R | Reserved | | | | | | These bits are always read as an undefined value (depends on the FLCTL operation mode). The write value should always be 0. | | 17 to 0 | ADR[17:0] | H'00000 | R/W | Physical Sector Address | | | | | | Specify a physical sector number to be accessed in sector access mode. The physical sector number is converted into an address and is output to flash memory. | ## 27.3.5 Data Counter Register (FLDTCNTR) FLDTCNTR is a 32-bit readable/writable register that specifies the number of bytes to be read or written in command access mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|------|---------|-----|-----|-----|-----|-------|------|------|--------|-----|-----|-----| | | | | | ECFL | .W[7:0] | | | | | | | DTFL | W[7:0] | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | _ | _ | | | | | DT | CNT[1 | 1:0] | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R/W | | | Initial | | | |----------|-------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 24 | ECFLW[7:0] | H'00 | R | FLECFIFO Access Count | | | | | | Specify the number of longwords (4-byte) in FLECFIFO to be read or written. These bit values are used when the CPU reads from or writes to FLECFIFO. | | | | | | In FLECFIFO read, these bits specify the number of longwords of the data that can be read from FLECFIFO. | | | | | | In FLECFIFO write, these bits specify the number of longwords of empty area that can be written in FLECFIFO. | | 23 to 16 | DTFLW[7:0] | H'00 | R | FLDTFIFO Access Count | | | | | | Specify the number of longwords (4-byte) in FLDTFIFO to be read or written. These bit values are used when the CPU reads from or writes to FLDTFIFO. | | | | | | In FLDTFIFO read, these bits specify the number of longwords of the data that can be read from FLDTFIFO. | | | | | | In FLDTFIFO write, these bits specify the number of longwords of empty area that can be written in FLDTFIFO. | | 15 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 0 | DTCNT[11:0] | H'000 | R/W | Data Count Specification | | | | | | Specify the number of bytes of data to be read or written in command access mode. (Up to 2048 + 64 bytes can be specified.) | | | • | | | - | ## 27.3.6 Data Register (FLDATAR) FLDATAR is a 32-bit readable/writable register. It stores input/output data used when 0 is written to the CDSRC bit in FLCMDCR in command access mode. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | |------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|----------|----------|----------|----------|----------|----------|----------|--|--| | | | | | DT[3 | 1:24] | | | | DT[23:16] | | | | | | | | | | | Initial value:<br>R/W: | 0<br>R/W | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | DT[1 | 5:8] | | | | | | | DT | [7:0] | | | | | | | Initial value:<br>R/W: | 0<br>R/W | | | Dir | Dit Name | Initial | DAM | Description | |----------|-----------|---------|-----|---------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 24 | DT[31:24] | H'00 | R/W | Fourth Data | | | | | | Specify the 4th data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 23 to 16 | DT[23:16] | H'00 | R/W | Third Data | | | | | | Specify the 3rd data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 15 to 8 | DT[15:8] | H'00 | R/W | Second Data | | | | | | Specify the 2nd data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 7 to 0 | DT[7:0] | H'00 | R/W | First Data | | | | | | Specify the 1st data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | ## 27.3.7 Interrupt DMA Control Register (FLINTDMACR) FLINTDMACR is a 32-bit readable/writable register that enables or disables DMA transfer requests or interrupts. A transfer request from the FLCTL to the DMAC is issued after each access mode has been started. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------------------|--------|--------|--------|--------|--------|--------|--------|-----------|------------|-------------|-------------|--------------|--------------|------------|-------------|-------------| | | _ | 1 | ١ | - | - | _ | _ | _ | _ | _ | FIFOT | RG[1:0] | AC1<br>CLR | AC0<br>CLR | DREQ1<br>EN | DREQ0<br>EN | | Initial value:<br>R/W: | 0<br>R 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | - | _ | - | _ | _ | _ | STE<br>RB | BTO<br>ERB | TRR<br>EQF1 | TRR<br>EQF0 | STER<br>INTE | RBER<br>INTE | TE<br>INTE | TR<br>INTE1 | TR<br>INTE0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|----------------------------------------------------------------------| | 31 to 22 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 21, 20 | FIFOTRG | 00 | R/W | FIFO Trigger Setting | | | [1:0] | | | Change the condition for the FIFO transfer request. | | | | | | In flash-memory read: | | | | | | 00: Issue an interrupt to the CPU or a DMA transfer<br>request to the DMAC when FLDTFIFO stores 4<br>bytes of data. | | | | | | 01: Issue an interrupt to the CPU or a DMA transfer<br>request to the DMAC when FLDTFIFO stores 16<br>bytes of data. | | | | | | <ol> <li>Issue an interrupt to the CPU or a DMA transfer<br/>request to the DMAC when FLDTFIFO stores 128<br/>bytes of data.</li> </ol> | | | | | | 11: Issue an interrupt to the CPU when FLDTFIFO<br>stores 128 bytes of data, or issue a DMA transfer<br>request to the DMAC when FLDTFIFO stores 16<br>bytes of data. | | | | | | In flash-memory programming: | | | | | | 00: Issue an interrupt to the CPU when FLDTFIFO has<br>empty area of 4 bytes or more (do not set DMA<br>transfer). | | | | | | 01: Issue an interrupt or a DMA transfer request to the<br>CPU when FLDTFIFO has empty area of 16 bytes<br>or more. | | | | | | <ol> <li>Issue an interrupt to the CPU when FLDTFIFO has<br/>empty area of 128 bytes or more (do not set DMA<br/>transfer).</li> </ol> | | | | | | 11: Issue an interrupt to the CPU when FLDTFIFO has<br>empty area of 128 bytes or more, or issue a DMA<br>transfer request to the CPU when FLDTFIFO has<br>empty area of 16 bytes or more. | | 19 | AC1CLR | 0 | R/W | FLECFIFO Clear | | | | | | Clears the address counter of FLECFIFO. | | | | | | 0: Retains the address counter value of FLECFIFO. In flash-memory access, this bit should be cleared to 0. | | | | | | 1: Clears the address counter of FLECFIFO. After clearing the counter, this bit should be cleared to 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------| | 18 | AC0CLR | 0 | R/W | FLDTFIFO Clear | | | | | | Clears the address counter of FLDTFIFO. | | | | | | 0: Retains the address counter value of FLDTFIFO. In flash-memory access, this bit should be cleared to 0. | | | | | | 1: Clears the address counter of FLDTFIFO. After clearing the counter, this bit should be cleared to 0. | | 17 | DREQ1EN | 0 | R/W | FLECFIFODMA Request Enable | | | | | | Enables or disables the DMA transfer request issued from FLECFIFO. | | | | | | 0: Disables the DMA transfer request issued from FLECFIFO | | | | | | Enables the DMA transfer request issued from FLECFIFO | | 16 | DREQ0EN | 0 | R/W | FLDTFIFODMA Request Enable | | | | | | Enables or disables the DMA transfer request issued from FLDTFIFO. | | | | | | 0: Disables the DMA transfer request issued from the FLDTFIFO | | | | | | 1: Enables the DMA transfer request issued from the FLDTFIFO | | 15 to 10 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be $0$ . | | 9 | _ | 0 | R | Reserved | | | | | | Although the initial value is 0, this bit will be read as an undefined value. The write value should always be 0. | | 8 | STERB | 0 | R/W | Status Error | | | | | | Indicates the result of status read. This bit is set to 1 if the specific bit in the bits STAT[7:0] in FLBSYCNT is set to 1 in status read. | | | | | | This bit is a flag. 1 cannot be written to this bit. Only 0 can be written to clear the flag. | | | | | | 0: Indicates that no status error occurs (the specific bit in the bits STAT[7:0] in FLBSYCNT is 0.) | | | | | | 1: Indicates that a status error occurs | | | | | | For details on the specific bit in STAT7 to STAT0 bits, see section 27.4.5, Status Read. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------| | 7 | BTOERB | 0 | R/W | Timeout Error | | | | | | This bit is set to 1 if a timeout error occurs (the bits RBTIMCNT[19:0] in FLBSYCNT are decremented to 0). | | | | | | This bit is a flag. 1 cannot be written to this bit. Only 0 can be written to clear the flag. | | | | | | 0: Indicates that no timeout error occurs | | | | | | 1: Indicates that a timeout error occurs | | 6 | TRREQF1 | 0 | R/W | FLECFIFO Transfer Request Flag | | | | | | Indicates that a transfer request is issued from FLECFIFO. | | | | | | This bit is a flag. 1 cannot be written to this bit. Only 0 can be written to clear the flag. | | | | | | 0: Indicates that no transfer request is issued from<br>FLECFIFO | | | | | | Indicates that a transfer request is issued from FLECFIFO | | 5 | TRREQF0 | 0 | R/W | FLDTFIFO Transfer Request Flag | | | | | | Indicates that a transfer request is issued from FLDTFIFO. | | | | | | This bit is a flag. 1 cannot be written to this bit. Only 0 can be written to clear the flag. | | | | | | 0: Indicates that no transfer request is issued from FLDTFIFO | | | | | | <ol> <li>Indicates that a transfer request is issued from<br/>FLDTFIFO</li> </ol> | | 4 | STERINTE | 0 | R/W | Interrupt Enable at Status Error | | | | | | Enables or disables an interrupt request to the CPU when a status error has occurred. | | | | | | 0: Disables the interrupt request to the CPU by a status error | | | | | | 1: Enables the interrupt request to the CPU by a status error | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------| | 3 | BTOINTE | 0 | RW | Interrupt Enable at Timeout Error | | | | | | Enables or disables an interrupt request to the CPU when a timeout error has occurred. | | | | | | <ol><li>Disables the interrupt request to the CPU by a timeout error</li></ol> | | | | | | <ol> <li>Enables the interrupt request to the CPU by a<br/>timeout error</li> </ol> | | 2 | TEINTE | 0 | R/W | Transfer End Interrupt Enable | | | | | | Enables or disables an interrupt request to the CPU when a transfer has been ended (TREND bit in FLTRCR). | | | | | | 0: Disables the transfer end interrupt request to the CPU | | | | | | 1: Enables the transfer end interrupt request to the CPU | | 1 | TRINTE1 | 0 | R/W | FLECFIFO Transfer Request Enable to CPU | | | | | | Enables or disables an interrupt request to the CPU by a transfer request issued from FLECFIFO. | | | | | | <ol><li>Disables an interrupt request to the CPU by a<br/>transfer request from FLECFIFO.</li></ol> | | | | | | 1: Enables an interrupt request to the CPU by a transfer request from FLECFIFO. | | | | | | When the DMA transfer is enabled, this bit should be cleared to 0. | | 0 | TRINTE0 | 0 | R/W | FLDTFIFO Transfer Request Enable to CPU | | | | | | Enables or disables an interrupt request to the CPU by a transfer request issued from FLDTFIFO. | | | | | | Disables an interrupt request to the CPU by a transfer request from FLDTFIFO | | | | | | 1: Enables an interrupt request to the CPU by a transfer request from FLDTFIFO | | | | | | When the DMA transfer is enabled, this bit should be cleared to 0. | ## 27.3.8 Ready Busy Timeout Setting Register (FLBSYTMR) FLBSYTMR is a 32-bit readable/writable register that specifies the timeout time when the FRB pin is busy. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-----|-----|-----|-----|-------|---------|-----|-----|-----|-----|-------|---------|-----| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | RE | втмоц | JT[19:1 | 6] | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | R | втмоі | JT[15:0 | )] | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|---------------|------------------|-----|----------------------------------------------------------------------| | 31 to 20 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 19 to 0 | RBTMOUT[19:0] | H'00000 | R/W | Ready Busy Timeout | | | | | | Specify timeout time | | | | | | H'0000 0: Setting prohibited | | | | | | H'0000 1: 1 Pck cycle | | | | | | H'0000 2 or more: (Setting value - 1) x 2 Pck cycles | ## 27.3.9 Ready Busy Timeout Counter (FLBSYCNT) FLBSYCNT is a 32-bit read-only register. The status of flash memory obtained by the status read is stored in the bits STAT[7:0]. The timeout time set in the bits RBTMOUT[19:0] in FLBSYTMR is copied to the bits RBTIMCNT[19:0] and counting down is started when the FRB pin is placed in a busy state. When values in the RBTIMCNT[19:0] become 0, 1 is set to the BTOERB bit in FLINTDMACR, thus notifying that a timeout error has occurred. In this case, an FLSTE interrupt request can be issued if an interrupt is enabled by the RBERINTE bit in FLINTDMACR. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|------|--------|----|----|-------|---------|----|----|----|----|----|----|----| | | | | | STAT | Γ[7:0] | | | | | _ | | - | RE | 6] | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | R | втімс | NT[15:0 | 0] | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 24 | STAT[7:0] | H'00 | R | Indicate the flash memory status obtained by the status read. | | 23 to 20 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. | | 19 to 0 | RBTIMCNT[19:0] | H'00000 | R | Ready Busy Timeout Counter | | | | | | When the FRB pin is placed in a busy state, the values of the bits RBTMOUT[19:0] in FLBSYTMR are copied to these bits. These bits are counted down while the FRB pin is busy. A timeout error occurs when these bits are decremented to 0. | ## 27.3.10 Data FIFO Register (FLDTFIFO) FLDTFIFO is used to read or write the data FIFO area. Note that the direction of read or write specified by the SELRW bit in FLCMDCR must match that specified in this register. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|-----|-----|-----|-------|---------|-----|-----|-------------|-----|-----|-----|------|-------|-----|-----|-----| | | | | | DTFO[ | 31:24] | | | DTFO[23:16] | | | | | | | | | | Initial value: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | DTFC | 0[15:8] | | | | | | | DTFC | [7:0] | | | | | Initial value: | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-------------|------------------|-----|-----------------------------------------------------------------| | 31 to 24 | DTFO[31:24] | Undefined | R/W | First Data | | | | | | Specify 1st data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 23 to 16 | DTFO[23:16] | Undefined | R/W | Second Data | | | | | | Specify 2nd data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 15 to 8 | DTFO[15:8] | Undefined | R/W | Third Data | | | | | | Specify 3rd data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | | 7 to 0 | DTFO[7:0] | Undefined | R/W | Fourth Data | | | | | | Specify 4th data to be input or output via the FD7 to FD0 pins. | | | | | | In write: Specify write data | | | | | | In read: Store read data | Bit: 31 ## 27.3.11 Control Code FIFO Register (FLECFIFO) FLECFIFO is used to read or write the control code FIFO area. Note that the direction of read or write specified by the SELRW bit in FLCMDCR must match that specified in this register. 17 | | | | | ECFO | 31:24] | | | | ECFO[23:16] | | | | | | | | |------------------------|-------|------------------------------------------------------------------------------------------------------|----------|----------|--------|----------|------------------------------|----------|-------------|----------|----------|----------|----------|----------|----------|---------| | Initial value:<br>R/W: | R/W | <br>R/W | -<br>R/W | -<br>R/W | R/W | –<br>R/W | B/W | –<br>R/W | <br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | –<br>R/W | <br>R/W | | | | | | | | | | | | | | | | | | | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7<br> | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Initial value: | | | | EUFU | [15:8] | | | | | | | ECFO | J[7:U] | | | | | R/W: | R/W | | | | | nitial | | | | | | | | | | | | | | Bit | Bit N | lame | | /alue | F | R/W | Description | | | | | | | | | | | 31 to 24 | ECF | O[31:2 | 24] L | Jndefin | ed F | R/W | First Data | | | | | | | | | | | | | | | | | | Specif<br>FD0 p | • | data | to be | input | or ou | tput v | ia the | FD7 | to | | | | | | | | | In writ | e: Sp | ecify v | write | data | | | | | | | | | | | | | | In rea | d: Sto | re rea | ad dat | ta | | | | | | | 23 to 16 | ECF | O[23:1 | 16] L | Jndefin | ed F | R/W | Secor | nd Da | ta | | | | | | | | | | | | | | | | Specif<br>FD0 p | - | d data | to be | input | or ou | utput v | /ia the | FD7 | to | | | | | | | | | In write: Specify write data | | | | | | | | | | | | | | | | | | In rea | d: Sto | re rea | ad dat | ta | | | | | | | 15 to 8 | ECF | O[15:8 | 3] L | Jndefin | ed F | R/W | Third | Data | | | | | | | | | | | | | | | | | Specif<br>FD0 p | • | data | to be | input | or ou | tput v | ia the | FD7 | to | | | | | | | | | In writ | e: Sp | ecify v | write | data | | | | | | | | | | | | | | In rea | d: Sto | re rea | ad dat | ta | | | | | | | 7 to 0 | ECF | O[7:0] | ι | Jndefin | ed F | R/W | Fourth | n Data | a | | | | | | | | | | | ECFO[7:0] Undefined R/W Fourth Data Specify 4th data to be input or output via the FD7 to FD0 pins. | | | | | | | | | | | to | | | | In write: Specify write data In read: Store read data ## 27.3.12 Transfer Control Register (FLTRCR) Setting the TRSTRT bit to 1 initiates access to flash memory. Access completion can be checked by the TREND bit. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|-------|--------| | | _ | _ | _ | _ | _ | _ | TREND | TRSTRT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | TREND | 0 | R/W | Processing End Flag Bit | | | | | | Indicates that the processing performed in the specified access mode has been completed. The write value should always be 0. | | 0 | TRSTRT | 0 | R/W | Transfer Start | | | | | | By setting this bit from 0 to 1 when the TREND bit is 0, processing in the access mode specified by the access mode specification bits ACM[1:0] is initiated. | | | | | | 0: Stops transfer | | | | | | 1: Starts transfer | ## 27.4 Operation ### 27.4.1 Operating Modes Two operating modes are supported. - Command access mode - Sector access mode #### 27.4.2 Command Access Mode Command access mode accesses flash memory by specifying a command to be issued to flash memory, address, data, read or write direction, and number of times to the registers. In this mode, I/O data can be transferred by the DMA via FLDTFIFO. **NAND-Type Flash Memory Access:** Figure 27.2 shows an example of read operation for NAND-type flash memory. In this example, the first command is specified as H'00, address data length is specified as 3 bytes, and the number of read bytes is specified as 8 bytes in the data counter. Figure 27.2 Read Operation Timing for NAND-Type Flash Memory (1) Figures 27.3 and 27.4 show examples of programming operation for NAND-type flash memory. Figure 27.3 Programming Operation Timing for NAND-Type Flash Memory (1) Figure 27.4 Programming Operation Timing for NAND-Type Flash Memory (2) #### 27.4.3 Sector Access Mode In sector access mode, flash memory can be read or programmed in sector units by specifying the number of physical sectors to be accessed. Since 512-byte data is stored in FLDTFIFO and 16-byte control code is stored in FLECFIFO, the DREQ1EN and DREQ0EN bits in FLINTDMACR can be set to transfer by the DMA. Figure 27.5 shows the relationship of DMA transfer between sectors in flash memory (data and control code) and memory on the address space. Figure 27.5 Relationship between DMA Transfer and Sector (Data and Control Code), and Memory and DMA Transfer Physical Sector: Figure 27.6 shows the relationship between the physical sector address of NAND-type flash memory and the address of flash memory. Figure 27.6 Relationship between Sector Number and Address Expansion of **NAND-Type Flash Memory** **Continuous Sector Access:** Continuous physical sectors can be read or written by specifying the start physical sector of NAND-type flash memory and the number of sectors to be transferred. Figure 27.7 shows an example of physical sector specification register and transfer count specification register settings when transferring logical sectors 0 to 40, which are not contiguous because of an unusable sector in NAND-type flash memory. Figure 27.7 Sector Access when Unusable Sector Exists in Continuous Sectors #### 27.4.4 ECC Error Correction The FLCTL does not perform ECC processing. An ECC generation, error detection and correction must be performed by software. #### 27.4.5 Status Read The FLCTL can read the status register of a NAND-type flash memory. The data in the status register of a NAND-type flash memory is input through the I/O7 to I/O0 pins and stored in the bits STAT[7:0] in FLBSYCNT. The bits STAT[7:0] in FLBSYCNT can be read by the CPU. If a program error or erase error is detected when the status register value is stored in the bits STAT[7:0] in FLBSYCNT, the STERB bit in FLINTDMACR is set to 1 and generates an interrupt to the CPU if the STERINTE bit in FLINTDMACR is enabled. **Status Read of NAND-Type Flash Memory:** The status register of NAND-type flash memory can be read by inputting command H'70 to NAND-type flash memory. If programming is executed in command access mode or sector access mode while the DOSR bit in FLCMDCR is set to 1, the FLCTL automatically inputs command H'70 to NAND-type flash memory and reads the status register of NAND-type flash memory. When the status register of NAND-type flash memory is read, the I/O7 to I/O0 pins indicate the following information as described in table 27.4. Table 27.4 Status Read of NAND-Type Flash Memory | I/O | Status (definition) | Description | |--------------|---------------------|-------------------------| | I/O7 | Program protection | 0: Cannot be programmed | | | | 1: Can be programmed | | I/O6 | Ready/busy | 0: Busy state | | | | 1: Ready state | | I/O5 to I/O1 | Reserved | _ | | I/O0 | Program/erase | 0: Pass | | | | 1: Fail | ## 27.5 Example of Register Setting Figure 27.8 to 28.10 show examples of register setting and processing flow in each access mode. Figure 27.8 NAND Flash Command Access (Block Erase) Figure 27.9 NAND Flash Sector Access (Flash Write) Using DMA Figure 27.10 NAND Flash Command Access (Flash Read) ## **27.6** Interrupt Sources The FLCTL has six interrupt sources: Status error, ready/busy timeout error, ECC error, transfer end, FIFO0 transfer request, and FIFO1 transfer request. Each of the interrupt sources has its corresponding interrupt flag and the interrupt can be requested independently to the CPU if the interrupt is enabled by the interrupt enable bit. Note that the status error and ready/busy timeout error use the common FLSTE interrupt to the CPU. **Table 27.5 FLCTL Interrupt Requests** | Interrupt Source | Interrupt Flag | Enable Bit | Description | |------------------|----------------|------------|--------------------------| | FLSTE interrupt | STERB | STERINTE | Status error | | | BTOERB | RBERINTE | Ready/busy timeout error | | FLTEND interrupt | TREND | TEINTE | Transfer end | | FLTRQ0 interrupt | TRREQF0 | TRINTE0 | FIFO0 transfer request | | FLTRQ1 interrupt | TRREQF1 | TRINTE1 | FIFO1 transfer request | Note: Flags for the FIFO0 overrun error/underrun error and FIFO1 overrun error/underrun error also exist. However, no interrupt is requested to the CPU. ## 27.7 DMA Transfer Specifications The FLCTL can request DMA transfers separately to the data area FLDTFIFO and control code area FLECFIFO. Table 27.6 summarizes DMA transfer enable or disable states in each access mode. **Table 27.6 DMA Transfer Specifications** | | Sector Access Mode | Command Access Mode | |----------|----------------------|-----------------------| | FLDTFIFO | DMA transfer enabled | DMA transfer enabled | | FLECFIFO | DMA transfer enabled | DMA transfer disabled | For details on DMAC settings, see section 14, Direct Memory Access Controller (DMAC). # Section 28 General Purpose I/O (GPIO) #### 28.1 **Features** This LSI has twelve general ports (A to H, J to M), which provide 75 input/output pins and 8 output pins in total. Each port pins is multiplexed pin with on-chip modules, selected of use whether General Purpose I/Os (GPIO) or on-chip modules by port control register (PACR to PHCR and PJCR to PMCR) and on-chip module select register (OMSELR). The GPIO has the following features. - Each port pin is multiplexed pin, for which the port control register can set the pin function and pull-up MOS control individually. - Each port has a data register that stores data for the pins. - GPIO interrupts are supported\*. For GPIO interrupt pins, refer to table 28.1. For GPIO interrupt settings, refer to section 10, Interrupt Controller (INTC). Table 28.1 Multiplexed Pins Controlled by Port Control Registers | Pin Name | Port | GPIO | Multiplexed<br>Module | GPIO<br>Interrupt | |----------|------|-----------------------|-----------------------|-------------------| | AD31 | Α | PA7 input/output PCIC | | | | AD30 | Α | PA6 input/output | PCIC | | | AD29 | Α | PA5 input/output | PCIC | | | AD28 | Α | PA4 input/output | PCIC | | | AD27 | Α | PA3 input/output | PCIC | | | AD26 | Α | PA2 input/output | PCIC | | | AD25 | Α | PA1 input/output | PCIC | | | AD24 | Α | PA0 input/output | PCIC | | | AD23 | В | PB7 input/output | PCIC | | | AD22 | В | PB6 input/output | PCIC | | | AD21 | В | PB5 input/output | PCIC | | | AD20 | В | PB4 input/output | PCIC | | | AD19 | В | PB3 input/output | PCIC | | | AD18 | В | PB2 input/output | PCIC | | | AD17 | В | PB1 input/output | PCIC | | | AD16 | В | PB0 input/output | PCIC | | | AD15 | С | PC7 input/output | PCIC | | | AD14 | С | PC6 input/output | PCIC | | | AD13 | С | PC5 input/output | PCIC | | | AD12 | С | PC4 input/output | PCIC | | | AD11 | С | PC3 input/output | PCIC | | | AD10 | С | PC2 input/output | PCIC | | | AD9 | С | PC1 input/output | PCIC | | | AD8 | С | PC0 input/output | PCIC | | | AD7 | D | PD7 input/output | PCIC | | | AD6 | D | PD6 input/output | PCIC | | | AD5 | D | PD5 input/output | PCIC | | | AD4 | D | PD4 input/output | PCIC | | | AD3 | D | PD3 input/output | PCIC | | | AD2 | D | PD2 input/output | PCIC | | | Pin Name | Port | GPIO | Multiplexed<br>Module | GPIO<br>Interrupt | |------------------------------|------|------------------|-----------------------|-------------------| | AD1 | D | PD1 input/output | PCIC | | | AD0 | D | PD0 input/output | PCIC | | | IRQ/IRL7/FD7 | E | PE6 input/output | INTC/FLCTL | Available | | REQ1 | E | PE5 input/output | PCIC | Available | | REQ2 | E | PE4 input/output | PCIC | Available | | REQ3 | E | PE3 input/output | PCIC | Available | | GNT1 | E | PE2 input/output | PCIC | Available | | GNT2 | E | PE1 input/output | PCIC | Available | | GNT3 | E | PE0 input/output | PCIC | Available | | D31 | F | PF7 input/output | LBSC | | | D30 | F | PF6 input/output | LBSC | | | D29 | F | PF5 input/output | LBSC | | | D28 | F | PF4 input/output | LBSC | | | D27 | F | PF3 input/output | LBSC | | | D26 | F | PF2 input/output | LBSC | | | D25 | F | PF1 input/output | LBSC | | | D24 | F | PF0 input/output | LBSC | | | D23 | G | PG7 input/output | LBSC | | | D22 | G | PG6 input/output | LBSC | | | D21 | G | PG5 input/output | LBSC | | | D20 | G | PG4 input/output | LBSC | | | D19 | G | PG3 input/output | LBSC | | | D18 | G | PG2 input/output | LBSC | | | D17 | G | PG1 input/output | LBSC | | | D16 | G | PG0 input/output | LBSC | | | SCIF1_SCK/MCCMD* | Н | PH7 input/output | SCIF1/MMCIF | | | SCIF1_TXD/MCCLK/MODE5* | Н | PH6 output | SCIF1/MMCIF/— | | | SCIF1_RXD/MCDAT* | Н | PH5 input/output | SCIF1/MMCIF | | | SCIF0_SCK/HSPI_CLK/FRE* | Н | PH4 input/output | SCIF0/HSPI/FLCTL | | | SCIF0_TXD/HSPI_TX/FWE/MODE8* | Н | PH3 output | SCIF0/HSPI/FLCTL/— | | | SCIF0_RXD/HSPI_RX/FRB* | Н | PH2 input/output | SCIF0/HSPI/FLCTL | | | Pin Name | Port GPIO | | Multiplexed<br>Module | GPIO<br>Interrupt | | |-------------------------------|-----------|------------------|-----------------------|-------------------|--| | SCIF0_CTS/INTD/FCLE* | Н | PH1 input/output | SCIF0/PCIC/FLCTL | Available | | | SCIF0_RTS/HSPI_CS/FSE* | Н | PH0 input/output | SCIF0/HSPI/FLCTL | Available | | | SIOF_TXD/HAC_SDOUT/SSI_SDATA* | J | PJ5 input/output | SIOF/HAC/SSI | | | | SIOF_RXD/HAC_SDIN/SSI_SCK* | J | PJ4 input/output | SIOF/HAC/SSI | | | | SIOF_SYNC/HAC_SYNC/SSI_WS* | J | PJ3 input/output | SIOF/HAC/SSI | | | | SIOF_MCLK/HAC_RES* | J | PJ2 input/output | SIOF/HAC | | | | SIOF_SCK/HAC_BITCLK/SSI_CLK* | J | PJ1 input/output | SIOF/HAC/SSI | | | | TCLK/IOIS16* | J | PJ0 input/output | TMU/LBSC | Available | | | DREQ0 | K | PK7 input/output | DMAC | | | | DREQ1 | K | PK6 input/output | DMAC | | | | DREQ2/INTB/AUDATA0* | K | PK5 input/output | DMAC/LBSC/H-UDI | Available | | | DREQ3/INTC/AUDATA1* | K | PK4 input/output | DMAC/LBSC/H-UDI | Available | | | DACK2/MRESETOUT/AUDATA2* | K | PK3 input/output | DMAC/LBSC/H-UDI | | | | DACK3/IRQOUT/AUDATA3* | K | PK2 input/output | DMAC/LBSC/H-UDI | | | | DRAK2/CE2A* | K | PK1 output | DMAC/LBSC/H-UDI | | | | DRAK3/CE2B/AUDSYNC* | K | PK0 output | DMAC/LBSC/H-UDI | | | | DACKO/MODE0 | L | PL3 output | DMAC/— | | | | DACK1/MODE1 | L | PL2 output | DMAC/— | | | | DRAK0/MODE2 | L | PL1 output | DMAC/— | | | | DRAK1/MODE7 | L | PL0 output | DMAC/— | | | | BREQ | М | PM1 input/output | LBSC | | | | BACK | М | PM0 input/output | LBSC | | | | IRQ/IRL4/FD4/MODE3* | _ | _ | INTC/FLCTL/— | | | | IRQ/IRL5/FD5/MODE4* | _ | _ | INTC/FLCTL/— | | | | IRQ/IRL6/FD6/MODE6* | _ | _ | INTC/FLCTL/— | | | | AUDATA0/FD0* | _ | _ | H-UDI/FLCTL | | | | AUDATA1/FD1* | _ | _ | H-UDI/FLCTL | | | | AUDATA2/FD2* | _ | _ | H-UDI/FLCTL | | | | AUDATA3/FD3* | _ | _ | H-UDI/FLCTL | | | | AUDCK/FALE* | _ | _ | H-UDI/FLCTL | | | | AUDSYNC/FCE* | _ | _ | H-UDI/FLCTL | | | | Pin Name | Port | GPIO | Multiplexed<br>Module | GPIO<br>Interrupt | |-------------------|------|------|--------------------------|-------------------| | STATUS0/CMT_CTR0* | _ | _ | Power Down<br>Modes/CMT | | | STATUS1/CMT_CTR1* | _ | _ | Power Down Modes/<br>CMT | | Note: \* A module that uses this pin is selected by OMSELR. ## 28.2 Register Descriptions Table 28.2 shows the GPIO register configuration. Table 28.3 shows the register states in each processing mode. **Table 28.2 Register Configuration** | Register Name | Abbrev. | R/W | P4 Address | Area 7<br>Address | Access<br>Size* | Sync<br>Clock | |---------------------------------|---------|-----|-------------|-------------------|-----------------|---------------| | Port A control register | PACR | R/W | H'FFEA 0000 | H'1FEA 0000 | 16 | Pck | | Port B control register | PBCR | R/W | H'FFEA 0002 | H'1FEA 0002 | 16 | Pck | | Port C control register | PCCR | R/W | H'FFEA 0004 | H'1FEA 0004 | 16 | Pck | | Port D control register | PDCR | R/W | H'FFEA 0006 | H'1FEA 0006 | 16 | Pck | | Port E control register | PECR | R/W | H'FFEA 0008 | H'1FEA 0008 | 16 | Pck | | Port F control register | PFCR | R/W | H'FFEA 000A | H'1FEA 000A | 16 | Pck | | Port G control register | PGCR | R/W | H'FFEA 000C | H'1FEA 000C | 16 | Pck | | Port H control register | PHCR | R/W | H'FFEA 000E | H'1FEA 000E | 16 | Pck | | Port J control register | PJCR | R/W | H'FFEA 0010 | H'1FEA 0010 | 16 | Pck | | Port K control register | PKCR | R/W | H'FFEA 0012 | H'1FEA 0012 | 16 | Pck | | Port L control register | PLCR | R/W | H'FFEA 0014 | H'1FEA 0014 | 16 | Pck | | Port M control register | PMCR | R/W | H'FFEA 0016 | H'1FEA 0016 | 16 | Pck | | Port A data register | PADR | R/W | H'FFEA 0020 | H'1FEA 0020 | 8 | Pck | | Port B data register | PBDR | R/W | H'FFEA 0022 | H'1FEA 0022 | 8 | Pck | | Port C data register | PCDR | R/W | H'FFEA 0024 | H'1FEA 0024 | 8 | Pck | | Port D data register | PDDR | R/W | H'FFEA 0026 | H'1FEA 0026 | 8 | Pck | | Port E data register | PEDR | R/W | H'FFEA 0028 | H'1FEA 0028 | 8 | Pck | | Port F data register | PFDR | R/W | H'FFEA 002A | H'1FEA 002A | 8 | Pck | | Port G data register | PGDR | R/W | H'FFEA 002C | H'1FEA 002C | 8 | Pck | | Port H data register | PHDR | R/W | H'FFEA 002E | H'1FEA 002E | 8 | Pck | | Port J data register | PJDR | R/W | H'FFEA 0030 | H'1FEA 0030 | 8 | Pck | | Port K data register | PKDR | R/W | H'FFEA 0032 | H'1FEA 0032 | 8 | Pck | | Port L data register | PLDR | R/W | H'FFEA 0034 | H'1FEA 0034 | 8 | Pck | | Port M data register | PMDR | R/W | H'FFEA 0036 | H'1FEA 0036 | 8 | Pck | | Port E pull-up control register | PEPUPR | R/W | H'FFEA 0048 | H'1FEA 0048 | 8 | Pck | | Port H pull-up control register | PHPUPR | R/W | H'FFEA 004E | H'1FEA 004E | 8 | Pck | | Register Name | Abbrev. | R/W | P4 Address | Area 7<br>Address | Access<br>Size* | Sync<br>Clock | |--------------------------------------|---------|-----|-------------|-------------------|-----------------|---------------| | Port J pull-up control register | PJPUPR | R/W | H'FFEA 0050 | H'1FEA 0050 | 8 | Pck | | Port K pull-up control register | PKPUPR | R/W | H'FFEA 0052 | H'1FEA 0052 | 8 | Pck | | Port M pull-up control register | PMPUPR | R/W | H'FFEA 0056 | H'1FEA 0056 | 8 | Pck | | Input pin pull-up control register 1 | PPUPR1 | R/W | H'FFEA 0060 | H'1FEA 0060 | 16 | Pck | | Input pin pull-up control register 2 | PPUPR2 | R/W | H'FFEA 0062 | H'1FEA 0062 | 16 | Pck | | On-chip module select register | OMSELR | R/W | H'FFEA 0080 | H'1FEA 0080 | 16 | Pck | Note: \* There are 8-bit and 16-bit registers and access registers in designate size. Table 28.3 Register States of GPIO in Each Processing Mode | Register Name | Abbrev. | Power-on<br>Reset by<br>PRESET Pin/<br>WDT/H-UDI | Manual Reset<br>by WDT/<br>Multiple<br>Exception | Sleep<br>by SLEEP<br>Instruction | |--------------------------------------|---------|--------------------------------------------------|--------------------------------------------------|----------------------------------| | Port A control register | PACR | H'0000 | Retained | Retained | | Port B control register | PBCR | H'0000 | Retained | Retained | | Port C control register | PCCR | H'0000 | Retained | Retained | | Port D control register | PDCR | H'0000 | Retained | Retained | | Port E control register | PECR | H'3000 | Retained | Retained | | Port F control register | PFCR | H'0000 | Retained | Retained | | Port G control register | PGCR | H'0000 | Retained | Retained | | Port H control register | PHCR | H'FFFF | Retained | Retained | | Port J control register | PJCR | H'FFFF | Retained | Retained | | Port K control register | PKCR | H'FFFF | Retained | Retained | | Port L control register | PLCR | H'FFFF | Retained | Retained | | Port M control register | PMCR | H'FFFF | Retained | Retained | | Port A data register | PADR | H'00 | Retained | Retained | | Port B data register | PBDR | H'00 | Retained | Retained | | Port C data register | PCDR | H'00 | Retained | Retained | | Port D data register | PDDR | H'00 | Retained | Retained | | Port E data register | PEDR | H'x0 | Retained | Retained | | Port F data register | PFDR | H'00 | Retained | Retained | | Port G data register | PGDR | H'00 | Retained | Retained | | Port H data register | PHDR | H'xx | Retained | Retained | | Port J data register | PJDR | H'xx | Retained | Retained | | Port K data register | PKDR | H'xx | Retained | Retained | | Port L data register | PLDR | H'00 | Retained | Retained | | Port M data register | PMDR | H'0x | Retained | Retained | | Port E pull-up control register | PEPUPR | H'FF | Retained | Retained | | Port H pull-up control register | PHPUPR | H'FF | Retained | Retained | | Port J pull-up control register | PJPUPR | H'FF | Retained | Retained | | Port K pull-up control register | PKPUPR | H'FF | Retained | Retained | | Port M pull-up control register | PMPUPR | H'FF | Retained | Retained | | Input pin pull-up control register 1 | PPUPR1 | H'FFFF | Retained | Retained | | Input pin pull-up control register 2 | PPUPR2 | H'FFFF | Retained | Retained | | On-chip module select register | OMSELR | H'0000 | Retained | Retained | ## 28.2.1 Port A Control Register (PACR) PACR is a 16-bit readable/writable register that selects the pin function. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PA7<br>MD1 | PA7<br>MD0 | PA6<br>MD1 | PA6<br>MD0 | PA5<br>MD1 | PA5<br>MD0 | PA4<br>MD1 | PA4<br>MD0 | PA3<br>MD1 | PA3<br>MD0 | PA2<br>MD1 | PA2<br>MD0 | PA1<br>MD1 | PA1<br>MD0 | PA0<br>MD1 | PA0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |-----|----------|---------|-----|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | PA7MD1 | 0 | R/W | PA7 Mode | | 14 | PA7MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 13 | PA6MD1 | 0 | R/W | PA6 Mode | | 12 | PA6MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 11 | PA5MD1 | 0 | R/W | PA5 Mode | | 10 | PA5MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 9 | PA4MD1 | 0 | R/W | PA4 Mode | | 8 | PA4MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 7 | PA3MD1 | 0 | R/W | PA3 Mode | | 6 | PA3MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | | | | | | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------| | 5 | PA2MD1 | 0 | R/W | PA2 Mode | | 4 | PA2MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 3 | PA1MD1 | 0 | R/W | PA1 Mode | | 2 | PA1MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 1 | PA0MD1 | 0 | R/W | PA0 Mode | | 0 | PA0MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | ## 28.2.2 Port B Control Register (PBCR) PBCR is a 16-bit readable/writable register that selects the pin function. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PB7<br>MD1 | PB7<br>MD0 | PB6<br>MD1 | PB6<br>MD0 | PB5<br>MD1 | PB5<br>MD0 | PB4<br>MD1 | PB4<br>MD0 | PB3<br>MD1 | PB3<br>MD0 | PB2<br>MD1 | PB2<br>MD0 | PB1<br>MD1 | PB1<br>MD0 | PB0<br>MD1 | PB0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------| | 15 | PB7MD1 | 0 | R/W | PB7 Mode | | 14 | PB7MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | REJ09B0158-0100 | 13 | Bit | Bit Name | Initial<br>value | R/W | Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------------------|-----|-----------------------------------| | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 11 | 13 | PB6MD1 | 0 | R/W | PB6 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited | 12 | PB6MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited | | | | | 01: Port output | | 11 | | | | | 10: Port input (pull-up MOS: Off) | | 10 | | | | | 11: Setting prohibited | | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 9 | 11 | PB5MD1 | 0 | R/W | PB5 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited 9 | 10 | PB5MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited 9 | | | | | 01: Port output | | 9 PB4MD1 0 R/W PB4 Mode 8 PB4MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 7 PB3MD1 0 R/W PB3 Mode 6 PB3MD0 0 R/W 00: PCIC module 01: Port output 10: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 PB2MD1 0 R/W PB2 Mode 4 PB2MD0 0 R/W 00: PCIC module 01: Port output 10: input (pull-up MOS: Off) 11: Setting prohibited 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W 00: PCIC module 01: Port output 10: (pull-up MOS: Off) | | | | | 10: Port input (pull-up MOS: Off) | | 8 PB4MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 7 PB3MD1 0 R/W PB3 Mode 6 PB3MD0 0 R/W PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 PB2MD1 0 R/W PB2 Mode 4 PB2MD0 0 R/W PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W O0: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W PB0 Mode 0 PP0 module 00: PCIC module 00: PCIC module 01: Port output 10: Port output 10: Port output 10: Port input (pull-up MOS: Off) | | | | | 11: Setting prohibited | | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 11: Setting prohibited 12: PB3MD1 0 R/W PB3 Mode 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 11: Setting prohibited 12: PB2MD1 0 R/W PB2 Mode 03: Port output 10: Port output 10: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 13 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W O0: PCIC module 01: Port output 10: Port output 10: Port output 10: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W O0: PCIC module 01: Port output 11: Setting prohibited 1 PB0MD0 0 R/W PB0 Mode 0 PB0MD0 0 R/W O0: PCIC module 01: Port output 10: | 9 | PB4MD1 | 0 | R/W | PB4 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited 7 | 8 | PB4MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited 7 | | | | | 01: Port output | | 7 PB3MD1 0 R/W PB3 Mode 6 PB3MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 PB2MD1 0 R/W PB2 Mode 4 PB2MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W 00: PCIC module 01: Port output 10: Port output 10: Port output 10: Port output 10: Port output 10: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: input (pull-up MOS: Off) | | | | | 10: Port input (pull-up MOS: Off) | | 6 PB3MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 PB2MD1 0 R/W PB2 Mode 4 PB2MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W 00: PCIC module 01: Port output 10: Port output 10: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited | | | | | 11: Setting prohibited | | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 | 7 | PB3MD1 | 0 | R/W | PB3 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited 5 | 6 | PB3MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited 5 | | | | | 01: Port output | | 5 PB2MD1 0 R/W PB2 Mode 4 PB2MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 01: Port output 10: Port input (pull-up MOS: Off) | | | | | 10: Port input (pull-up MOS: Off) | | 4 PB2MD0 0 R/W 00: PCIC module | | | | | 11: Setting prohibited | | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 | 5 | PB2MD1 | 0 | R/W | PB2 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited 3 | 4 | PB2MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited 3 | | | | | 01: Port output | | 3 PB1MD1 0 R/W PB1 Mode 2 PB1MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port output 10: Port input (pull-up MOS: Off) | | | | | 10: Port input (pull-up MOS: Off) | | 2 PB1MD0 0 R/W 00: PCIC module | | | | | 11: Setting prohibited | | 01: Port output 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) | 3 | PB1MD1 | 0 | R/W | PB1 Mode | | 10: Port input (pull-up MOS: Off) 11: Setting prohibited 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) | 2 | PB1MD0 | 0 | R/W | 00: PCIC module | | 11: Setting prohibited 1 | | | | | 01: Port output | | 1 PB0MD1 0 R/W PB0 Mode 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) | | | | | 10: Port input (pull-up MOS: Off) | | 0 PB0MD0 0 R/W 00: PCIC module 01: Port output 10: Port input (pull-up MOS: Off) | | | | | 11: Setting prohibited | | 01: Port output<br>10: Port input (pull-up MOS: Off) | 1 | PB0MD1 | 0 | R/W | | | 10: Port input (pull-up MOS: Off) | 0 | PB0MD0 | 0 | R/W | 00: PCIC module | | | | | | | 01: Port output | | 11: Setting prohibited | | | | | 10: Port input (pull-up MOS: Off) | | | | | | | 11: Setting prohibited | # 28.2.3 Port C Control Register (PCCR) PCCR is a 16-bit readable/writable register that selects the pin function. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PC7<br>MD1 | PC7<br>MD0 | PC6<br>MD1 | PC6<br>MD0 | PC5<br>MD1 | PC5<br>MD0 | PC4<br>MD1 | PC4<br>MD0 | PC3<br>MD1 | PC3<br>MD0 | PC2<br>MD1 | PC2<br>MD0 | PC1<br>MD1 | PC1<br>MD0 | PC0<br>MD1 | PC0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ₽/M· | RΛΛ | D/M | P/M | RΛΛ | P/M | R/M | P/M | D/M | R/M | D/M | D/M | RΛΛ | RΛΛ | R/M | P/M | P/M | | D:4 | D'4 N | Initial | D 044 | Book 1 (1) | |-----|----------|---------|-------|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | PC7MD1 | 0 | R/W | PC7 Mode | | 14 | PC7MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 13 | PC6MD1 | 0 | R/W | PC6 Mode | | 12 | PC6MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 11 | PC5MD1 | 0 | R/W | PC5 Mode | | 10 | PC5MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 9 | PC4MD1 | 0 | R/W | PC4 Mode | | 8 | PC4MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 7 | PC3MD1 | 0 | R/W | PC3 Mode | | 6 | PC3MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | | | | | 10: Port input (pull-up MOS: Off) | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------| | 5 | PC2MD1 | 0 | R/W | PC2 Mode | | 4 | PC2MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 3 | PC1MD1 | 0 | R/W | PC1 Mode | | 2 | PC1MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 1 | PC0MD1 | 0 | R/W | PC0 Mode | | 0 | PC0MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | # 28.2.4 Port D Control Register (PDCR) PDCR is a 16-bit readable/writable register that selects the pin function. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PD7<br>MD1 | PD7<br>MD0 | PD6<br>MD1 | PD6<br>MD0 | PD5<br>MD1 | PD5<br>MD0 | PD4<br>MD1 | PD4<br>MD0 | PD3<br>MD1 | PD3<br>MD0 | PD2<br>MD1 | PD2<br>MD0 | PD1<br>MD1 | PD1<br>MD0 | PD0<br>MD1 | PD0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |-----|----------|---------|-----|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | PD7MD1 | 0 | R/W | PD7 Mode | | 14 | PD7MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | | | | | | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------| | 13 | PD6MD1 | 0 | R/W | PD6 Mode | | 12 | PD6MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 11 | PD5MD1 | 0 | R/W | PD5 Mode | | 10 | PD5MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 9 | PD4MD1 | 0 | R/W | PD4 Mode | | 8 | PD4MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 7 | PD3MD1 | 0 | R/W | PD3 Mode | | 6 | PD3MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | ī- | | | | 11: Setting prohibited | | 5 | PD2MD1 | 0 | R/W | PD2 Mode | | 4 | PD2MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | | 3 | PD1MD1 | 0 | R/W | PD1 Mode | | 2 | PD1MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | - | | | | 11: Setting prohibited | | 1 | PD0MD1 | 0 | R/W | PD0 Mode | | 0 | PD0MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Setting prohibited | Rev.1.00 Dec. 13, 2005 Page 1068 of 1286 ### 28.2.5 Port E Control Register (PECR) PECR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | | _ | PE6<br>MD1 | PE6<br>MD0 | PE5<br>MD1 | PE5<br>MD0 | PE4<br>MD1 | PE4<br>MD0 | PE3<br>MD1 | PE3<br>MD0 | PE2<br>MD1 | PE2<br>MD0 | PE1<br>MD1 | PE1<br>MD0 | PE0<br>MD1 | PE0<br>MD0 | | Initial value: | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | _ | All 0 | R/W | Reserved | | 14 | | | | These bits are always read as 0, and the write value should always be 0. | | 13 | PE6MD1 | 1 | R/W | PE6 Mode | | 12 | PE6MD0 | 1 | R/W | 00: INTC/FLCTL module (IRQ/IRL7/FD7)* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 11 | PE5MD1 | 0 | R/W | PE5 Mode | | 10 | PE5MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | | 9 | PE4MD1 | 0 | R/W | PE4 Mode | | 8 | PE4MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | | 7 | PE3MD1 | 0 | R/W | PE3 Mode | | 6 | PE3MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | | | | | | | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|----------------------------------| | | | | | · | | 5 | PE2MD1 | 0 | R/W | PE2 Mode | | 4 | PE2MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | | 3 | PE1MD1 | 0 | R/W | PE1 Mode | | 2 | PE1MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | | 1 | PE0MD1 | 0 | R/W | PE0 Mode | | 0 | PE0MD0 | 0 | R/W | 00: PCIC module | | | | | | 01: Port output | | | | | | 10: Setting prohibited | | | | | | 11: Port input (pull-up MOS: On) | Note: \* Can be selectable the modules that use this pin by on-chip module select register. ### 28.2.6 Port F Control Register (PFCR) PFCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PF7<br>MD1 | PF7<br>MD0 | PF6<br>MD1 | PF6<br>MD0 | PF5<br>MD1 | PF5<br>MD0 | PF4<br>MD1 | PF4<br>MD0 | PF3<br>MD1 | PF3<br>MD0 | PF2<br>MD1 | PF2<br>MD0 | PF1<br>MD1 | PF1<br>MD0 | PF0<br>MD1 | PF0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W· | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------| | 15 | PF7MD1 | 0 | R/W | PF7 Mode | | 14 | PF7MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | Rev.1.00 Dec. 13, 2005 Page 1070 of 1286 REJ09B0158-0100 | 7 PF6MD | | R/W | | |----------|-----|----------|-----------------------------------| | 6 PF6MD0 | | I 7/ V V | PF6 Mode | | - | 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 7 PF5MD | 1 0 | R/W | PF5 Mode | | 6 PF5MD | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 7 PF4MD | 1 0 | R/W | PF4 Mode | | 6 PF4MD | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 7 PF3MD | 1 0 | R/W | PF3 Mode | | 6 PF3MD | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 5 PF2MD | 1 0 | R/W | PF2 Mode | | 4 PF2MD0 | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 3 PF1MD | 1 0 | R/W | PF1 Mode | | 2 PF1MD | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | | 1 PF0MD | 1 0 | R/W | PF0 Mode | | 0 PF0MD0 | 0 0 | R/W | 00: LBSC module | | | | | 01: Port output | | | | | 10: Port input (pull-up MOS: Off) | | | | | 11: Port input (pull-up MOS: On) | # 28.2.7 Port G Control Register (PGCR) PGCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------| | | PG7<br>MD1 | PG7<br>MD0 | PG6<br>MD1 | PG6<br>MD0 | PG5<br>MD1 | PG5<br>MD0 | PG4<br>MD1 | PG4<br>MD0 | PG3<br>MD1 | PG3<br>MD0 | PG2<br>MD1 | PG2<br>MD0 | PG1<br>MD1 | PG1<br>MD0 | PG0<br>MD1 | PG0<br>MD0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | Initial | | | |-----|----------|---------|-----|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | PG7MD1 | 0 | R/W | PG7 Mode | | 14 | PG7MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 13 | PG6MD1 | 0 | R/W | PG6 Mode | | 12 | PG6MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 11 | PG5MD1 | 0 | R/W | PG5 Mode | | 10 | PG5MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 9 | PG4MD1 | 0 | R/W | PG4 Mode | | 8 | PG4MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | PG3MD1 | 0 | R/W | PG3 Mode | | 6 | PG3MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 5 | PG2MD1 | 0 | R/W | PG2 Mode | | 4 | PG2MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 3 | PG1MD1 | 0 | R/W | PG1 Mode | | 2 | PG1MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 1 | PG0MD1 | 0 | R/W | PG0 Mode | | 0 | PG0MD0 | 0 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | # 28.2.8 Port H Control Register (PHCR) PHCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|-----|------------|------------|------------|------------|------------|-----|------------|------------|------------|------------|------------|------------|------------| | | PH7<br>MD1 | PH7<br>MD0 | _ | PH6<br>MD0 | PH5<br>MD1 | PH5<br>MD0 | PH4<br>MD1 | PH4<br>MD0 | _ | PH3<br>MD0 | PH2<br>MD1 | PH2<br>MD0 | PH1<br>MD1 | PH1<br>MD0 | PH0<br>MD1 | PH0<br>MD0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------| | 15 | PH7MD1 | 1 | R/W | PH7 Mode | | 14 | PH7MD0 | 1 | R/W | 00: SCIF1/MMCIF module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 13 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 12 | PH6MD | 1 | R/W | PH6 Mode | | | | | | 0: SCIF1/MMCIF module* | | | | | | 1: Port output | | 11 | PH5MD1 | 1 | R/W | PH5 Mode | | 10 | PH5MD0 | 1 | R/W | 00: SCIF1/MMCIF module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 9 | PH4MD1 | 1 | R/W | PTH4 Mode | | 8 | PH4MD0 | 1 | R/W | 00: SCIF0/HSPI/FLCTL module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 7 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|-----------|------------------|----------|-----------------------------------| | 6 | PH3MD | 1 | R/W | PH3 Mode | | O | THOME | • | 10,00 | 0: SCIF0/HSPI/FLCTL module* | | | | | | 1: Port output | | 5 | PH2MD1 | 1 | R/W | PH2 Mode | | 4 | PH2MD0 | 1 | R/W | 00: SCIF0/HSPI/FLCTL module* | | 4 | FIIZIVIDU | 1 | I 7/ V V | 01: Port output | | | | | | • | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 3 | PH1MD1 | 1 | R/W | PH1 Mode | | 2 | PH1MD0 | 1 | R/W | 00: SCIF0/HSPI/FLCTL module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 1 | PH0MD1 | 1 | R/W | PH0 Mode | | 0 | PH0MD0 | 1 | R/W | 00: SCIF0/HSPI/FLCTL module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | Note: \* Can be selectable the modules that use this pin by on-chip module select register. # 28.2.9 Port J Control Register (PJCR) PJCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit | Bit Name | Initial<br>value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------| | 15 to 12 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 11 | PJ5MD1 | 1 | R/W | PJ5 Mode | | 10 | PJ5MD0 | 1 | R/W | 00: SIOF/HAC/SSI module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 9 | PJ4MD1 | 1 | R/W | PJ4 Mode | | 8 | PJ4MD0 | 1 | R/W | 00: SIOF/HAC/SSI module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 7 | PJ3MD1 | 1 | R/W | PJ3 Mode | | 6 | PJ3MD0 | 1 | R/W | 00: SIOF/HAC/SSI module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 5 | PJ2MD1 | 1 | R/W | PJ2 Mode | | 4 | PJ2MD0 | 1 | R/W | 00: SIOF/HAC module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 3 | PJ1MD1 | 1 | R/W | PJ1 Mode | | 2 | PJ1MD0 | 1 | R/W | 00: SIOF/HAC/SSI module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 1 | PJ0MD1 | 1 | R/W | PJ1 Mode | | 0 | PJ0MD0 | 1 | R/W | 00: TMU0/LBSC module* | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | Note: \* Can be selectable the modules that use this pin by on-chip module select register. Rev.1.00 Dec. 13, 2005 Page 1076 of 1286 REJ09B0158-0100 ### 28.2.10 Port K Control Register (PKCR) PKCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-----|------------|-----|------------| | | PK7<br>MD1 | PK7<br>MD0 | PK6<br>MD1 | PK6<br>MD0 | PK5<br>MD1 | PK5<br>MD0 | PK4<br>MD1 | PK4<br>MD0 | PK3<br>MD1 | PK3<br>MD0 | PK2<br>MD1 | PK2<br>MD0 | _ | PK1<br>MD0 | _ | PK0<br>MD0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | D:4 | D'AL. | Initial | D.044 | Book Marie | |-----|----------|---------|-------|-----------------------------------| | Bit | Bit Name | value | R/W | Description | | 15 | PK7MD1 | 1 | R/W | PK7 Mode | | 14 | PK7MD0 | 1 | R/W | 00: DMAC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 13 | PK6MD1 | 1 | R/W | PK6 Mode | | 12 | PK6MD0 | 1 | R/W | 00: DMAC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 11 | PK5MD1 | 1 | R/W | PK5 Mode | | 10 | PK5MD0 | 1 | R/W | 00: DMAC/PCIC/H-UDI module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 9 | PK4MD1 | 1 | R/W | PK4 Mode | | 8 | PK4MD0 | 1 | R/W | 00: DMAC/PCIC/H-UDI module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | PK3MD1 | 1 | R/W | PK3 Mode | | 6 | PK3MD0 | 1 | R/W | 00: DMAC/RESET/H-UDI module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 5 | PK2MD1 | 1 | R/W | PK2 Mode | | 4 | PK2MD0 | 1 | R/W | 00: DMAC/INTC/H-UDI module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 3 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 2 | PK1MD0 | 1 | R/W | PK1 Mode | | | | | | 0: DMAC/LBSC/H-UDI module | | | | | | 1: Port output | | 1 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 0 | PK0MD | 1 | R/W | PK0 Mode | | | | | | 0: DMAC/LBSC/H-UDI module | | | | | | 1: Port output | Note: Can be selectable the modules that use this pin by on-chip module select register. ### 28.2.11 Port L Control Register (PLCR) PLCR is a 16-bit readable/writable register that selects the pin function. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------|-----|------------|-----|------------|-----|------------| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | PL3<br>MD0 | _ | PL2<br>MD0 | _ | PL1<br>MD0 | _ | PL0<br>MD0 | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------| | | Dit Name | | | • | | 15 to 7 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 6 | PL3MD | 1 | R/W | PL3 Mode | | | | | | 0: DMAC module | | | | | | 1: Port output | | 5 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 4 | PL2MD | 1 | R/W | PL2 Mode | | | | | | 0: DMAC module | | | | | | 1: Port output | | 3 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 2 | PL1MD | 1 | R/W | PK1 Mode | | | | | | 0: DMAC module | | | | | | 1: Port output | | 1 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 0 | PL0MD | 1 | R/W | PL0 Mode | | | | | | 0: DMAC module | | | | | | 1: Port output | | | | | | | ### 28.2.12 Port M Control Register (PMCR) PMCR is a 16-bit readable/writable register that selects the pin function and input pull-up MOS control. | Bit | Bit Name | Initial<br>value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------| | 15 to 4 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 3 | PM1MD1 | 1 | R/W | PM1 Mode | | 2 | PM1MD0 | 1 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | | | | | 11: Port input (pull-up MOS: On) | | 1 | PM0MD1 | 1 | R/W | PM1 Mode | | 0 | PM0MD0 | 1 | R/W | 00: LBSC module | | | | | | 01: Port output | | | | | | 10: Port input (pull-up MOS: Off) | | - | | | | 11: Port input (pull-up MOS: On) | ### 28.2.13 Port A Data Register (PADR) PADR is an 8-bit readable/writable register that stores port A data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PA7DT | PA6DT | PA5DT | PA4DT | PA3DT | PA2DT | PA1DT | PA0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PA7DT | 0 | R/W | These bits store output data of a pin which is used as a | | 6 | PA6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 5 | PA5DT | 0 | R/W | corresponding register will be read out. When the pin | | 4 | PA4DT | 0 | R/W | functions as a general input port, if the port is read, the | | 3 | PA3DT | 0 | R/W | - status of the corresponding pin will be read out. | | 2 | PA2DT | 0 | R/W | | | 1 | PA1DT | 0 | R/W | _ | | 0 | PA0DT | 0 | R/W | _ | # 28.2.14 Port B Data Register (PBDR) PBDR is an 8-bit readable/writable register that stores port B data. | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PB7DT | 0 | R/W | These bits store output data of a pin which is used as a | | 6 | PB6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 5 | PB5DT | 0 | R/W | corresponding register will be read out. When the pin | | 4 | PB4DT | 0 | R/W | functions as a general input port, if the port is read, the | | 3 | PB3DT | 0 | R/W | <ul> <li>status of the corresponding pin will be read out.</li> </ul> | | 2 | PB2DT | 0 | R/W | _ | | 1 | PB1DT | 0 | R/W | | | 0 | PB0DT | 0 | R/W | | ### 28.2.15 Port C Data Register (PCDR) PCDR is an 8-bit readable/writable register that stores port C data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PC7DT | PC6DT | PC5DT | PC4DT | PC3DT | PC2DT | PC1DT | PC0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PC7DT | 0 | R/W | These bits store output data of a pin which is used as a | | 6 | PC6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 5 | PC5DT | 0 | R/W | corresponding register will be read out. When the pin | | 4 | PC4DT | 0 | R/W | functions as a general input port, if the port is read, the | | 3 | PC3DT | 0 | R/W | - status of the corresponding pin will be read out. | | 2 | PC2DT | 0 | R/W | | | 1 | PC1DT | 0 | R/W | _ | | 0 | PC0DT | 0 | R/W | _ | # 28.2.16 Port D Data Register (PDDR) PDDR is an 8-bit readable/writable register that stores port D data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PD7DT | PD6DT | PD5DT | PD4DT | PD3DT | PD2DT | PD1DT | PD0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PD7DT | 0 | R/W | These bits store output data of a pin which is used as a | | 6 | PD6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 5 | PD5DT | 0 | R/W | corresponding register will be read out. When the pin | | 4 | PD4DT | 0 | R/W | functions as a general input port, if the port is read, the | | 3 | PD3DT | 0 | R/W | <ul> <li>status of the corresponding pin will be read out.</li> </ul> | | 2 | PD2DT | 0 | R/W | _ | | 1 | PD1DT | 0 | R/W | <del>-</del> | | 0 | PD0DT | 0 | R/W | | Rev.1.00 Dec. 13, 2005 Page 1082 of 1286 REJ09B0158-0100 ### 28.2.17 Port E Data Register (PEDR) PEDR is an 8-bit readable/writable register that stores port E data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-------|-------|-------|-------|-------|-------|-------| | | _ | PE6DT | PE5DT | PE4DT | PE3DT | PE2DT | PE1DT | PE0DT | | Initial value: | 0 | _ | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0, and the write value should always be 0. | | 6 | PE6DT | Pin input | R/W | These bits store output data of a pin which is used as a | | 5 | PE5DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 4 | PE4DT | 0 | R/W | corresponding register will be read out. When the pin | | 3 | PE3DT | 0 | R/W | functions as a general input port, if the port is read, the status of the corresponding pin will be read out. | | 2 | PE2DT | 0 | R/W | - status of the corresponding pirt will be read out. | | 1 | PE1DT | 0 | R/W | _ | | 0 | PE0DT | 0 | R/W | _ | ### 28.2.18 Port F Data Register (PFDR) PFDR is an 8-bit readable/writable register that stores port F data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PF7DT | PF6DT | PF5DT | PF4DT | PF3DT | PF2DT | PF1DT | PF0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | | | | | | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | PF7DT | 0 | R/W | These bits store output data of a pin which is used as a | | | | | | | 6 | PF6DT | 0 | R/W | <ul> <li>general output port. When the pin functions as a</li> <li>general output port, if the port is read, the value of thi</li> </ul> | | | | | | | 5 | PF5DT | 0 | R/W | corresponding register will be read out. When the pin | | | | | | | 4 | PF4DT | 0 | R/W | $\overline{N}$ functions as a general input port, if the port is read, the | | | | | | | 3 | PF3DT | 0 | R/W | <ul> <li>status of the corresponding pin will be read out.</li> </ul> | | | | | | | 2 | PF2DT | 0 | R/W | _ | | | | | | | 1 | PF1DT | 0 | R/W | <del>-</del> | | | | | | | 0 | PF0DT | 0 | R/W | <del>-</del> | | | | | | # 28.2.19 Port G Data Register (PGDR) PGDR is an 8-bit readable/writable register that stores port G data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PG7DT | PG6DT | PG5DT | PG4DT | PG3DT | PG2DT | PG1DT | PG0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | | | | | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | PG7DT | 0 | R/W | These bits store output data of a pin which is used as a | | | | | | 6 | PG6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of thi | | | | | | 5 | PG5DT | 0 | R/W | corresponding register will be read out. When the pin | | | | | | 4 | PG4DT | 0 | R/W | functions as a general input port, if the port is read, the | | | | | | 3 | PG3DT | 0 | R/W | - status of the corresponding pin will be read out. | | | | | | 2 | PG2DT | 0 | R/W | _ | | | | | | 1 | PG1DT | 0 | R/W | _ | | | | | | 0 | PG0DT | 0 | R/W | <del>-</del> | | | | | Rev.1.00 Dec. 13, 2005 Page 1084 of 1286 REJ09B0158-0100 ### 28.2.20 Port H Data Register (PHDR) PHDR is an 8-bit readable/writable register that stores port H data. | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PH7DT | Pin input | R/W | These bits store output data of a pin which is used as a | | 6 | PH6DT | 0 | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of this | | 5 | PH5DT | Pin input | R/W | corresponding register will be read out. When the pin | | 4 | PH4DT | Pin input | R/W | functions as a general input port, if the port is read, the | | 3 | PH3DT | 0 | R/W | status of the corresponding pin will be read out. However, Bit 6 and 3 are exclusively used as output | | 2 | PH2DT | Pin input | R/W | ports. | | 1 | PH1DT | Pin input | R/W | | | 0 | PH0DT | Pin input | R/W | - | #### 28.2.21 Port J Data Register (PJDR) PJDR is an 8-bit readable/writable register that stores port J data. | Bit | Bit Name | Initial<br>value | R/W | Description | | | | | | |------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7, 6 | _ | All 0 | R/W | Reserved | | | | | | | | | | | These bits are always read as 0, and the write value should always be 0. | | | | | | | 5 | PJ5DT | Pin input | R/W | These bits store output data of a pin which is used as a | | | | | | | 4 | PJ4DT | Pin input | R/W | general output port. When the pin functions as a general output port, if the port is read, the value of thi | | | | | | | 3 | PJ3DT | Pin input | R/W | corresponding register will be read out. When the pin | | | | | | | 2 | PJ2DT | Pin input | R/W | functions as a general input port, if the port is read, the | | | | | | | 1 | PJ1DT | Pin input | R/W | status of the corresponding pin will be read out. | | | | | | | 0 | PJ0DT | Pin input | R/W | - | | | | | | ### 28.2.22 Port K Data Register (PKDR) PKDR is an 8-bit readable/writable register that stores port K data. | | | Initial | | | |-----|----------|-----------|-----|--------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | PK7DT | Pin input | R/W | These bits store output data of a pin which is used as a | | 6 | PK6DT | Pin input | R/W | general output port. When the pin functions as a general output port, if the port is read, the | | 5 | PK5DT | Pin input | R/W | corresponding value of this register will be read out. | | 4 | PK4DT | Pin input | R/W | When the pin functions as a general input port, if the | | 3 | PK3DT | Pin input | R/W | port is read, the status of the corresponding pin will be read out. However, Bit 0 is exclusively used as an | | 2 | PK2DT | Pin input | R/W | output port. | | 1 | PK1DT | 0 | R/W | | | 0 | PK0DT | 0 | R/W | | ### 28.2.23 Port L Data Register (PLDR) PLDR is an 8-bit readable/writable register that stores port L data. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-------|-------|-------|-------| | | _ | - | _ | - | PL3DT | PL2DT | PL1DT | PL0DT | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------| | 7 to 4 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0, and the write value should always be 0. | | 3 | PL3DT | 0 | R/W | These bits store output data of a pin which is used as a | | 2 | PL2DT | 0 | R/W | general output port. When the pin functions as a given general output port, if the port is read, the | | 1 | PL1DT | 0 | R/W | corresponding value of this register will be read out. | | 0 | PL0DT | 0 | R/W | | REJ09B0158-0100 #### 28.2.24 Port M Data Register (PMDR) PMDR is an 8-bit readable/writable register that stores port M data. | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 2 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0, and the write value should always be 0. | | 1 | PM1DT | Pin input | R/W | These bits store output data of a pin which is used as a | | 0 | PM0DT | Pin input | R/W | general output port. When the pin functions as a general output port, if the port is read, the corresponding value of this register will be read out. When the pin functions as a general input port, if the port is read, the status of the corresponding pin will be read out. | #### 28.2.25 Port E Pull-Up Control Register (PEPUPR) PEPUPR is an 8-bit readable/writable register that individually controls the pull-up for this port. Bit 6 of this register corresponds to port E6 (PE6), and when the pin is set to the on-chip module, the pull-up control is performed. However, if the pin is set to the GPIO in the PECR, the setting for this register is invalid. | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------| | 7 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1, and the write value should always be 1. | | 6 | PE6PUPR | 1 | R/W | Pull-up control of the pin of Port E can be set. | | | | | | 0: PE6 pull-up off | | | | | | 1: PE6 pull-up on | | 5 to 0 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | #### 28.2.26 Port H Pull-Up Control Register (PHPUPR) PHPUPR is an 8-bit readable/writable register that individually controls the pull-up for this port. Each bit of this register corresponds to port H (PH7 to PH0), and when these pins are set to the on-chip modules, the pull-up control is performed individually. However, if these pins are set to the GPIO in the PHCR, the setting in this register is invalid. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | | PH7<br>PUPR | PH6<br>PUPR | PH5<br>PUPR | PH4<br>PUPR | PH3<br>PUPR | PH2<br>PUPR | PH1<br>PUPR | PH0<br>PUPR | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------| | 7 | PH7PUPR | 1 | R/W | Pull-up control of the pins of Port H can be set | | 6 | PH6PUPR | 1 | R/W | individually. | | 5 | PH5PUPR | 1 | R/W | O: PHn pull-up off | | 4 | PH4PUPR | 1 | R/W | − 1: PHn pull-up on | | 3 | PH3PUPR | 1 | R/W | _ | | 2 | PH2PUPR | 1 | R/W | _ | | 1 | PH1PUPR | 1 | R/W | _ | | 0 | PH0PUPR | 1 | R/W | _ | Note: n = 7 to 0 #### 28.2.27 Port J Pull-Up Control Register (PJPUPR) PJPUPR is an 8-bit readable/writable register that individually controls the pull-up for this port. Each bit of this register corresponds to port J (PJ5 to PJ0), and when these pins are set to the on-chip modules, the pull-up control is performed individually. However, if these pins are set to the GPIO in the PJCR, the setting in this register is invalid. | Bit: | 7 | 6 | 5 | 4 | 4 3 | | 2 1 | | |----------------|-----|-----|-------------|-------------|-------------|-------------|-------------|-------------| | | _ | | PJ5<br>PUPR | PJ4<br>PUPR | PJ3<br>PUPR | PJ2<br>PUPR | PJ1<br>PUPR | PJ0<br>PUPR | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------------------------------| | 7, 6 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 5 | PJ5PUPR | 1 | R/W | Pull-up control of the pins of Port J can be set | | 4 | PJ4PUPR | 1 | R/W | individually. | | 3 | PJ3PUPR | 1 | R/W | <sup>−</sup> 0: PJn pull-up off | | 2 | PJ2PUPR | 1 | R/W | ─ 1: PJn pull-up on | | 1 | PJ1PUPR | 1 | R/W | _ | | 0 | PJ0PUPR | 1 | R/W | <del>-</del> | Note: n = 5 to 0 #### 28.2.28 Port K Pull-Up Control Register (PKPUPR) PKPUPR is an 8-bit readable/writable register that individually controls the pull-up for this port. Each bit of this register corresponds to port K (PK7 to PK0), and when these pins are set to the on-chip modules, the pull-up control is performed individually. However, if these pins are set to the GPIO in the PKCR, the setting in this register is invalid. | Bit: | 7 | | 5 | | | 2 | | 0 | |----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | | PK7<br>PUPR | PK6<br>PUPR | PK5<br>PUPR | PK4<br>PUPR | PK3<br>PUPR | PK2<br>PUPR | PK1<br>PUPR | PK0<br>PUPR | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------| | 7 | PK7PUPR | 1 | R/W | Pull-up control of the pins of Port K can be set | | 6 | PK6PUPR | 1 | R/W | individually. | | 5 | PK5PUPR | 1 | R/W | O: PKn pull-up off | | 4 | PK4PUPR | 1 | R/W | ─ 1: PKn pull-up on | | 3 | PK3PUPR | 1 | R/W | _ | | 2 | PK2PUPR | 1 | R/W | _ | | 1 | PK1PUPR | 1 | R/W | <del>-</del> | | 0 | PK0PUPR | 1 | R/W | <del>-</del> | Note: n = 7 to 0 #### 28.2.29 Port M Pull-Up Control Register (PMPUPR) PMPUPR is an 8-bit readable/writable register that individually controls the pull-up for this port. Each bit of this register corresponds to port M (PM7 to PM0), and when these pins are set to the on-chip modules, the pull-up control is performed individually. However, if these pins are set to the GPIO in the PMCR, the setting in this register is invalid. | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------| | 7 to 2 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 1 | PM1PUPR | 1 | R/W | Pull-up control of the pins of Port M can be set | | 0 | PM0PUPR | 1 | R/W | individually. | | | | | | 0: PMn pull-up off | | | | | | 1: PMn pull-up on | Note: n = 1 to 0 ### 28.2.30 Input-Pin Pull-Up Control Register 1 (PPUPR1) PPUPR1 is a 16-bit readable/writable register that individually controls the pull-up for the pin corresponding to each bit of the register field. | Bit | Bit Name | Initial<br>value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------| | 15 to 3 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 2 | RDYPUP | 1 | R/W | Controls pull-up of RDY | | | | | | 0: RDY pull-up off | | | | | | 1: RDY pull-up on | | 1 | CTR1PUP | 1 | R/W | Controls pull-up of CMT_CTR1 | | | | | | 0: CMT_CTR1 pull-up off | | | | | | 1: CMT_CTR1 pull-up on | | 0 | CTR0PUP | 1 | R/W | Controls pull-up of CMT_CTR0 | | | | | | 0: CMT_CTR1 pull-up off | | | | | | 1: CMT_CTR1 pull-up on | ### 28.2.31 Input-Pin Pull-Up Control Register 2 (PPUPR2) PPUPR2 is a 16-bit readable/writable register that individually controls the pull-up for the pin corresponding to each bit of the register field. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|------------|------------|------------|------------|------------|-----|-----|-----|-------------|-------------|-------------|-------------| | | | _ | _ | _ | FD3<br>PUP | FD2<br>PUP | FD1<br>PUP | FD0<br>PUP | NMI<br>PUP | _ | _ | _ | IRL3<br>PUP | IRL2<br>PUP | IRL1<br>PUP | IRL0<br>PUP | | Initial value: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------| | 15 to 12 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 11 | FD3PUP | 1 | R/W | Controls pull-up of FD3 | | | | | | 0: FD3 pull-up off | | | | | | 1: FD3 pull-up on | | 10 | FD2PUP | 1 | R/W | Controls pull-up of FD2 | | | | | | 0: FD2 pull-up off | | | | | | 1: FD2 pull-up on | | 9 | FD1PUP | 1 | R/W | Controls pull-up of FD1 | | | | | | 0: FD1 pull-up off | | | | | | 1: FD1 pull-up on | | 8 | FD0PUP | 1 | R/W | Controls pull-up of FD0 | | | | | | 0: FD0 pull-up off | | | | | | 1: FD0 pull-up on | | 7 | NMIPUP | 1 | R/W | Controls pull-up of NMI | | | | | | 0: NMI pull-up off | | | | | | 1: NMI pull-up on | | 6 to 4 | _ | All 1 | R/W | Reserved | | | | | | These bits are always read as 1, and the write value should always be 1. | | 3 | IRL3PUP | 1 | R/W | Controls pull-up of IRQ/IRL3 | | | | | | 0: IRQ/IRL3 pull-up off | | | | | | 1: IRQ/IRL3 pull-up on | | | • | | | | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|------------------------------| | 2 | IRL2PUP | 1 | R/W | Controls pull-up of IRQ/IRL2 | | | | | | 0: IRQ/IRL2 pull-up off | | | | | | 1: IRQ/IRL2 pull-up on | | 1 | IRL1PUP | 1 | R/W | Controls pull-up of IRQ/IRL1 | | | | | | 0: IRQ/IRL1 pull-up off | | | | | | 1: IRL1 pull-up on | | 0 | IRL0PUP | 1 | R/W | Controls pull-up of IRQ/IRL0 | | | | | | 0: IRQ/IRL0 pull-up off | | | | | | 1: IRQ/IRL0 pull-up on | #### 28.2.32 On-chip Module Select Register (OMSELR) OMSELR is a 16-bit readable/writable register. Modules using pins multiplexed are specified by this register. For details of pin multiplexing, see table 28.1, Multiplexed Pins Controlled by Port Control Registers. This register is valid only when on-chip modules are selected by PECR (PE6), PHCR, PJCR, or PKCR. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-------------|-------------|-------------|-------------|-------------|------------|------------|-----|------------|------------|------------|------------|------------|------------|------------| | | _ | OMSEL<br>14 | OMSEL<br>13 | OMSEL<br>12 | OMSEL<br>11 | OMSEL<br>10 | OMSEL<br>9 | OMSEL<br>8 | _ | OMSEL<br>6 | OMSEL<br>5 | OMSEL<br>4 | OMSEL<br>3 | OMSEL<br>2 | OMSEL<br>1 | OMSEL<br>0 | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------| | 15 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0, and the write value should always be 0. | | 14 | OMSEL14 | 0 | R/W | Out of the modules RESET (STATUS) and CMT, select the one using the pins STATUS0/CMT_CTR0 and STATUS1/CMT_CTR1. | | | | | | 0: Selects RESET (STATUS) | | | | | | 1: Selects CMT | | Bit | Bit Name | Initial<br>value | R/W | Description | |-------|--------------------|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | OMSEL13 | 0 | R/W | Out of the modules SCIF1 and MMCIF, select the one using the pins SCIF1_SCK/MCCMD, SCIF1_TXD/MCCLK, and SCIF1_RXD/MCDAT. | | | | | | 0: Selects SCIF1 | | | | | | 1: Selects MMCIF | | 12 | OMSEL12 | 0 | R/W | Out of the modules H-UDI, INTC, and FLCTL, select the one using the pins AUDATA[3:0]/FD[3:0], AUDCK/FALE, AUDSYNC/FCE, IRQ/IRL4/FD4, IRQ/IRL5/FD5, IRQ/IRL6/FD6, and IRQ/IRL7/FD7. | | | | | | 0: H-UDI, INTC | | | | | | 1: FLCTL | | 11 10 | OMSEL11<br>OMSEL10 | 0 0 | R/W<br>R/W | Out of the modules SCIF0, HSPI, PCIC, and FLCTL, select the one using the pins SCIF0_SCK/HSPI_CLK/FRE, SCIF0_TXD/HSPI_TX/FWE/MODE8, SCIF0_RXD/HSPI_RX/FRB, SCIF0_CTS/INTD/FCLE, and SCIF0_RTS/HSPI_CE/FSE 00: SCIF0 01: HSPI, PCIC | | | | | | 10: FLCTL | | | | | | 11: SCIF0*, PCIC | | | | | | Note: * Cannot use modem control pin SCIFO_CTS (this pin is used by PCIC), and SCIFO_RTS pin should be pulled-up by PHPUPR PH0 bit. | | 9 | OMSEL9 | 0 | R/W | Out of the modules SIOF, HAC, and SSI, select the one | | 8 | OMSEL8 | 0 | R/W | using the pins SIOF_TXD/HAC_SDOUT/SSI_SDATA, SIOF_RXD/HAC_SDIN/SSI_SCK, SIOF_SYNC/HAC_SYNC/SSI_WS, SIOF_MCLK/HAC_RES, and SIOF_SCK/HAC_BITCLK/SSI_CLK 00: SIOF | | | | | | | | | | | | 01: HAC | | | | | | 10: SSI | | | | | | 11: Setting prohibited | | Bit | Bit Name | Initial<br>value | R/W | Description | |--------|------------------|------------------|------------|--------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0, and the write value should always be 0. | | 6 | OMSEL6 | 0 | R/W | Out of the modules TMU and LBSC, select the one using the pin TCLK/IOIS16. | | | | | | 0: TMU | | | | | | 1: LBSC | | 5<br>4 | OMSEL5<br>OMSEL4 | 0 | R/W<br>R/W | Out of the modules DMAC, PCIC, and H-UDI, select the one using the pins DREQ3/INTC/AUDATA1, and DREQ2/INTB/AUDATA0 | | | | | | 00: DMAC | | | | | | 01: PCIC | | | | | | 10: H-UDI | | | | | | 11: Setting prohibited | | 3 | OMSEL3 | 0 | R/W | Out of the modules DMAC, INTC, RESET, and H-UDI, | | 2 | OMSEL2 | 0 | R/W | select the one using the pins DACK3/IRQOUT/AUDATA3 and DACK2/MRESETOUT/AUDATA2 | | | | | | 00: DMAC | | | | | | 01: INTC, RESET | | | | | | 10: H-UDI | | | | | | 11: Setting prohibited | | 1 | OMSEL1 | 1 | R/W | Out of the modules DMAC, LBSC, and H-UDI, select | | 0 | OMSEL0 | 1 | R/W | the one using the pins DRAK3/CE2B/AUDSYNC and DRAK2/CE2A/AUDCK | | | | | | 00: DMAC | | | | | | 01: LBSC | | | | | | 10: H-UDI | | | | | | 11: Setting prohibited | ### 28.3 Usage Example #### 28.3.1 Port Output Function To use the GPIO as an output port, set the corresponding port control register. To output the data of port data register (PADR to PMDR) from the GPIO output port, write B'01 to the corresponding two bits in port control register (PACR to PMCR). Then for each output port, the settings of port pull-up control register (PEPUPR, PHPUPR, PJPUPR, PKPUPR and PMPUPR) and on-chip module select register (OMSELR) are invalid. Figure 28.1 shows an example of port data output timing. Setting the output data to port data register and then the port outputs the data after one peripheral clock (Pck). Figure 28.1 Port Data Output Timing (Example of Port A) #### 28.3.2 Port Input function To use the GPIO as an input port, set the corresponding port control register. To input the data from the GPIO port, write B'10 or B'11 to the corresponding two bits in port control register (PACR to PKCR and PMCR). Then the pull-up MOS is off by B'10 and on by B'11. The input data to each port can be read out from the corresponding bit in port data register. Then for each input port, the settings of port pull-up control register (PEPUPR, PHPUPR, PJPUPR, PKPUPR and PMPUPR) and on-chip module select register (OMSELR) are invalid. Figure 28.2 shows an example of port data input timing. The input data from each port can be read out from corresponding port data register after the 2nd rising edge of the peripheral clock (Pck). Figure 28.2 Port Data input Timing (Example of Port A) #### **On-chip Module Function** 28.3.3 To use the peripheral modules, first select the on-chip module by setting corresponding bit in onchip module select register (OMSELR). When the corresponding port is input or input/output port, it is necessary for each port to set the pull-up MOS by setting port pull-up control register (PEPUPR, PHPUPR, PJPUPR, PKPUPR and PMPUPR). Write B'0 when pull-up MOS is off or B'1 when pull-up MOS is on to the corresponding bit. For an output port, the pull-up MOS is off regardless of the settings of the port pull-up control register. After that write B'00 to the corresponding two bits in port control register (PACR to PMCR). # Section 29 User Break Controller (UBC) The user break controller (UBC) provides versatile functions to facilitate program debugging. These functions help to ease creation of a self-monitor/debugger, which allows easy program debugging using this LSI alone, without using the in-circuit emulator. Various break conditions can be set in the UBC: instruction fetch or read/write access of an operand, operand size, data contents, address value, and program stop timing for instruction fetch. ### 29.1 Features 1. The following break conditions can be set. Break channels: Two (channels 0 and 1) User break conditions can be set independently for channels 0 and 1, and can also be set as a single sequential condition for the two channels, that is, a sequential break. (Sequential break involves two cases such that the channel 0 break condition is satisfied in a certain bus cycle and then the channel 1 break condition is satisfied in a different bus cycle, and vice versa.) Address When 40 bits containing ASID and 32-bit address are compared with the specified value, all the ASID bits can be compared or masked. 32-bit address can be masked bit by bit, allowing the user to mask the address in desired page sizes such as lower 12 bits (4-Kbyte page) and lower 10 bits (1-Kbyte page). - Data - 32 bits can be masked only for channel 1. - Bus cycle The program can break either for instruction fetch (PC break) or operand access. - Read or write access - Operand sizes Byte, word, longword, and quadword are supported. - 2. The user-designated exception handling routine for the user break condition can be executed. - 3. Pre-instruction-execution or post-instruction-execution can be selected as the PC break timing. - 4. A maximum of $2^{12} 1$ repetition counts can be specified as the break condition (available only for channel 1). Figure 29.1 shows the UBC block diagram. Figure 29.1 Block Diagram of UBC ## 29.2 Register Descriptions The UBC has the following registers. **Table 29.1 Register Configuration** | Name | Abbreviation | R/W | P4 Address* | Area 7<br>Address* | Access<br>Size | |---------------------------------------|--------------|-----|-------------|--------------------|----------------| | Match condition setting register 0 | CBR0 | R/W | H'FF200000 | H'1F200000 | 32 | | Match operation setting register 0 | CRR0 | R/W | H'FF200004 | H'1F200004 | 32 | | Match address setting register 0 | CAR0 | R/W | H'FF200008 | H'1F200008 | 32 | | Match address mask setting register 0 | CAMR0 | R/W | H'FF20000C | H'1F20000C | 32 | | Match condition setting register 1 | CBR1 | R/W | H'FF200020 | H'1F200020 | 32 | | Match operation setting register 1 | CRR1 | R/W | H'FF200024 | H'1F200024 | 32 | | Match address setting register 1 | CAR1 | R/W | H'FF200028 | H'1F200028 | 32 | | Match address mask setting register 1 | CAMR1 | R/W | H'FF20002C | H'1F20002C | 32 | | Match data setting register 1 | CDR1 | R/W | H'FF200030 | H'1F200030 | 32 | | Match data mask setting register 1 | CDMR1 | R/W | H'FF200034 | H'1F200034 | 32 | | Execution count break register 1 | CETR1 | R/W | H'FF200038 | H'1F200038 | 32 | | Channel match flag register | CCMFR | R/W | H'FF200600 | H'1F200600 | 32 | | Break control register | CBCR | R/W | H'FF200620 | H'1F200620 | 32 | Note: \* P4 addresses are used when area P4 in the virtual address space is used, and area 7 addresses are used when accessing the register through area 7 in the physical address space using the TLB. Table 29.2 Register Status in Each Processing State | Register Name | Abbreviation | Power-on Reset | Manual Reset | Sleep | |---------------------------------------|--------------|----------------|--------------|----------| | Match condition setting register 0 | CBR0 | H'20000000 | Retained | Retained | | Match operation setting register 0 | CRR0 | H'00002000 | Retained | Retained | | Match address setting register 0 | CAR0 | Undefined | Retained | Retained | | Match address mask setting register 0 | CAMR0 | Undefined | Retained | Retained | | Match condition setting register 1 | CBR1 | H'20000000 | Retained | Retained | | Match operation setting register 1 | CRR1 | H'00002000 | Retained | Retained | | Match address setting register 1 | CAR1 | Undefined | Retained | Retained | | Match address mask setting register 1 | CAMR1 | Undefined | Retained | Retained | | Match data setting register 1 | CDR1 | Undefined | Retained | Retained | | Match data mask setting register 1 | CDMR1 | Undefined | Retained | Retained | | Execution count break register 1 | CETR1 | Undefined | Retained | Retained | | Channel match flag register | CCMFR | H'00000000 | Retained | Retained | | Break control register | CBCR | H'00000000 | Retained | Retained | The access size must be the same as the control register size. If the size is different, the register is not written to if attempted, and reading the register returns the undefined value. A desired break may not occur between the time when the instruction for rewriting the control register is executed and the time when the written value is actually reflected on the register. In order to confirm the exact timing when the control register is updated, read the data which has been written most recently. The subsequent instructions are valid for the most recently written register value. ## 29.2.1 Match Condition Setting Registers 0 and 1 (CBR0 and CBR1) CBR0 and CBR1 are readable/writable 32-bit registers which specify the break conditions for channels 0 and 1, respectively. The following break conditions can be set in the CBR0 and CBR1: (1) whether or not to include the match flag in the conditions, (2) whether or not to include the ASID, and the ASID value when included, (3) whether or not to include the data value, (4) operand size, (5) whether or not to include the execution count, (6) bus type, (7) instruction fetch cycle or operand access cycle, and (8) read or write access cycle. #### • CBR0 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | MFE | AIE | | | М | FI | | | | | | Α | IV | | | | | Initial value : | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | 5 | | | | | | | _ | _ | _ | _ | _ | | _ | _ | | _ | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | | SZ | | _ | _ | - | _ | С | D | I | D | | R۱ | Ν | CE | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R/W | R/W | R/W | R | R | R | R | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | MFE | 0 | R/W | Match Flag Enable | | | | | | Specifies whether or not to include the match flag value specified by the MFI bit of this register in the match conditions. When the specified match flag value is 1, the condition is determined to be satisfied. | | | | | | 0: The match flag is not included in the match conditions; thus, not checked. | | | | | | 1: The match flag is included in the match conditions. | | 30 | AIE | 0 | R/W | ASID Enable | | | | | | Specifies whether or not to include the ASID specified by the AIV bit of this register in the match conditions. | | | | | | 0: The ASID is not included in the match conditions; thus, not checked. | | | | | | 1: The ASID is included in the match conditions. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29 to 24 | MFI | 100000 | R/W | Match Flag Specify | | | | | | Specifies the match flag to be included in the match conditions. | | | | | | 000000: MF0 bit of the CCMFR register | | | | | | 000001: MF1 bit of the CCMFR register | | | | | | Others: Reserved (setting prohibited) | | | | | | Note: The initial value is the reserved value, but when 1 is written into CBR0[0], MFI must be set to 000000 or 000001. And note that the channel 0 is not hit when MFE bit of this register is 1 and MFI bits are 000000 in the condition of CCRMF.MF0 = 0. | | 23 to 16 | AIV | All 0 | R/W | ASID Specify | | | | | | Specifies the ASID value to be included in the match conditions. | | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 14 to 12 | SZ | All 0 | R/W | Operand Size Select | | | | | | Specifies the operand size to be included in the match conditions. This bit is valid only when the operand access cycle is specified as a match condition. | | | | | | 000: The operand size is not included in the match conditions; thus, not checked (any operand size specifies the match condition).* | | | | | | 001: Byte access | | | | | | 010: Word access | | | | | | 011: Longword access | | | | | | 100: Quadword access*2 | | | | | | Others: Reserved (setting prohibited) | | 11 to 8 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | CD | All 0 | R/W | Bus Select | | | | | | Specifies the bus to be included in the match conditions. This bit is valid only when the operand access cycle is specified as a match condition. | | | | | | 00: Operand bus for operand access | | | | | | Others: Reserved (setting prohibited) | | 5, 4 | ID | All 0 | R/W | Instruction Fetch/Operand Access Select | | | | | | Specifies the instruction fetch cycle or operand access cycle as the match condition. | | | | | | 00: Instruction fetch cycle or operand access cycle | | | | | | 01: Instruction fetch cycle | | | | | | 10: Operand access cycle | | | | | | 11: Instruction fetch cycle or operand access cycle | | 3 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 2, 1 | RW | All 0 | R/W | Bus Command Select | | | | | | Specifies the read/write cycle as the match condition. This bit is valid only when the operand access cycle is specified as a match condition. | | | | | | 00: Read cycle or write cycle | | | | | | 01: Read cycle | | | | | | 10: Write cycle | | | | | | 11: Read cycle or write cycle | | 0 | CE | 0 | R/W | Channel Enable | | | | | | Validates/invalidates the channel. If this bit is 0, all the other bits of this register are invalid. | | | | | | 0: Invalidates the channel. | | | | | | 1: Validates the channel. | Notes: 1. If the data value is included in the match conditions, be sure to specify the operand size. 2. If the quadword access is specified and the data value is included in the match conditions, the upper and lower 32 bits of 64-bit data are each compared with the contents of both the match data setting register and the match data mask setting register. ## • CBR1 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | MFE | AIE | | | М | FI | | | | | | Α | IV | | | | | Initial value: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | | | | | | | | | | | | | | | | | | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DBE | | SZ | | ETBE | | | | С | D | П | D | 1 | R' | W | CE | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R/W | R/W | R/W | R/W | R/W | R | R | R | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | MFE | 0 | R/W | Match Flag Enable | | | | | | Specifies whether or not to include the match flag value specified by the MFI bit of this register in the match conditions. When the specified match flag value is 1, the condition is determined to be satisfied. | | | | | | <ol><li>The match flag is not included in the match<br/>conditions; thus, not checked.</li></ol> | | | | | | 1: The match flag is included in the match conditions. | | 30 | AIE | 0 | R/W | ASID Enable | | | | | | Specifies whether or not to include the ASID specified by the AIV bit of this register in the match conditions. | | | | | | <ol><li>The ASID is not included in the match conditions;<br/>thus, not checked.</li></ol> | | | | | | 1: The ASID is included in the match conditions. | | 29 to 24 | MFI | 100000 | R/W | Match Flag Specify | | | | | | Specifies the match flag to be included in the match conditions. | | | | | | 000000: The MF0 bit of the CCMFR register | | | | | | 000001: The MF1 bit of the CCMFR register | | | | | | Others: Reserved (setting prohibited) | | | | | | Note: The initial value is the reserved value, but when 1 is written into CBR1[0], MFI must be set to 000000 or 000001. And note that the channel 1 is not hit when MFE bit of this register is 1 and MFI bits are 000001 in the condition of CCRMF.MF1 = 0. | | 23 to 16 | AIV | All 0 | R/W | ASID Specify | | | | | | Specifies the ASID value to be included in the match conditions. | | 15 DBE 0 R/W Data Value Enable*3 Specifies whether or not to include the da match condition. This bit is valid only whe access cycle is specified as a match condition. The data value is not included in the monopolitions; thus, not checked. 1: The data value is included in the match | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | match condition. This bit is valid only who access cycle is specified as a match cond 0: The data value is not included in the monoconditions; thus, not checked. | | | conditions; thus, not checked. | en the operand | | 1: The data value is included in the match | atch | | | conditions. | | 14 to 12 SZ All 0 R/W Operand Size Select | | | Specifies the operand size to be included conditions. This bit is valid only when the access cycle is specified as a match conditions. | operand | | 000: The operand size is not included in t<br>condition; thus, not checked (any ope<br>specifies the match condition). * <sup>1</sup> | | | 001: Byte access | | | 010: Word access | | | 011: Longword access | | | 100: Quadword access*2 | | | Others: Reserved (setting prohibited) | | | 11 ETBE 0 R/W Execution Count Value Enable | | | Specifies whether or not to include the ex value in the match conditions. If this bit is match condition satisfaction count matche specified by the CETR1 register, the oper by the CRR1 register is performed. | s 1 and the<br>es the value | | 0: The execution count value is not includ match conditions; thus, not checked. | led in the | | <ol> <li>The execution count value is included i conditions.</li> </ol> | n the match | | 10 to 8 — All 0 R Reserved | | | These bits are always read as 0. The writ always be 0. | e value should | | 7, 6 CD All 0 R/W Bus Select | | | Specifies the bus to be included in the ma conditions. This bit is valid only when the access cycle is specified as a match cond | operand | | 00: Operand bus for operand access | | | Others: Reserved (setting prohibited) | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------| | 5, 4 | ID | All 0 | R/W | Instruction Fetch/Operand Access Select | | | | | | Specifies the instruction fetch cycle or operand access cycle as the match condition. | | | | | | 00: Instruction fetch cycle or operand access cycle | | | | | | 01: Instruction fetch cycle | | | | | | 10: Operand access cycle | | | | | | 11: Instruction fetch cycle or operand access cycle | | 3 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 2, 1 | RW | All 0 | R/W | Bus Command Select | | | | | | Specifies the read/write cycle as the match condition. This bit is valid only when the operand access cycle is specified as a match condition. | | | | | | 00: Read cycle or write cycle | | | | | | 01: Read cycle | | | | | | 10: Write cycle | | | | | | 11: Read cycle or write cycle | | 0 | CE | 0 | R/W | Channel Enable | | | | | | Validates/invalidates the channel. If this bit is 0, all the other bits in this register are invalid. | | | | | | 0: Invalidates the channel. | | | | | | 1: Validates the channel. | Notes: 1. If the data value is included in the match conditions, be sure to specify the operand size. - If the quadword access is specified and the data value is included in the match conditions, the upper and lower 32 bits of 64-bit data are each compared with the contents of both the match data setting register and the match data mask setting register. - The OCBI instruction is handled as longword write access without the data value, and the PREF, OCBP, and OCBWB instructions are handled as longword read access without the data value. Therefore, do not include the data value in the match conditions for these instructions. ## 29.2.2 Match Operation Setting Registers 0 and 1 (CRR0 and CRR1) CRR0 and CRR1 are readable/writable 32-bit registers which specify the operation to be executed when channels 0 and 1 satisfy the match condition, respectively. The following operations can be set in the CRR0 and CRR1 registers: (1) breaking at a desired timing for the instruction fetch cycle and (2) requesting a break. #### CRR0 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----| | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | [ | I | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | 1 | _ | РСВ | BIE | | Initial value : | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | | | | Initial | | | |----------|-------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 14 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 13 | _ | 1 | R | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 12 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | PCB | 0 | R/W | PC Break Select | | | | | | Specifies either before or after instruction execution as<br>the break timing for the instruction fetch cycle. This bit<br>is invalid for breaks other than the ones for the<br>instruction fetch cycle. | | | | | | 0: Sets the PC break before instruction execution. | | | | | | 1: Sets the PC break after instruction execution. | | 0 | BIE | 0 | R/W | Break Enable | | | | | | Specifies whether or not to request a break when the match condition is satisfied for the channel. | | | | | | 0: Does not request a break. | | | | | | 1: Requests a break. | | | <del></del> | | | | ## • CRR1 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----| | | | | _ | | _ | | | | _ | _ | | | _ | _ | _ | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | - | _ | _ | _ | _ | _ | - | _ | _ | _ | | _ | _ | РСВ | BIE | | Initial value : | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 14 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 13 | _ | 1 | R | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 12 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | PCB | 0 | R/W | PC Break Select | | | | | | Specifies either before or after instruction execution as<br>the break timing for the instruction fetch cycle. This bit<br>is invalid for breaks other than ones for the instruction<br>fetch cycle. | | | | | | 0: Sets the PC break before instruction execution. | | | | | | 1: Sets the PC break after instruction execution. | | 0 | BIE | 0 | R/W | Break Enable | | | | | | Specifies whether or not to request a break when the match condition is satisfied for the channel. | | | | | | 0: Does not request a break. | | - | | | | 1: Requests a break. | ## 29.2.3 Match Address Setting Registers 0 and 1 (CAR0 and CAR1) CAR0 and CAR1 are readable/writable 32-bit registers specifying the virtual address to be included in the break conditions for channels 0 and 1, respectively. #### • CAR0 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | C | A | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | ( | CA | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------| | 31 to 0 | CA | Undefined | R/W | Compare Address | | | | | | Specifies the address to be included in the break conditions. | | | | | | When the operand bus has been specified using the CBR0 register, specify the SAB address in CA[31:0]. | ### CAR1 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | C | A | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | ( | CA | | | | | | | | | Initial value : | _ | _ | | | _ | _ | | _ | _ | _ | | | _ | _ | | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------| | 31 to 0 | CA | Undefined | R/W | Compare Address | | | | | | Specifies the address to be included in the break conditions. | | | | | | When the operand bus has been specified using the CBR1 register, specify the SAB address in CA[31:0]. | ## 29.2.4 Match Address Mask Setting Registers 0 and 1 (CAMR0 and CAMR1) CMAR0 and CMAR1 are readable/writable 32-bit registers which specify the bits to be masked among the address bits specified by using the match address setting register of the corresponding channel. (Set the bits to be masked to 1.) ### CAMR0 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | C | ٩M | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | C | AM | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W· | D/M | D/M | D/M | D/M | D/M | D/M | R/W | RΛΛ | D/M | RΛΛ | D/M | D/M | D/M | D/M | D/M | D/M | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | CAM | Undefined | R/W | Compare Address Mask | | | | | | Specifies the bits to be masked among the address bits which are specified using the CAR0 register. (Set the bits to be masked to 1.) | | | | | | Address bits CA[n] are included in the break condition. | | | | | | 1: Address bits CA[n] are masked and not included in the break condition. | | | | | | [n] = any values from 31 to 0 | ### • CAMR1 | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | C | ٩M | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | C | AM | | | | | | | | | Initial value : | _ | _ | | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | CAM | Undefined | R/W | Compare Address Mask | | | | | | Specifies the bits to be masked among the address bits which are specified using the CAR1 register. (Set the bits to be masked to 1.) | | | | | | Address bits CA[n] are included in the break condition. | | | | | | <ol> <li>Address bits CA[n] are masked and not included in<br/>the break condition.</li> </ol> | | | | | | [n] = any values from 31 to 0 | ## 29.2.5 Match Data Setting Register 1 (CDR1) CDR1 is a readable/writable 32-bit register which specifies the data value to be included in the break conditions for channel 1. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | C | D | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | C | D | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|----------------------------------------------------------------------------------------------------------| | 31 to 0 | CD | Undefined | R/W | Compare Data Value | | | | | | Specifies the data value to be included in the break conditions. | | | | | | When the operand bus has been specified using the CBR1 register, specify the SDB data value in CD[31:0]. | **Table 29.3 Settings for Match Data Setting Register** | Bus and Size Selected Using CBR1 | CD[31:24] | CD[23:16] | CD[15:8] | CD[7:0] | |----------------------------------|----------------|----------------|---------------|--------------| | Operand bus (byte) | Don't care | Don't care | Don't care | SDB7 to SDB0 | | Operand bus (word) | Don't care | Don't care | SDB15 to SDB8 | SDB7 to SDB0 | | Operand bus (longword) | SDB31 to SDB24 | SDB23 to SDB16 | SDB15 to SDB8 | SDB7 to SDB0 | Notes: 1. If the data value is included in the match conditions, be sure to specify the operand size. - 2. The OCBI instruction is handled as longword write access without the data value, and the PREF, OCBP, and OCBWB instructions are handled as longword read access without the data value. Therefore, do not include the data value in the match conditions for these instructions. - 3. If the quadword access is specified and the data value is included in the match conditions, the upper and lower 32 bits of 64-bit data are each compared with the contents of both the match data setting register and match data mask setting register. ### 29.2.6 Match Data Mask Setting Register 1 (CDMR1) CDMR1 is a readable/writable 32-bit register which specifies the bits to be masked among the data value bits specified using the match data setting register. (Set the bits to be masked to 1.) | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | CI | DM | | | | | | | | | Initial value : | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R/W | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | С | DM | | | | | | | | | Initial value : | _ | _ | _ | | _ | _ | _ | _ | | _ | _ | | _ | _ | _ | | | R/W: | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | CDM | Undefined | R/W | Compare Data Value Mask | | | | | | Specifies the bits to be masked among the data value bits specified using the CDR1 register. (Set the bits to be masked to 1.) | | | | | | Data value bits CD[n] are included in the break condition. | | | | | | 1: Data value bits CD[n] are masked and not included in the break condition. | | | | | | [n] = any values from 31 to 0 | ## 29.2.7 Execution Count Break Register 1 (CETR1) CETR1 is a readable/writable 32-bit register which specifies the number of the channel hits before a break occurs. A maximum value of $2^{12}-1$ can be specified. When the execution count value is included in the match conditions by using the match condition setting register, the value of this register is decremented by one every time the channel is hit. When the channel is hit after the register value reaches H'001, a break occurs. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | _ | _ | _ | _ | _ | | _ | _ | _ | | | _ | | | _ | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | - | | | | | | С | ET | | | | | | | Initial value : | 0 | 0 | 0 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | R/W: | R | R | R | R | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------| | 31 to 12 | ! — | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 to 0 | CET | Undefined | R/W | Execution Count | | | | | | Specifies the execution count to be included in the break conditions. | ### 29.2.8 Channel Match Flag Register (CCMFR) CCMFR is a readable/writable 32-bit register which indicates whether or not the match conditions have been satisfied for each channel. When a channel match condition has been satisfied, the corresponding flag bit is set to 1. To clear the flags, write the data containing value 0 for the bits to be cleared and value 1 for the other bits to this register. (The logical AND between the value which has been written and the current register value is actually written to the register.) Sequential operation using multiple channels is available by using these match flags. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----| | | | _ | _ | _ | | | _ | _ | _ | | _ | _ | _ | _ | _ | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | D'1 | 45 | | 40 | 40 | | 40 | • | • | _ | • | _ | | • | • | | • | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | MF1 | MF0 | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | R/W | | | | Initial | | | |---------|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 to 2 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | MF1 | 0 | R/W | Channel 1 Condition Match Flag | | | | | | This flag is set to 1 when the channel 1 match condition has been satisfied. To clear the flag, write 0 to this bit. | | | | | | 0: Channel 1 match condition has not been satisfied. | | | | | | 1: Channel 1 match condition has been satisfied. | | 0 | MF0 | 0 | R/W | Channel 0 Condition Match Flag | | | | | | This flag is set to 1 when the channel 0 match condition has been satisfied. To clear the flag, write 0 to this bit. | | | | | | 0: Channel 0 match condition has not been satisfied. | | | | | | 1: Channel 0 match condition has been satisfied. | ## 29.2.9 Break Control Register (CBCR) CBCR is a readable/writable 32-bit register which specifies whether or not to use the user break debugging support function. For details on the user break debugging support function, refer to section 29.4, User Break Debugging Support Function. | Bit : | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------| | [ | - | _ | _ | - | _ | | _ | _ | _ | _ | ı | _ | _ | _ | _ | | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit : | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | [ | _ | _ | _ | | _ | ĺ | | _ | _ | _ | | | | | _ | UBDE | | Initial value : | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|----------------------------------------------------------------------------| | 31 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | UBDE | 0 | R/W | User Break Debugging Support Function Enable | | | | | | Specifies whether or not to use the user break debugging support function. | | | | | | 0: Does not use the user break debugging support function. | | | | | | 1: Uses the user break debugging support function. | ## 29.3 Operation Description #### 29.3.1 Definition of Words Related to Accesses "Instruction fetch" refers to an access in which an instruction is fetched. For example, fetching the instruction located at the branch destination after executing a branch instruction is an instruction access. "Operand access" refers to any memory access accompanying execution of an instruction. For example, accessing an address ( $PC + disp \times 2 + 4$ ) in the instruction MOV.W@(disp,PC),Rn is an operand access. "Data" is used in contrast to "address". All types of operand access are classified into read or write access. Special care must be taken in using the following instructions. - PREF, OCBP, and OCBWB: Instructions for a read access - MOVCA.L and OCBI: Instructions for a write access - TAS.B: Instruction for a single read access or a single write access The operand access accompanying the PREF, OCBP, OCBWB, and OCBI instructions is access without the data value; therefore, do not include the data value in the match conditions for these instructions. The operand size should be defined for all types of operand access. Available operand sizes are byte, word, longword, and quadword. For operand access accompanying the PREF, OCBP, OCBWB, MOVCA.L, and OCBI instructions, the operand size is defined as longword. ### 29.3.2 User Break Operation Sequence The following describes the sequence from when the break condition is set until the user break exception handling is initiated. - 1. Specify the operand size, bus, instruction fetch/operand access, and read/write as the match conditions using the match condition setting register (CBR0 or CBR1). Specify the break address using the match address setting register (CAR0 or CAR1), and specify the address mask condition using the match address mask setting register (CAMR0 or CAMR1). To include the ASID in the match conditions, set the AIE bit in the match condition setting register and specify the ASID value by the AIV bit in the same register. To include the data value in the match conditions, set the DBE bit in the match condition setting register; specify the break data using the match data setting register (CDR1); and specify the data mask condition using the match data mask setting register (CDMR1). To include the execution count in the match conditions, set the ETBE bit of the match condition setting register; and specify the execution count using the execution count break register (CETR1). To use the sequential break, set the MFE bit of the match condition setting register; and specify the number of the first channel using the MFI bit. - 2. Specify whether or not to request a break when the match condition is satisfied and the break timing when the match condition is satisfied as a result of fetching the instruction using the match operation setting register (CRR0 or CRR1). After having set all the bits in the match condition setting register except the CE bit and the other necessary registers, set the CE bit and read the match condition setting register again. This ensures that the set values in the control registers are valid for the subsequent instructions immediately after reading the register. Setting the CE bit of the match condition setting register in the initial state after reset via the control registers may cause an undesired break. - 3. When the match condition has been satisfied, the corresponding condition match flag (MF1 or MF0) in the channel match flag register (CCMFR) is set. A break is also requested to the CPU according to the set values in the match operation setting register (CRR0 or CRR1). The CPU operates differently according to the BL bit value of the SR register: when the BL bit is 0, the CPU accepts the break request and executes the specified exception handling; and when the BL bit is 1, the CPU does not execute the exception handling. - 4. The match flags (MF1 and MF0) can be used to confirm whether or not the corresponding match condition has been satisfied. Although the flag is set when the condition is satisfied, it is not cleared automatically; therefore, write 0 to the flag bit by issuing a memory store instruction to the channel match flag register (CCMFR) in order to use the flag again. - 5. Breaks may occur virtually at the same time for channels 0 and 1. In this case, only one break request is sent to the CPU; however, the two condition match flags corresponding to these breaks may be set. - 6. While the BL bit in the SR register is 1, no break requests are accepted. However, whether or not the condition has been satisfied is determined. When the condition is determined to be satisfied, the corresponding condition match flag is set. - 7. If the sequential break conditions are set, the condition match flag is set every time the match conditions are satisfied for each channel. When the conditions have been satisfied for the first channel in the sequence but not for the second channel in the sequence, clear the condition match flag for the first channel in the sequence in order to release the first channel in the sequence from the match state. ### 29.3.3 Instruction Fetch Cycle Break - 1. If the instruction fetch cycle is set in the match condition setting register (CBR0 or CBR1), the instruction fetch cycle is handled as a match condition. To request a break upon satisfying the match condition, set the BIE bit in the match operation setting register (CRR0 or CRR1) of the corresponding channel. Either before or after executing the instruction can be selected as the break timing according to the PCB bit value. If the instruction fetch cycle is specified as a match condition, be sure to clear the LSB to 0 in the match address setting register (CAR0 or CAR1); otherwise, no break occurs. - 2. If pre-instruction-execution break is specified for the instruction fetch cycle, the break is requested when the instruction is fetched and determined to be executed. Therefore, this function cannot be used for the instructions which are fetched through overrun (i.e., the instructions fetched during branching or making transition to the interrupt routine but not executed). For priorities of pre-instruction-execution break and the other exceptions, refer to section 5, Exception Handling. If pre-instruction-execution break is specified for the delayed slot of the delayed branch instruction, the break is requested before the delayed branch instruction is executed. However, do not specify pre-instruction-execution break for the delayed slot of the RTE instruction. - 3. If post-instruction-execution break is specified for the instruction fetch cycle, the break is requested after the instruction which satisfied the match condition has been executed and before the next instruction is executed. Similar to pre-instruction-execution break, this function cannot be used for the instructions which are fetched through overrun. For priorities of post-instruction-execution break and the other exceptions, refer to section 5, Exception Handling. If post-instruction-execution break is specified for the delayed branch instruction and its delayed slot, the break does not occur until the first instruction at the branch destination. - 4. If the instruction fetch cycle is specified as the channel 1 match condition, the DBE bit of match condition setting register CBR1 becomes invalid, the settings of match data setting register CDR1 and match data mask setting register CDMR1 are ignored. Therefore, the data value cannot be specified for the instruction fetch cycle break. ### 29.3.4 Operand Access Cycle Break 1. Table 29.4 shows the relation between the operand sizes specified using the match condition setting register (CBR0 or CBR1) and the address bits to be compared for the operand access cycle break. Table 29.4 Relation between Operand Sizes and Address Bits to be Compared | Selected Operand Size | Address Bits to be Compared | |-------------------------------------|--------------------------------------------| | Quadword | Address bits A31 to A3 | | Longword | Address bits A31 to A2 | | Word | Address bits A31 to A1 | | Byte | Address bits A31 to A0 | | Operand size is not included in the | Address bits A31 to A3 for quadword access | | match conditions | Address bits A31 to A2 for longword access | | | Address bits A31 to A1 for word access | | | Address bits A31 to A0 for byte access | The above table means that if address H'00001003 is set in the match address setting register (CAR0 or CAR1), for example, the match condition is satisfied for the following access cycles (assuming that all the other conditions are satisfied): - Longword access to address H'00001000 - Word access to address H'00001002 - Byte access to address H'00001003 - 2. When the data value is included in the channel 1 match conditions: If the data value is included in the match conditions, be sure to select the quadword, longword, word, or byte as the operand size using the operand size select bit (SZ) of the match condition setting register (CBR1), and also set the match data setting register (CDR1) and the match data mask setting register (CDMR1). With these settings, the match condition is satisfied when both of the address and data conditions are satisfied. The data value and mask control for byte access, word access, and longword access should be set in bits 7 to 0, 15 to 0, and 31 to 0 in the bits CDR1 and CDMR1, respectively. For quadword access, 64-bit data is divided into the upper and lower 32-bit data units, and each unit is independently compared with the specified condition. When either the upper or lower 32-bit data unit satisfies the match condition, the match condition for the 64-bit data is determined to be satisfied. - 3. The operand access accompanying the PREF, OCBP, OCBWB, and OCBI instructions are access without the data value; therefore, if the data value is included in the match conditions for these instructions, the match conditions will never be satisfied. - 4. If the operand bus is selected, a break occurs after executing the instruction which has satisfied the conditions and immediately before executing the next instruction. However, if the data value is included in the match conditions, a break may occur after executing several instructions after the instruction which has satisfied the conditions; therefore, it is impossible to identify the instruction causing the break. If such a break has occurred for the delayed branch instruction or its delayed slot, the break does not occur until the first instruction at the branch destination. However, do not specify the operand break for the delayed slot of the RTE instruction. And if the data value is included in the match conditions, it is not allowed to set the break for the preceding the RTE instruction by one to six instructions. ### 29.3.5 Sequential Break - 1. Sequential break conditions can be specified by setting the MFE and MFI bits in the match condition setting registers (CBR0 and CBR1). (Sequential break involves two cases such that channel 0 break condition is satisfied then channel 1 break condition is satisfied, and vice versa.) To use the sequential break function, clear the MFE bit of the match condition setting register and the BIE bit of the match operation setting register of the first channel in the sequence, and set the MFE bit and specify the number of the second channel in the sequence using the MFI bit in the match condition setting register of the second channel in the sequence. If the sequential break condition is set, the condition match flag is set every time the match condition is satisfied for each channel. When the condition has been satisfied for the first channel in the sequence but not for the second channel in the sequence, clear the condition match flag for the first channel in the sequence in order to release the first channel in the sequence from the match state. - For channel 1, the execution count break condition can also be included in the sequential break conditions. - 3. If the match conditions for the first and second channels in the sequence are satisfied within a significantly short time, sequential operation may not be guaranteed in some cases, as shown below. • When the Match Condition is Satisfied at the Instruction Fetch Cycle for Both the First and Second Channels in the Sequence: | Instruction B is 0 instruction after instruction A | Equivalent to setting the same addresses; do not use this setting. | |---------------------------------------------------------------|--------------------------------------------------------------------| | Instruction B is one instruction after instruction A | Sequential operation is not guaranteed. | | Instruction B is two or more instructions after instruction A | Sequential operation is guaranteed. | • When the match condition is satisfied at the instruction fetch cycle for the first channel in the sequence whereas the match condition is satisfied at the operand access cycle for the second channel in the sequence: | Instruction B is 0 or one instruction after instruction A | Sequential operation is not guaranteed. | |---------------------------------------------------------------|-----------------------------------------| | Instruction B is two or more instructions after instruction A | Sequential operation is guaranteed. | When the match condition is satisfied at the operand access cycle for the first channel in the sequence whereas the match condition is satisfied at the instruction fetch cycle for the second channel in the sequence: | Instruction B is 0 to five instructions after instruction A | Sequential operation is not guaranteed. | |---------------------------------------------------------------|-----------------------------------------| | Instruction B is six or more instructions after instruction A | Sequential operation is guaranteed. | • When the match condition is satisfied at the operand access cycle for both the first and second channels in the sequence: | Instruction B is 0 to five instructions after instruction A | Sequential operation is not guaranteed. | |---------------------------------------------------------------|-----------------------------------------| | Instruction B is six or more instructions after instruction A | Sequential operation is guaranteed. | ### 29.3.6 Program Counter Value to be Saved When a break has occurred, the address of the instruction to be executed when the program restarts is saved in the SPC then the exception handling state is initiated. A unique instruction causing a break can be identified unless the data value is included in the match conditions. - When the instruction fetch cycle (before instruction execution) is specified as the match condition: - The address of the instruction which has satisfied the match conditions is saved in the SPC. The instruction which has satisfied the match conditions is not executed, but a break occurs instead. However, if the match conditions are satisfied for the delayed slot instruction, the address of the delayed branch instruction is saved in the SPC. - When the instruction fetch cycle (after instruction execution) is specified as the match condition: - The address of the instruction immediately after the instruction which has satisfied the match conditions is saved in the SPC. The instruction which has satisfied the match conditions is executed, then a break occurs before the next instruction. If the match conditions are satisfied for the delayed branch instruction or its delayed slot, these instructions are executed and the address of the branch destination is saved in the SPC. - When the operand access (address only) is specified as the match condition: The address of the instruction immediately after the instruction which has satisfied the break conditions is saved in the SPC. The instruction which has satisfied the match conditions are executed, then a break occurs before the next instruction. However, if the conditions are satisfied for the delayed slot, the address of the branch destination is saved in the SPC. - When the operand access (address and data) is specified as the match condition: If the data value is added to the match conditions, the instruction which has satisfied the match conditions is executed. A user break occurs before executing an instruction that is one through six instructions after the instruction which has satisfied the match conditions. The address of the instruction is saved in the SPC; thus, it is impossible to identify exactly where a break will occur. If the conditions are satisfied for the delayed slot instruction, the address of the branch destination is saved in the SPC. If a branch instruction follows the instruction which has satisfied the match conditions, a break may occur after the delayed instruction and delayed slot are executed. In this case, the address of the branch destination is also saved in the SPC. ## 29.4 User Break Debugging Support Function By using the user break debugging support function, the branch destination address can be modified when the CPU accepts the user break request. Specifically, setting the UBDE bit of break control register CBCR to 1 allows branching to the address indicated by DBR instead of branching to the address indicated by the [VBR + offset]. Figure 29.2 shows the flowchart of the user break debugging support function. Figure 29.2 Flowchart of User Break Debugging Support Function ## 29.5 User Break Examples ### Match Conditions are Specified for an Instruction Fetch Cycle: #### • Example 1-1 H'00000000 / CBCR = H'000000000 Specified conditions: Independent for channels 0 and 1 #### - Channel 0 Address: H'00000404 / Address mask: H'00000000 Bus cycle: Instruction fetch (after executing the instruction) ASID is not included in the conditions. #### - Channel 1: Address: H'00008010 / Address mask: H'00000006 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Instruction fetch (before executing instruction) ASID, data values, and execution count are not included in the conditions. With the above settings, the user break occurs after executing the instruction at address H'00000404 or before executing the instruction at address H'00008010 to H'00008016. ### Example 1-2 Register settings: CBR0 = H'40800013 / CRR0 = H'00002000 / CAR0 = H'00037226 / CRR0 = H'000037226 H'00003726 / CRR0 = H'00003726 / CRR0 = H'00003726 / CRR0 = H'00003726 / CRR0 = H'00003726 / CRR0 = H'0000376 H'00000376 / CRR0 = H'0000376 H'0000076 / CRR0 = H'0000076 / CRR0 = H'0000076 / CRR0 = H'0000076 / CRR0 = H'0000076 / CRR0 = H'0000076 / CRR0 = H' $CAMR0 = H'000000000 \ / \ CBR1 = H'C0700013 \ / \ CRR1 = H'00002001 \ / \ CAR1 = H'0003722E \ / \ AR1 = H'00002001 \ / \ CAR1 = H'0003722E \ / \ AR1 = H'00002001 \ / \ CAR1 = H'00003722E \ / \ AR1 = H'00002001 \ / \ CAR1 = H'00003722E \ / \ AR1 = H'00002001 \ / \ CAR1 = H'00003722E \ / \ AR1 = H'00002001 \ / \ CAR1 = H'00003722E \ / \ AR1 = H'00003722E \ / \ AR1 = H'00003722E \ / \ AR1 = H'00003722E \ / \ AR1 = H'00003722E \ / \ AR1 = H'000002001 \ / \ CAR1 = H'00003722E \ / \ AR1 H'0000372E H'00000372E \ / \ AR1 = H'0000372E \ / \ AR1 = H'0000372E \ / \ AR1 =$ H'00000000 / CBCR = H'00000000 Specified conditions: Channel $0 \rightarrow$ Channel 1 sequential mode #### — Channel 0 Address: H'00037226 / Address mask: H'00000000 / ASID: H'80 Bus cycle: Instruction fetch (before executing the instruction) #### — Channel 1 Address: H'0003722E / Address mask: H'00000000 / ASID: H'70 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) Data values and execution count are not included in the conditions. With the above settings, the user break occurs after executing the instruction at address H'00037226 where ASID is H'80 before executing the instruction at address H'0003722E where ASID is H'70. #### • Example 1-3 Register settings: CBR0 = H'00000013 / CRR0 = H'00002001 / CAR0 = H'00027128 / CAMR0 = H'00000000 / CBR1 = H'00000013 / CRR1 = H'00002001 / CAR1 = H'00031415 / CAMR1 = H'00000000 / CDR1 = H'00000000 / CDMR1 = H'00000000 / CETR1 = H'00000000 / CBCR = H'00000000 Specified conditions: Independent for channels 0 and 1 #### — Channel 0 Address: H'00027128 / Address mask: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) ASID is not included in the conditions. #### — Channel 1 Address: H'00031415 / Address mask: H'00000000 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) ASID, data values, and execution count are not included in the conditions. With the above settings, the user break occurs for channel 0 before executing the instruction at address H'00027128. No user break occurs for channel 1 since the instruction fetch is executed only at even addresses. ### • Example 1-4 $$\label{eq:cambon} \begin{split} & \text{Register settings: CBR0} = \text{H'40800013} \, / \, \text{CRR0} = \text{H'00002000} \, / \, \text{CAR0} = \text{H'00037226} \, / \\ & \text{CAMR0} = \text{H'00000000} \, / \, \text{CBR1} = \text{H'C0700013} \, / \, \text{CRR1} = \text{H'00002001} \, / \, \text{CAR1} = \text{H'0003722E} \, / \\ & \text{CAMR1} = \text{H'00000000} \, / \, \text{CDR1} = \text{H'000000000} \, / \, \text{CDMR1} = \text{H'000000000} \, / \, \text{CETR1} = \\ & \text{H'00000000} \, / \, \text{CBCR} = \text{H'000000000} \end{split}$$ Specified conditions: Channel $0 \rightarrow$ Channel 1 sequential mode #### — Channel 0 Address: H'00037226 / Address mask: H'00000000 / ASID: H'80 Bus cycle: Instruction fetch (before executing the instruction) #### - Channel 1 Address: H'0003722E / Address mask: H'00000000 / ASID: H'70 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) Data values and execution count are not included in the conditions. With the above settings, the user break occurs after executing the instruction at address H'00037226 where ASID is H'80 and before executing the instruction at address H'0003722E where ASID is H'70. #### Example 1-5 Register settings: CBR0 = H'00000013 / CRR0 = H'00002001 / CAR0 = H'00000500 / CAMR0 = H'00000000 / CBR1 = <math>H'00000813 / CRR1 = H'00002001 / CAR1 = H'00001000 / CAMR1 = H'00000000 / CDR1 = H'00000000 / CDMR1 = H'00000000 / CETR1 = H'00000005 / CBCR = <math>H'00000000 Specified conditions: Independent for channels 0 and 1 - Channel 0 Address: H'00000500 / Address mask: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) ASID is not included in the conditions. - Channel 1 Address: H'00001000 / Address mask: H'00000000 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000005 Bus cycle: Instruction fetch (before executing the instruction) Execution count: 5 ASID and data values are not included in the conditions. With the above settings, the user break occurs for channel 0 before executing the instruction at address H'00000500. The user break occurs for channel 1 after executing the instruction at address H'00001000 four times; before executing the instruction five times. #### • Example 1-6 $$\label{eq:cambra} \begin{split} & \text{Register settings: CBR0} = \text{H'40800013} \, / \, \text{CRR0} = \text{H'00002003} \, / \, \text{CAR0} = \text{H'00008404} \, / \\ & \text{CAMR0} = \text{H'000000FFF} \, / \, \text{CBR1} = \text{H'40700013} \, / \, \text{CRR1} = \text{H'00002001} \, / \, \text{CAR1} = \text{H'00008010} \, / \\ & \text{CAMR1} = \text{H'000000006} \, / \, \text{CDR1} = \text{H'000000000} \, / \, \text{CDMR1} = \text{H'000000000} \, / \, \text{CETR1} = \\ & \text{H'000000000} \, / \, \text{CBCR} = \text{H'000000000} \end{split}$$ Specified conditions: Independent for channels 0 and 1 — Channel 0 Address: H'00008404 / Address mask: H'00000FFF / ASID: H'80 Bus cycle: Instruction fetch (after executing the instruction) - Channel 1 Address: H'00008010 / Address mask: H'00000006 / ASID: H'70 Data: H'00000000 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Instruction fetch (before executing the instruction) Data values and execution count are not included in the conditions. With the above settings, the user break occurs after executing the instruction at address H'00008000 to H'00008FFE where ASID is H'80 or before executing the instruction at address H'00008010 to H'00008016 where ASID is H'70. ### Match Conditions are Specified for an Operand Access Cycle: ### • Example 2-1 $Register\ settings:\ CBR0 = H'40800023\ /\ CRR0 = H'00002001\ /\ CAR0 = H'00123456\ /\ CAMR0 = H'00000000\ /\ CBR1 = H'4070A025\ /\ CRR1 = H'00002001\ /\ CAR1 = H'0000A512\ /\ CDMR1 = H'00000000\ /\ CETR1 = H'00000000\ /\ CBCR = H'00000000$ Specified conditions: Independent for channels 0 and 1 - Channel 0 Address: H'00123456 / Address mask: H'00000000 / ASID: H'80 Bus cycle: Operand bus, operand access, and read (operand size is not included in the conditions.) - Channel 1 Address: H'000ABCDE / Address mask: H'000000FF / ASID: H'70 Data: H'0000A512 / Data mask: H'00000000 / Execution count: H'00000000 Bus cycle: Operand bus, operand access, write, and word size Execution count is not included in the conditions. With these settings, the user break occurs for channel 0 for the following accesses: longword read access to address H'000123454, word read access to address H'000123456, byte read access to address H'000123456 where ASID is H'80. The user break occurs for channel 1 when word H'A512 is written to address H'000ABC00 to H'000ABCFE where ASID is H'70. ## 29.6 Usage Notes - A desired break may not occur between the time when the instruction for rewriting the UBC register is executed and the time when the written value is actually reflected on the register. After the UBC register is updated, execute one of the following three methods. - A. Read the updated UBC register, and execute a branch using the RTE instruction. (It is not necessary that a branch using the RTE instruction is next to a reading UBC register.) - B. Execute the ICBI instruction for any address (including non-cacheable area). (It is not necessary that the ICBI instruction is next to a reading UBC register.) - C. Set 0(initial value) to IRMCR.R1 before updating the UBC register and update with following sequence. - 1. Write the UBC register. - 2. Read the UBC register which is updated at 1. - 3. Write the value which is read at 2 to the UBC register. Note: When two or more UBC registers are updated, executing these methods at each updating the UBC registers is not necessary. At only last updating the UBC register, execute one of these methods. - The PCB bit of the CRR0 and CRR1 registers is valid only when the instruction fetch is specified as the match condition. - If the sequential break conditions are set, the sequential break conditions are satisfied when the conditions for the first and second channels in the sequence are satisfied in this order. Therefore, if the conditions are set so that the conditions for channels 0 and 1 should be satisfied simultaneously for the same bus cycle, the sequential break conditions will not be satisfied, causing no break. - For the SLEEP instruction, do not allow the post-instruction-execution break where the instruction fetch cycle is the match condition. For the instructions preceding the SLEEP instruction by one to five instructions, do not allow the break where the operand access is the match condition. - If the user break and other exceptions occur for the same instruction, they are determined according to the specified priority. For the priority, refer to section 5, Exception Handling. If the exception having the higher priority occurs, the user break does not occur. - The pre-instruction-execution break is accepted prior to any other exception. - If the post-instruction-execution break and data access break have occurred simultaneously with the re-execution type exception (including the pre-instruction-execution break) having a higher priority, only the re-execution type exception is accepted, and no condition match flags are set. When the exception handling has finished thus clearing the exception source, and when the same instruction has been executed again, the break occurs setting the corresponding flag. - If the post-instruction-execution break or operand access break has occurred simultaneously with the completion-type exception (TRAPA) having a higher priority, then no user break occurs; however, the condition match flag is set. - When conditions have been satisfied simultaneously and independently for channels 0 and 1, resulting in identical SPC values for both of the breaks, the user break occurs only once. However, the condition match flags are set for both channels. For example, Instruction at address 110 (post-instruction-execution break for instruction fetch for channel 0) $\rightarrow$ SPC = 112, CCMFR.MF0 = 1 Instruction at address 112 (pre-instruction-execution break for instruction fetch for channel 1) → SPC = 112, CCMFR.MF1 = 1 It is not allowed to set the pre-instruction-execution break or the operand break in the delayed - It is not allowed to set the pre-instruction-execution break or the operand break in the delayed slot instruction of the RTE instruction. And if the data value is included in the match conditions of the operand break, do not set the break for the preceding the RTE instruction by one to six instructions. - If the re-execution type exception and the post-instruction-execution break are in conflict for the instruction requiring two or more execution states, then the re-execution type exception occurs. Here, the CCMFR.MF0 (or CCMFR.MF1) bit may or may not be set to 1 when the break conditions have been satisfied. # Section 30 User Debugging Interface (H-UDI) The H-UDI is a serial interface which conforms to the JTAG (IEEE 1149.1: IEEE Standard Test Access Port and Boundary-Scan Architecture) standard. The H-UDI is also used for emulator connection. ### 30.1 Features The H-UDI is a serial interface which conforms to the JTAG standard. The H-UDI is also used for emulator connection. When using an emulator, H-UDI functions should not be used. Refer to the appropriate emulator users manual for the method of connecting the emulator. The H-UDI has six pins: TCK, TMS, TDI, TDO, TRST, and ASEBRK/BRKACK. The pin functions except ASEBRK/BRKACK and serial communications protocol conform to the JTAG standard. This LSI has additional six pins for emulator connection: (AUDSYNC, AUDCK, and AUDATA3 to AUDATA0). These six pins for emulator are multiplexed with on-chip modules. And the H-UDI has one chip-mode setting pin: (MPMD). The H-UDI has two TAP controller blocks; one is for the boundary-scan test and another is H-UDI function except the boundary-scan test. The H-UDI initial state is for the boundary scan after power-on or TRST asserted. It is necessary to set H-UDI switchover command to use the H-UDI function. And the CPU cannot access the boundary scan TAP controller. Figure 30.1 shows a block diagram of the H-UDI. The H-UDI has the TAP (Test Access Port) controller and four registers (SDBPR, SDBSR, SDIR, and SDINT). SDBPR supports the JTAG bypass mode, SDBSR supports the JTAG boundary scan mode, SDIR is used for commands, and SDINT is used for H-UDI interrupts. SDIR is directly accessed from the TDI and TDO pins. The TAP controller, control registers and boundary scan TAP controller are initialized by driving the TRST pin low or by applying the TCK signal for five or more clock cycles with the TMS pin set to 1. This initialization sequence is independent of the reset pin for this LSI. Other circuits are initialized by a normal reset. Figure 30.1 H-UDI Block Diagram ## 30.2 Input/Output Pins Table 30.1 shows the pin configuration for the H-UDI. **Table 30.1 Pin Configuration** | Pin Name | Function | I/O | Description | When Not in Use | |---------------------------------------------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | TCK | Clock | Input | Functions as the serial clock input pin stipulated in<br>the JTAG standard. Data input to the H-UDI via the<br>TDI pin or data Output via the TDO pin is performed<br>in synchronization with this signal. | Open* <sup>1</sup> | | TMS | Mode | Input | Mode Select Input | Open*1 | | | | | Changing this signal in synchronization with the TCK signal determines the significance of data input via the TDI pin. Its protocol conforms to the JTAG standard (IEEE standard 1149.1). | | | TRST*2 | Reset | Input | H-UDI Reset Input | Fixed to | | | | | This signal is received asynchronously with a TCK signal. Asserting this signal resets the JTAG interface circuit. When a power is supplied, the TRST pin should be asserted for a given period regardless of whether or not the JTAG function is used, which differs from the JTAG standard. | ground or<br>connected to<br>the PRESET<br>pin*3 | | TDI | Data input | Input | Data Input | Open*1 | | | | | Data is sent to the H-UDI by changing this signal in synchronization with the TCK signal. | | | TDO | Data output | Output | Data Output | Open | | | | | Data is read from the H-UDI in synchronization with the TCK signal. | | | ASEBRK/<br>BRKACK | Emulator | I/O | Pins for an emulator | Open*1 | | AUDSYNC,<br>AUDCK,<br>AUDATA3 to<br>AUDATA0 | Emulator | Output | Pins for an emulator | Open | | MPMD | Chip-mode | Input | Selects the operation mode of this LSI, whether emulation support mode (Low level) or LSI operation mode (High level). | Open | Notes: 1. This pin is pulled up in this LSI. When using interrupts or resets via the H-UDI or emulator, the use of external pull-up resistors will not cause any problem. <sup>2.</sup> When using interrupts or resets via the H-UDI or emulator, the TRST pin should be designed so that it can be controlled independently and can be controlled to retain low level while the PRESET pin is asserted at a power-on reset. 3. This pin should be connected to ground, the PRESET, or another pin which operates in the same manner as the PRESET pin. However, when connected to a ground pin, the following problem occurs. Since the TRST pin is pulled up within this LSI, a weak current flows when the pin is externally connected to ground pin. The value of the current is determined by a resistance of the pull-up MOS for the port pin. Although this current does not affect the operation of this LSI, it consumes unnecessary power. The TCK clock or the CPG of this LSI should be set to ensure that the frequency of the TCK clock is less than the peripheral-clock frequency of this LSI. # 30.3 Boundary Scan TAP Controllers (IDCODE, EXTEST, SAMPLE/PRELOAD, and BYPASS) The H-UDI contains two separate TAP controllers: one for controlling the boundary-scan function and another for controlling the H-UDI reset and interrupt functions. Assertion of TRST, for example at power-on reset, activates the boundary-scan TAP controller and enables the boundary-scan function prescribed in the JTAG standards. Executing a switchover command to the H-UDI allows usage of the H-UDI reset and H-UDI interrupts. This LSI, however, has the following limitations: - Clock-related pins (EXTAL, XTAL, EXTAL2, and XTAL2) are out of the scope of the boundary-scan test. - Reset-related pin (PRESET) is out of the scope of the boundary-scan test. - H-UDI-related pins (TCK, TDI, TDO, TMS, TRST and MPMD) are out of the scope of the boundary-scan test. - DDRIF-related pins are out of the scope of the boundary-scan test. - XRTCTBI pin is out of the scope of the boundary-scan test. - During the boundary scan (IDCODE, EXTEST, SAMPLE/PRELOAD, BYPASS, and H-UDI switchover command), the maximum TCK signal frequency is 2 MHz. - The external controller has 8-bit access to the boundary-scan TAP controller via the H-UDI. Note: During the boundary scan, the MPMD and PRESET pins should be fixed high-level. Table 30.2 shows the commands supported by boundary-scan TAP controller. Figure 30.2 shows the sequence for switching from boundary-scan TAP controller to H-UDI. Table 30.2 Commands Supported by Boundary-Scan TAP Controller | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Description | |-------|----------|-------|-------|-------|-------|-------|-------|----------------------------| | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | IDCODE | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | BYPASS | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EXTEST | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | SAMPLE/PRELOAD | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | H-UDI (switchover command) | | Other | than abo | ove | | | | | | Setting prohibited | Figure~30.2~~Sequence~for~Switching~from~Boundary-Scan~TAP~Controller~to~H-UDI #### **30.4** Register Descriptions The H-UDI has the following registers. **Table 30.3** Register Configuration (1) | | | | | CPU Side | | | |---------------------------|---------|-----|--------------|------------------|------|--------------------------------| | Register Name | Abbrev. | R/W | P4 Address*1 | Area 7 Address*1 | Size | Initial<br>Value* <sup>2</sup> | | Instruction register | SDIR | R | H'FC11 0000 | H'1C11 0000 | 16 | H'0EFF | | Interrupt source register | SDINT | R/W | H'FC11 0018 | H'1C11 0018 | 16 | H'0000 | | Boundary scan register | SDBSR | _ | _ | _ | _ | _ | | Bypass register | SDBPR | _ | _ | _ | _ | | - Notes: 1. The P4 address is an address when accessing through P4 area in a virtual address space. The area 7 address is an address when accessing through area 7 in a physical space using the TLB. - The low level of the TRST pin or the Test-Logic-Reset state of the TAP controller initializes to these values. **Table 30.4** Register Configuration (2) | | | | | H-UDI Side | |---------------------------|---------|-----|------|-----------------------------| | Register Name | Abbrev. | R/W | Size | Initial Value*1 | | Instruction register | SDIR | R/W | 32 | H'FFFF FFFD (fixed value*2) | | Interrupt source register | SDINT | W*3 | 32 | H'0000 0000 | | Boundary scan register | SDBSR | _ | _ | _ | | Bypass register | SDBPR | R/W | 1 | Undefined | Note: - 1. The low level of the TRST pin or the Test-Logic-Reset state of the TAP controller initializes to these values. - 2. When reading via the H-UDI, the value is always H'FFFF FFFD. - 3. Only 1 can be written to the LSB by the H-UDI interrupt command. Table 30.5 Register Status in Each Processing State | Register Name | Abbrev. | Power-On Reset | Manual Reset | Sleep | |---------------------------|---------|----------------|--------------|----------| | Instruction register | SDIR | H'0EFF | Retained | Retained | | Interrupt source register | SDINT | H'0000 | Retained | Retained | Rev.1.00 Dec. 13, 2005 Page 1140 of 1286 REJ09B0158-0100 #### 30.4.1 Instruction Register (SDIR) SDIR is a 16-bit read-only register that can be read from the CPU. Commands are set via the serial input (TDI). SDIR is initialized by TRST or in the Test-Logic-Reset state and can be written by the H-UDI irrespective of the CPU mode. Operation is not guaranteed when a reserved command is set to this register. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | | | | Т | 1 | | | | _ | _ | _ | _ | _ | _ | _ | - | | Initial value: | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | D/M⋅ | B | R | R | R | B | R | B | R | R | B | R | R | R | B | R | R | | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------| | 15 to 8 | TI | 0000 1110 | R | Test Instruction Bits 7 to 0 | | | | | | 0110 xxxx: H-UDI reset negate 0111 xxxx: H-UDI reset assert 101x xxxx: H-UDI interrupt 0000 1110: Initial state | | | | | | Other than above: Setting prohibited | | | | | | Note: Though H-UDI reset asserted, CPG, watchdog/reset and part of RTC registers are not initialized. | | 7 to 0 | _ | All 1 | R | Reserved | | | | | | These bits are always read as 1. | #### **30.4.2** Interrupt Source Register (SDINT) SDINT is a 16-bit register that can be read from or written to by the CPU. Specifying an H-UDI interrupt command in SDIR via H-UDI pin (Update-IR) sets the INTREQ bit to 1. While an H-UDI interrupt command is set in SDIR, SDINT which is connected between the TDI and TDO pins can be read as a 32-bit register. In this case, the upper 16 bits will be 0 and the lower 16 bits represent the SDINT value. Only 0 can be written to the INTREQ bit by the CPU. While this bit is set to 1, an interrupt request will continue to be generated. This bit, therefore, should be cleared by the interrupt handling routine. It is initialized by TRST or in the Test-Logic-Reset state. | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|--------| | | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | - | _ | _ | INTREQ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 to 1 | _ | All 0 | R | Reserved These bits are always read as 0. The write value should always be 0. | | 0 | INTREQ | 0 | R/W | Interrupt Request | | | | | | Indicates whether or not an interrupt by an H-UDI interrupt command has occurred. Clearing this bit to 0 by the CPU cancels an interrupt request. When writing 1 to this bit, the previous value is maintained. | #### 30.4.3 Bypass Register (SDBPR) SDBPR is a one-bit register that supports the J-TAG bypass mode. When the BYPASS command is set to the boundary scan TAP controller, the TDI and TDO are connected by way of SDBPR. This register cannot be accessed from the $\overline{\text{CPU}}$ regardless of the LSI mode. Though this register is not initialized by a power-on reset and the $\overline{\text{TRST}}$ pin asserted, initialized to 0 in the Capture-DR state. #### 30.4.4 Boundary Scan Register (SDBSR) SDBSR is a shift register, located on the PAD, for controlling the input/Output pins, which supports the boundary scan mode of the JTAG standard. Using the EXTEST and SAMPLE/PRELOAD commands, a boundary-scan test complying with the JTAG standards (IEEE1149.1) can be carried out. Table 30.6 shows the correspondence between pins of this LSI and the SDBSR values. This register cannot be accessed from the CPU regardless of the LSI mode. This register is not initialized by a power-on reset and the $\overline{\text{TRST}}$ pin asserted. **Table 30.6 SDBSR Configuration** | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|-------------------------|---------|--------|--------------------|---------| | | From TDI | | 503 | DREQ0 | Output | | 524 | DACK3/IRQOUT/AUDATA3 | Output | 502 | DREQ0 | Control | | 523 | DACK3/IRQOUT/AUDATA3 | Control | 501 | DREQ0 | Input | | 522 | DACK3/IRQOUT/AUDATA3 | Input | 500 | DRAK3/CE2B/AUDSYNC | Output | | 521 | DACK2/MRESETOUT/AUDATA2 | Output | 499 | DRAK3/CE2B/AUDSYNC | Control | | 520 | DACK2/MRESETOUT/AUDATA2 | Control | 498 | DRAK3/CE2B/AUDSYNC | Input | | 519 | DACK2/MRESETOUT/AUDATA2 | Input | 497 | DRAK2/CE2A/AUDCK | Output | | 518 | DACK1/MODE1 | Output | 496 | DRAK2/CE2A/AUDCK | Control | | 517 | DACK1/MODE1 | Control | 495 | DRAK2/CE2A/AUDCK | Input | | 516 | DACK1/MODE1 | Input | 494 | DRAK1/MODE7 | Output | | 515 | DACK0/MODE0 | Output | 493 | DRAK1/MODE7 | Control | | 514 | DACK0/MODE0 | Control | 492 | DRAK1/MODE7 | Input | | 513 | DACK0/MODE0 | Input | 491 | DRAK0/MODE2 | Output | | 512 | DREQ3/INTC/AUDATA1 | Output | 490 | DRAK0/MODE2 | Control | | 511 | DREQ3/INTC/AUDATA1 | Control | 489 | DRAK0/MODE2 | Input | | 510 | DREQ3/INTC/AUDATA1 | Input | 488 | A25 | Output | | 509 | DREQ2/INTB/AUDATA0 | Output | 487 | A25 | Control | | 508 | DREQ2/INTB/AUDATA0 | Control | 486 | A25 | Input | | 507 | DREQ2/INTB/AUDATA0 | Input | 485 | STATUS0/CMT_CTR0 | Output | | 506 | DREQ1 | Output | 484 | STATUS0/CMT_CTR0 | Control | | 505 | DREQ1 | Control | 483 | STATUS0/CMT_CTR0 | Input | | 504 | DREQ1 | Input | 482 | STATUS1/CMT_CTR1 | Output | | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|------------------|---------|--------|----------|---------| | 481 | STATUS1/CMT_CTR1 | Control | 448 | A15 | Control | | 480 | STATUS1/CMT_CTR1 | Input | 447 | A15 | Input | | 479 | A22 | Output | 446 | A13 | Output | | 478 | A22 | Control | 445 | A13 | Control | | 477 | A22 | Input | 444 | A13 | Input | | 476 | A23 | Output | 443 | A12 | Output | | 475 | A23 | Control | 442 | A12 | Control | | 474 | A23 | Input | 441 | A12 | Input | | 473 | A24 | Output | 440 | A11 | Output | | 472 | A24 | Control | 439 | A11 | Control | | 471 | A24 | Input | 438 | A11 | Input | | 470 | A19 | Output | 437 | A10 | Output | | 469 | A19 | Control | 436 | A10 | Control | | 468 | A19 | Input | 435 | A10 | Input | | 467 | A20 | Output | 434 | A9 | Output | | 466 | A20 | Control | 433 | A9 | Control | | 465 | A20 | Input | 432 | A9 | Input | | 464 | A21 | Output | 431 | A8 | Output | | 463 | A21 | Control | 430 | A8 | Control | | 462 | A21 | Input | 429 | A8 | Input | | 461 | A16 | Output | 428 | A7 | Output | | 460 | A16 | Control | 427 | A7 | Control | | 459 | A16 | Input | 426 | A7 | Input | | 458 | A17 | Output | 425 | A6 | Output | | 457 | A17 | Control | 424 | A6 | Control | | 456 | A17 | Input | 423 | A6 | Input | | 455 | A18 | Output | 422 | A5 | Output | | 454 | A18 | Control | 421 | A5 | Control | | 453 | A18 | Input | 420 | A5 | Input | | 452 | A14 | Output | 419 | A4 | Output | | 451 | A14 | Control | 418 | A4 | Control | | 450 | A14 | Input | 417 | A4 | Input | | 449 | A15 | Output | 416 | A3 | Output | Rev.1.00 Dec. 13, 2005 Page 1144 of 1286 | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|----------|---------|--------|----------|---------| | 415 | A3 | Control | 382 | D24 | Control | | 414 | A3 | Input | 381 | D24 | Input | | 413 | A2 | Output | 380 | WE3/IOWR | Output | | 412 | A2 | Control | 379 | WE3/IOWR | Control | | 411 | A2 | Input | 378 | WE3/IOWR | Input | | 410 | A1 | Output | 377 | D23 | Output | | 409 | A1 | Control | 376 | D23 | Control | | 408 | A1 | Input | 375 | D23 | Input | | 407 | A0 | Output | 374 | D22 | Output | | 406 | A0 | Control | 373 | D22 | Control | | 405 | A0 | Input | 372 | D22 | Input | | 404 | D31 | Output | 371 | D21 | Output | | 403 | D31 | Control | 370 | D21 | Control | | 402 | D31 | Input | 369 | D21 | Input | | 401 | D30 | Output | 368 | D20 | Output | | 400 | D30 | Control | 367 | D20 | Control | | 399 | D30 | Input | 366 | D20 | Input | | 398 | D29 | Output | 365 | D19 | Output | | 397 | D29 | Control | 364 | D19 | Control | | 396 | D29 | Input | 363 | D19 | Input | | 395 | D28 | Output | 362 | D18 | Output | | 394 | D28 | Control | 361 | D18 | Control | | 393 | D28 | Input | 360 | D18 | Input | | 392 | D27 | Output | 359 | D17 | Output | | 391 | D27 | Control | 358 | D17 | Control | | 390 | D27 | Input | 357 | D17 | Input | | 389 | D26 | Output | 356 | D15 | Output | | 388 | D26 | Control | 355 | D15 | Control | | 387 | D26 | Input | 354 | D15 | Input | | 386 | D25 | Output | 353 | D16 | Output | | 385 | D25 | Control | 352 | D16 | Control | | 384 | D25 | Input | 351 | D16 | Input | | 383 | D24 | Output | 350 | WE2/IORD | Output | | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|----------|---------|--------|----------|---------| | 349 | WE2/IORD | Control | 316 | D5 | Control | | 348 | WE2/IORD | Input | 315 | D5 | Input | | 347 | D14 | Output | 314 | D6 | Output | | 346 | D14 | Control | 313 | D6 | Control | | 345 | D14 | Input | 312 | D6 | Input | | 344 | D13 | Output | 311 | D1 | Output | | 343 | D13 | Control | 310 | D1 | Control | | 342 | D13 | Input | 309 | D1 | Input | | 341 | D12 | Output | 308 | D2 | Output | | 340 | D12 | Control | 307 | D2 | Control | | 339 | D12 | Input | 306 | D2 | Input | | 338 | D11 | Output | 305 | D3 | Output | | 337 | D11 | Control | 304 | D3 | Control | | 336 | D11 | Input | 303 | D3 | Input | | 335 | D10 | Output | 302 | WE0/REG | Output | | 334 | D10 | Control | 301 | WE0/REG | Control | | 333 | D10 | Input | 300 | WE0/REG | Input | | 332 | D9 | Output | 299 | D0 | Output | | 331 | D9 | Control | 298 | D0 | Control | | 330 | D9 | Input | 297 | D0 | Input | | 329 | WE1 | Output | 296 | BREQ | Output | | 328 | WE1 | Control | 295 | BREQ | Control | | 327 | WE1 | Input | 294 | BREQ | Input | | 326 | D7 | Output | 293 | BACK | Output | | 325 | D7 | Control | 292 | BACK | Control | | 324 | D7 | Input | 291 | BACK | Input | | 323 | D8 | Output | 290 | R/W | Output | | 322 | D8 | Control | 289 | R/W | Control | | 321 | D8 | Input | 288 | R/W | Input | | 320 | D4 | Output | 287 | RD/FRAME | Output | | 319 | D4 | Control | 286 | RD/FRAME | Control | | 318 | D4 | Input | 285 | RD/FRAME | Input | | 317 | D5 | Output | 284 | BS | Output | Rev.1.00 Dec. 13, 2005 Page 1146 of 1286 | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|-------------|---------|--------|------------|---------| | 283 | BS | Control | 250 | PCICLK | Input | | 282 | BS | Input | 249 | GNT0/GNTIN | Output | | 281 | CS4 | Output | 248 | GNT0/GNTIN | Control | | 280 | CS4 | Control | 247 | GNT0/GNTIN | Input | | 279 | CS4 | Input | 246 | PCIRESET | Output | | 278 | RDY | Output | 245 | REQ2 | Output | | 277 | RDY | Control | 244 | REQ2 | Control | | 276 | RDY | Input | 243 | REQ2 | Input | | 275 | CS2 | Output | 242 | REQ1 | Output | | 274 | CS2 | Control | 241 | REQ1 | Control | | 273 | CS2 | Input | 240 | REQ1 | Input | | 272 | CS5 | Output | 239 | GNT2 | Output | | 271 | CS5 | Control | 238 | GNT2 | Control | | 270 | CS5 | Input | 237 | GNT2 | Input | | 269 | CS6 | Output | 236 | GNT1 | Output | | 268 | CS6 | Control | 235 | GNT1 | Control | | 267 | CS6 | Input | 234 | GNT1 | Input | | 266 | CLKOUT | Control | 233 | AD31 | Output | | 265 | CLKOUT | Output | 232 | AD31 | Control | | 264 | CS0 | Output | 231 | AD31 | Input | | 263 | CS0 | Control | 230 | REQ3 | Output | | 262 | CS0 | Input | 229 | REQ3 | Control | | 261 | CS1 | Output | 228 | REQ3 | Input | | 260 | CS1 | Control | 227 | AD30 | Output | | 259 | CS1 | Input | 226 | AD30 | Control | | 258 | ĪNTA | Output | 225 | AD30 | Input | | 257 | ĪNTA | Control | 224 | GNT3 | Output | | 256 | ĪNTA | Input | 223 | GNT3 | Control | | 255 | REQ0/REQOUT | Output | 222 | GNT3 | Input | | 254 | REQ0/REQOUT | Control | 221 | AD27 | Output | | 253 | REQ0/REQOUT | Input | 220 | AD27 | Control | | 252 | PCICLK | Output | 219 | AD27 | Input | | 251 | PCICLK | Control | 218 | AD29 | Output | | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|----------|---------|--------|----------|---------| | 217 | AD29 | Control | 184 | AD17 | Control | | 216 | AD29 | Input | 183 | AD17 | Input | | 215 | AD26 | Output | 182 | AD19 | Output | | 214 | AD26 | Control | 181 | AD19 | Control | | 213 | AD26 | Input | 180 | AD19 | Input | | 212 | AD28 | Output | 179 | AD16 | Output | | 211 | AD28 | Control | 178 | AD16 | Control | | 210 | AD28 | Input | 177 | AD16 | Input | | 209 | CBE3 | Output | 176 | AD18 | Output | | 208 | CBE3 | Control | 175 | AD18 | Control | | 207 | CBE3 | Input | 174 | AD18 | Input | | 206 | AD25 | Output | 173 | ĪRDY | Output | | 205 | AD25 | Control | 172 | ĪRDY | Control | | 204 | AD25 | Input | 171 | ĪRDY | Input | | 203 | IDSEL | Output | 170 | CBE2 | Output | | 202 | IDSEL | Control | 169 | CBE2 | Control | | 201 | IDSEL | Input | 168 | CBE2 | Input | | 200 | AD24 | Output | 167 | TRDY | Output | | 199 | AD24 | Control | 166 | TRDY | Control | | 198 | AD24 | Input | 165 | TRDY | Input | | 197 | AD21 | Output | 164 | PCIFRAME | Output | | 196 | AD21 | Control | 163 | PCIFRAME | Control | | 195 | AD21 | Input | 162 | PCIFRAME | Input | | 194 | AD23 | Output | 161 | STOP | Output | | 193 | AD23 | Control | 160 | STOP | Control | | 192 | AD23 | Input | 159 | STOP | Input | | 191 | AD20 | Output | 158 | PAR | Output | | 190 | AD20 | Control | 157 | PAR | Control | | 189 | AD20 | Input | 156 | PAR | Input | | 188 | AD22 | Output | 155 | DEVSEL | Output | | 187 | AD22 | Control | 154 | DEVSEL | Control | | 186 | AD22 | Input | 153 | DEVSEL | Input | | 185 | AD17 | Output | 152 | LOCK | Output | Rev.1.00 Dec. 13, 2005 Page 1148 of 1286 | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|----------|---------|--------|----------|---------| | 151 | LOCK | Control | 118 | AD12 | Control | | 150 | LOCK | Input | 117 | AD12 | Input | | 149 | AD15 | Output | 116 | AD10 | Output | | 148 | AD15 | Control | 115 | AD10 | Control | | 147 | AD15 | Input | 114 | AD10 | Input | | 146 | AD13 | Output | 113 | AD4 | Output | | 145 | AD13 | Control | 112 | AD4 | Control | | 144 | AD13 | Input | 111 | AD4 | Input | | 143 | PERR | Output | 110 | AD2 | Output | | 142 | PERR | Control | 109 | AD2 | Control | | 141 | PERR | Input | 108 | AD2 | Input | | 140 | SERR | Output | 107 | AD8 | Output | | 139 | SERR | Control | 106 | AD8 | Control | | 138 | SERR | Input | 105 | AD8 | Input | | 137 | AD11 | Output | 104 | AD7 | Output | | 136 | AD11 | Control | 103 | AD7 | Control | | 135 | AD11 | Input | 102 | AD7 | Input | | 134 | AD9 | Output | 101 | AD0 | Output | | 133 | AD9 | Control | 100 | AD0 | Control | | 132 | AD9 | Input | 99 | AD0 | Input | | 131 | CBE1 | Output | 98 | AD5 | Output | | 130 | CBE1 | Control | 97 | AD5 | Control | | 129 | CBE1 | Input | 96 | AD5 | Input | | 128 | AD14 | Output | 95 | AD3 | Output | | 127 | AD14 | Control | 94 | AD3 | Control | | 126 | AD14 | Input | 93 | AD3 | Input | | 125 | CBE0 | Output | 92 | AD1 | Output | | 124 | CBE0 | Control | 91 | AD1 | Control | | 123 | CBE0 | Input | 90 | AD1 | Input | | 122 | AD6 | Output | 89 | NMI | Output | | 121 | AD6 | Control | 88 | NMI | Control | | 120 | AD6 | Input | 87 | NMI | Input | | 119 | AD12 | Output | 86 | IRQ/IRL0 | Output | | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|------------------------|---------|--------|----------------------------------|---------| | 85 | IRQ/IRL0 | Control | 58 | TCLK/IOIS16 | | | 84 | IRQ/IRL0 | Input | 57 | TCLK/IOIS16 | | | 83 | IRQ/IRL1 | Output | 56 | SCIF0_TXD/HSPI_TX/<br>FWE/MODE8 | Output | | 82 | IRQ/IRL1 | Control | 55 | SCIF0_TXD/HSPI_TX/<br>FWE/MODE8 | Control | | 81 | IRQ/ĪRL1 | Input | 54 | SCIF0_TXD/HSPI_TX/<br>FWE/MODE8 | Input | | 80 | IRQ/IRL2 | Output | 53 | SCIF0_RXD/HSPI_RX/FRB | Output | | 79 | IRQ/IRL2 | Control | 52 | SCIF0_RXD/HSPI_RX/FRB | Control | | 78 | IRQ/IRL2 | Input | 51 | SCIF0_RXD/HSPI_RX/FRB | Input | | 77 | IRQ/IRL3 | Output | 50 | SCIF0_CTS/INTD/FCLE | Output | | 76 | IRQ/IRL3 | Control | 49 | SCIF0_CTS/INTD/FCLE | Control | | 75 | IRQ/IRL3 | Input | 48 | SCIF0_CTS/INTD/FCLE | Input | | 74 | IRQ/IRL4/FD4/MODE3 | Output | 47 | SCIF0_RTS/HSPI_CS/FSE | Output | | 73 | IRQ/IRL4/FD4/MODE3 | Control | 46 | SCIF0_RTS/HSPI_CS/FSE | Control | | 72 | IRQ/IRL4/FD4/MODE3 | Input | 45 | SCIF0_RTS/HSPI_CS/FSE | Input | | 71 | IRQ/IRL5/FD5/MODE4 | Output | 44 | SCIF1_SCK/MCCMD | Output | | 70 | IRQ/IRL5/FD5/MODE4 | Control | 43 | SCIF1_SCK/MCCMD | Control | | 69 | IRQ/IRL5/FD5/MODE4 | Input | 42 | SCIF1_SCK/MCCMD | Input | | 68 | IRQ/IRL6/FD6/MODE6 | Output | 41 | SCIF1_TXD/MCCLK/MODE5 | Output | | 67 | IRQ/IRL6/FD6/MODE6 | Control | 40 | SCIF1_TXD/MCCLK/MODE5 | Control | | 66 | IRQ/IRL6/FD6/MODE6 | Input | 39 | SCIF1_TXD/MCCLK/MODE5 | Input | | 65 | IRQ/IRL7/FD7 | Output | 38 | SCIF1_RXD/MCDAT | Output | | 64 | IRQ/IRL7/FD7 | Control | 37 | SCIF1_RXD/MCDAT | Control | | 63 | IRQ/IRL7/FD7 | Input | 36 | SCIF1_RXD/MCDAT | Input | | 62 | SCIF0_SCK/HSPI_CLK/FRE | Output | 35 | SIOF_TXD/HAC_SDOUT/<br>SSI_SDATA | Output | | 61 | SCIF0_SCK/HSPI_CLK/FRE | Control | 34 | SIOF_TXD/HAC_SDOUT/<br>SSI_SDATA | Control | | 60 | SCIF0_SCK/HSPI_CLK/FRE | Input | 33 | SIOF_TXD/HAC_SDOUT/<br>SSI_SDATA | Input | | 59 | TCLK/ĪOIS16 | | 32 | SIOF_RXD/HAC_SDIN/<br>SSI_SCK | Output | | Number | Pin Name | I/O* | Number | Pin Name | I/O* | |--------|---------------------------------|---------|--------|---------------|---------| | 31 | SIOF_RXD/HAC_SDIN/<br>SSI_SCK | Control | 14 | AUDATA2/FD2 | Output | | 30 | SIOF_RXD/HAC_SDIN/<br>SSI_SCK | Input | 13 | AUDATA2/FD2 | Control | | 29 | SIOF_SYNC/HAC_SYNC/<br>SSI_WS | Output | 12 | AUDATA2/FD2 | Input | | 28 | SIOF_SYNC/HAC_SYNC/<br>SSI_WS | Control | 11 | AUDATA3/FD3 | Output | | 27 | SIOF_SYNC/HAC_SYNC/<br>SSI_WS | Input | 10 | AUDATA3/FD3 | Control | | 26 | SIOF_MCLK/HAC_RES | Output | 9 | AUDATA3/FD3 | Input | | 25 | SIOF_MCLK/HAC_RES | Control | 8 | AUDCK/FALE | Output | | 24 | SIOF_MCLK/HAC_RES | Input | 7 | AUDCK/FALE | Control | | 23 | SIOF_SCK/HAC_BITCLK/<br>SSI_CLK | Output | 6 | AUDCK/FALE | Input | | 22 | SIOF_SCK/HAC_BITCLK/<br>SSI_CLK | Control | 5 | AUDSYNC/FCE | Output | | 21 | SIOF_SCK/HAC_BITCLK/<br>SSI_CLK | Input | 4 | AUDSYNC/FCE | Control | | 20 | AUDATA0/FD0 | Output | 3 | AUDSYNC/FCE | Input | | 19 | AUDATA0/FD0 | Control | 2 | ASEBRK/BRKACK | Output | | 18 | AUDATA0/FD0 | Input | 1 | ASEBRK/BRKACK | Control | | 17 | AUDATA1/FD1 | Output | 0 | ASEBRK/BRKACK | Input | | 16 | AUDATA1/FD1 | Control | | To TDO | | | 15 | AUDATA1/FD1 | Input | | | | Note: \* Control is an active-high signal. When Control is driven high, the corresponding pin is driven according to the OUT value. ### 30.5 Operation #### 30.5.1 TAP Control Figure 30.3 shows the internal states of the TAP controller. The state transitions basically conform to the JTAG standard. - State transitions occur according to the TMS value at the rising edge of the TCK signal. - The TDI value is sampled at the rising edge of the TCK signal and shifted at the falling edge of the TCK signal. - The TDO value is changed at the falling edge of the TCK signal. The TDO signal is in a Hi-Z state other than in the Shift-DR or Shift-IR state. - A transition to the Test-Logic-Reset by clearing TRST to 0 is performed asynchronously with the TCK signal. Figure 30.3 TAP Controller State Transitions #### **30.5.2** H-UDI Reset A power-on reset is generated by the SDIR command. After the H-UDI reset assert command has been sent from the H-UDI pin, sending the H-UDI reset negate command resets the CPU (see figure 30.4). The required time between the H-UDI reset assert and H-UDI reset negate commands is the same as the time for holding the reset pin low in order to reset this LSI by a power-on reset. Figure 30.4 H-UDI Reset #### 30.5.3 H-UDI Interrupt The H-UDI interrupt function generates an interrupt by setting the appropriate command in SDIR from the H-UDI. An H-UDI interrupt is a general exception/interrupt operation, resulting in branching to the VBR address. The H-UDI returns from the interrupt handling routine with a RTE instruction. When an H-UDI interrupt occurs, the exception code H'600 is stored in the interrupt event register (INTEVT). The priority level for the H-UDI interrupt can be specified by the bits 28 to 24 in INT2PRI3. An H-UDI interrupt request signal is asserted when the INTREQ bit in SDINT is set to 1 by setting the appropriate command. Since the interrupt request signal is not negated until the INTREQ bit is cleared to 0 by software, it is not possible to lose the interrupt request. While an H-UDI interrupt command is set in SDIR, SDINT is connected between the TDI and TDO pins. ## 30.6 Usage Notes - Once an SDIR command is set, it will be changed only by an assertion of the TRST signal, making the TAP controller Test-Logic-Reset state, or writing other commands from the H-UDI. - The H-UDI is used for emulator connection. Therefore, H-UDI functions cannot be used when using an emulator. - An H-UDI interrupt or an H-UDI reset can be accepted to cancel sleep mode. ## Section 31 Electrical Characteristics ## 31.1 Absolute Maximum Ratings **Table 31.1** Absolute Maximum Ratings\*1,\*2 | Item | Symbol | Value | Unit | |-------------------------------|----------------------------------|-------------------------------------------------|------| | I/O, RTC, DDRIF power supply | V <sub>DDQ</sub> | -0.3 to 4.6 | V | | voltage | $V_{\scriptscriptstyle{DD-RTC}}$ | | | | | V <sub>CCQ-DDR</sub> | -0.3 to 3.6 | | | Internal power supply voltage | $V_{_{\mathrm{DD}}}$ | -0.3 to 1.8 | V | | | $V_{\text{DD-PLL}1/2/3}$ | | | | | $V_{\text{DD-DLL1/2}}$ | | | | Input voltage | V <sub>in</sub> | $-0.3 \text{ to V}_{DDQ} + 0.3^{*3}$ | V | | | $V_{\text{in-DDR}}$ | $-0.3 \text{ to V}_{\text{CCQ-DDR}} + 0.3^{*3}$ | | | Operating temperature | T <sub>opr</sub> | -20 to 75 | °C | | | | -40 to 85*4 | | | Storage temperature | $T_{stg}$ | –55 to 125 | °C | Notes: 1. The LSI may be permanently damaged if the maximum ratings are exceeded. - 2. The LSI may be permanently damaged if any of the $\rm V_{ss}$ pins are not connected to GND. - 3. The upper limit of the input voltage must not exceed the power supply voltage. - 4. R8A77800ADBG (V) only (code "V" indicates Lead Free product). - 5. For the powering-on and powering-off sequence, see Appendix H, Turning On and Off Power Supply. - 6. It is prohibited to input signals to the following seven pins immediately after power-on reset because the initial states of these pins are port outputs. - DACK0/MODE0 (GPIO port L3 pin output) - DACK1/MODE1 (GPIO port L2 pin output) - DRAKO/MODE2 (GPIO port L1 pin output) - DRAK1/MODE7 (GPIO port L0 pin output) - DRAK2/CE2A/AUDCK (GPIO port K1 pin output) - DRAK3/CE2B/AUDSYNC (GPIO port K0 pin output) - SCIF0\_TXD/HSPI\_TX/FWE/MODE8 (GPIO port H3 pin output) RENESAS ## 31.2 DC Characteristics Table 31.2 DC Characteristics ( $T_a = -20 \text{ to } 75^{\circ}\text{C} / -40 \text{ to } 85^{\circ}\text{C}$ ) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|----------------------|------------------------------|------|------|------|------|-------------------------------------------------------------------------------------| | Power supp | oly voltage | $V_{\scriptscriptstyle DDQ}$ | 3.0 | 3.3 | 3.6 | V | Normal operation, sleep mode, | | | | | 3.0 | 3.3 | 3.6 | _ | module standby<br>mode | | | | | 2.0 | _ | 3.6 | _ | RTC backup<br>mode | | | | V <sub>DD</sub> | 1.15 | 1.25 | 1.35 | _ | Normal operation, sleep mode | | | | $V_{\text{DD-PLL1/2/3}}$ | | | | | sieep mode | | | | V <sub>DD-DLL1/2</sub> | | | | _ | | | | | $V_{\text{CCQ-DDR}}$ | 2.3 | 2.5 | 2.7 | | Normal operation, | | Reference voltage | | DDR-V <sub>REF</sub> | 1.15 | 1.25 | 1.35 | | sleep mode, DDR<br>backup mode | | Current | Normal operation | I <sub>DD</sub> | _ | 740 | 1300 | mΑ | lck = 400MHz | | dissipation | Sleep mode | | _ | _ | 530 | _ | | | | Normal operation | I <sub>DDQ</sub> | _ | 150 | 220 | _ | Ick = 400MHz | | | Sleep mode | _ | _ | _ | 90 | _ | Bck = 100MHz | | | Normal operation | $\Sigma$ I <sub>DD-PLL</sub> | _ | _ | 25 | _ | | | | | $\Sigma I_{DD-DLL}$ | _ | _ | 400 | μΑ | | | | DDR Normal operation | I <sub>CCQ-DDR</sub> | _ | _ | 530 | mA | DDRck = 160MHz | | | DDR backup mode | | _ | _ | 160 | mA | Supply only DDR I/O ( $V_{\text{CCO-DDR}} = 2.5V$ , DDR- $V_{\text{REF}} = 1.25V$ ) | | | RTC operation | I <sub>DD-RTC</sub> | | | 660 | μΑ | $V_{DD-RTC} = 3.3V$ | | | RTC backup mode | _ | _ | _ | 8 | μΑ | 32.768kHz<br>operation<br>Supply only $V_{DD-RTC}$<br>= 2.0V | | Item | | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------|------|------------------------------------|------|------------------------------------------------------------------------| | Input<br>voltage | PRESET, NMI, TRST, ASEBRK/BRKACK, SCIFO_RTS, IRQ/IRL7/FD7, IRQ/IRL6/FD6/MODE6, IRQ/IRL5/FD5/MODE4, IRQ/IRL4/FD4/MODE3, IRQ/IRL3, IRQ/IRL2, IRQ/IRL1, IRQ/IRL0 | V <sub>IH</sub> | V <sub>DDQ</sub> × 0.9 | _ | V <sub>DDQ</sub> + 0.3 | V | V <sub>DDQ</sub> = 3.0 to 3.6 V | | | DDR pins | | DDR-<br>V <sub>REF</sub> +<br>0.15 | _ | V <sub>CCQ-DDR</sub><br>+ 0.3 | | DDR-V <sub>REF</sub> = 1.15<br>to 1.35V<br>$V_{CCQ-DDR}$ = 2.3 to 2.7V | | | PCICLK | _ | V <sub>DDQ</sub> × 0.6 | _ | V <sub>DDQ</sub> + 0.3 | - | $V_{DDQ} = 3.0 \text{ to } 3.6 \text{V}$ | | | Other PCI pins | _ | V <sub>DDQ</sub> × 0.5 | _ | V <sub>DDQ</sub> + 0.3 | - | | | | Other input pins | _ | 2 | _ | V <sub>DDQ</sub> + 0.3 | | | | | PRESET, NMI, TRST, ASEBRK/BRKACK, SCIFO_RTS, IRQ/IRL7/FD7, IRQ/IRL6/FD6/MODE6, IRQ/IRL5/FD5/MODE4, IRQ/IRL4/FD4/MODE3, IRQ/IRL3, IRQ/IRL2, IRQ/IRL1, IRQ/IRL0 | V <sub>IL</sub> | -0.3 | _ | V <sub>DDQ</sub> × 0.1 | - | V <sub>DDQ</sub> = 3.0 to 3.6 V | | | DDR pins | | -0.3 | _ | DDR-<br>V <sub>REF</sub> –<br>0.15 | | DDR-V <sub>REF</sub> = 1.15<br>to 1.35V | | | PCICLK | _ | -0.3 | _ | $V_{\tiny DDQ} \times 0.2$ | - | $V_{DDQ} = 3.0 \text{ to } 3.6 \text{V}$ | | | Other PCI pins | _ | -0.3 | _ | $V_{\tiny DDQ} \times 0.3$ | - | | | | Other input pins | _ | -0.3 | _ | V <sub>DDQ</sub> × 0.2 | - | | | Item | | Symbol | Min. | Тур. | Max. | Unit | <b>Test Conditions</b> | |--------------------------|-----------------------------------------|-----------------|------|------|------|------|-----------------------------------------------------------------------| | Input leak current | DDR pins | L | _ | _ | 2 | μΑ | $V_{IN} = 0.5, V_{CCQ-DDR} -0.5V$ | | | All input pins | lin | _ | _ | 1 | _ | $V_{IN} = 0.5, V_{DDQ} -0.5V$ | | Three-state leak current | I/O, all output pins<br>(off condition) | Isti | _ | _ | 1 | μΑ | $V_{IN} = 0.5, V_{DDQ} -0.5V$ | | Output<br>voltage | PCI pins | V <sub>OH</sub> | 2.4 | _ | _ | V | $V_{DDQ} = 3.0 \text{ to } 3.6V$<br>$I_{OH} = -4\text{mA}$ | | | DDR pins | _ | 1.84 | _ | _ | _ | $ \frac{V_{CCO-DDR} = 2.3V}{I_{OH} = -7.6mA} $ | | | Other output pins | | 2.4 | _ | _ | | $V_{DDQ} = 3.0 \text{ to } 3.6V$<br>$I_{OH} = -2\text{mA}$ | | | PCI pins | V <sub>OL</sub> | _ | _ | 0.55 | _ | $V_{DDQ} = 3.0 \text{ to } 3.6V$<br>$I_{OL} = 4\text{mA}$ | | | DDR pins | _ | _ | _ | 0.54 | _ | $\overline{V_{\text{CCQ-DDR}} = 2.3V}$ $I_{\text{OL}} = 7.6\text{mA}$ | | | Other output pins | _ | _ | _ | 0.55 | _ | $V_{DDQ} = 3.0 \text{ to } 3.6V$<br>$I_{OL} = 2\text{mA}$ | | Pull-up resistance | All pins | $R_{pull}$ | 20 | 60 | 180 | kΩ | | | Pin | DDR pins | C <sub>L</sub> | _ | _ | 5 | pF | | | capacitance | Other pins | _ | _ | _ | 10 | _ | | Note: The current dissipation values are for $V_{IH}$ min = $V_{DDQ}$ -0.5 V and $V_{IL}$ max = 0.5 V with all output pins unload. **Table 31.3 Permissible Output Currents** | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------|-------------------------------------|------|------|------|-------------| | Permissible output low current (per pin; DDR pins) | I <sub>OL</sub> | _ | _ | 16 | mA | | Permissible output low current (per pin; PCI pins) | _ | | _ | 4 | | | Permissible output low current (per pin; other than DDR and PCI pins) | _ | _ | _ | 2 | | | Permissible output low current (total) | $\Sigma I_{\scriptscriptstyle{OL}}$ | _ | _ | 120 | <del></del> | | Permissible output high current (per pin; DDR pins) | -I <sub>OH</sub> | _ | _ | 16 | | | Permissible output high current (per pin; PCI pins) | | _ | _ | 4 | <u> </u> | | Permissible output high current (per pin; other than DDR and PCI pins) | | _ | _ | 2 | <u> </u> | | Permissible output high current (total) | $\Sigma - I_{OH} $ | _ | _ | 40 | | Note: To protect chip reliability, do not exceed the output current values in table 31.3. #### 31.3 AC Characteristics In principle, this LSI's input should be synchronous. Unless specified otherwise, ensure that the setup time and hold times for each input signal are observed. Table 31.4 Clock Timing | Item | | Symbol | Min. | Тур. | Max. | Unit | |---------------------|----------------------|--------|------|------|------|------| | Operating frequency | CPU, FPU, cache, TLB | f | 2 | _ | 402 | MHz | | | DDR-SDRAM bus | | 112 | _ | 164 | | | | External bus | | 2 | _ | 101 | | | | PCI bus | | DC | _ | 67 | | | | Peripheral modules | | 2.5 | _ | 51 | | | | RTC oscillator | | 32 | _ | 33 | kHz | #### 31.3.1 Clock and Control Signal Timing Table 31.5 Clock and Control Signal Timing $$(V_{DDQ} = 3.0 \text{ to } 3.6\text{V}, V_{DD} = 1.25\text{V}, T_a = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_L = 30\text{pF})$$ | Item | | Symbol | Min. | Max. | Unit | Figure | |------------------------------------------|------------------------------|------------------------|------|------|------------------|--------| | EXTAL clock input frequency | PLL1 24-times/PLL2 operation | f <sub>EX</sub> | 2 | 33.4 | MHz | • | | EXTAL clock input cycle time | | t <sub>EXcyc</sub> | 30 | 500 | ns | 31.1 | | EXTAL clock input low-level pulse width | | t <sub>EXL</sub> | 3.5 | _ | ns | 31.1 | | EXTAL clock input high-level pulse width | | t <sub>exh</sub> | 3.5 | _ | ns | 31.1 | | EXTAL clock input rise time | | t <sub>EXr</sub> | _ | 4 | ns | 31.1 | | EXTAL clock input fall time | | $\mathbf{t}_{EXf}$ | _ | 4 | ns | 31.1 | | CLKOUT clock output | PLL1/PLL2 operation | $\mathbf{f}_{OP}$ | 25 | 101 | MHz | | | CLKOUT clock output | cycle time | t <sub>CLKOUTeye</sub> | 10 | 40 | ns | 31.2 | | CLKOUT clock output | low-level pulse width | t <sub>CLKOUTL1</sub> | 1 | _ | ns | 31.2 | | CLKOUT clock output | high-level pulse width | t <sub>CLKOUTH1</sub> | 1 | _ | ns | 31.2 | | CLKOUT clock output | rise time | t <sub>CLKOUTr</sub> | _ | 3 | ns | 31.2 | | CLKOUT clock output | fall time | t <sub>CLKOUTf</sub> | _ | 3 | ns | 31.2 | | CLKOUT clock output | low-level pulse width | t <sub>CLKOUTL2</sub> | 3 | _ | ns | 31.3 | | CLKOUT clock output | high-level pulse width | t <sub>CLKOUTH2</sub> | 3 | _ | ns | 31.3 | | Power-on oscillation s | ettling time | t <sub>osc1</sub> | 18 | _ | ms | 31.4 | | Power-on oscillation s | ettling time/mode setting | toscmode | 18 | _ | ms | 31.4 | | Power-on RTC oscillate | tion settling time | t <sub>RTC-OSC</sub> | _ | 3 | S | _ | | MODEn reset setup tir | me | t <sub>MODERS</sub> | 3 | _ | t <sub>cyc</sub> | 31.5 | | MODEn reset hold tim | е | t <sub>MODERH</sub> | 0 | _ | ns | 31.5 | | PRESET assert time | | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | 31.4 | | PLL synchronization settling time | | t <sub>PLL</sub> | 200 | _ | μs | 31.6 | | TRST reset hold time | | t <sub>trstrh</sub> | 0 | | ns | 31.4 | | | | | | | | | Notes: 1. When a crystal resonator is connected to EXTAL and XTAL, the maximum frequency is 33.4MHz. when a 3rd overtone crystal resonator is used, an external tank circuit is necessary. <sup>2.</sup> The load copacitance connected to the CLKOUT pin should be a maximum of 50 pF. <sup>3.</sup> $t_{\text{\tiny cvc}}$ shows 1 cycle time of a CLKOUT clock. Figure 31.1 EXTAL Clock Input Timing Figure 31.2 CLKOUT Clock Output Timing (1) Figure 31.3 CLKOUT Clock Output Timing (2) Figure 31.4 Power-On Oscillation Settling Time Figure 31.5 MODE pins Setup/Hold Timing Figure 31.6 PLL Synchronization Settling Time #### **Control Signal Timing** 31.3.2 #### **Table 31.6 Control Signal Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | |----------------------------|--------------------|------|------|------|--------| | BREQ setup time | t <sub>BREQS</sub> | 2.5 | _ | ns | 31.7 | | BREQ hold time | t <sub>BREQH</sub> | 1.5 | _ | ns | 31.7 | | BACK delay time | t <sub>BACKD</sub> | _ | 6 | ns | 31.7 | | Bus three-state delay time | t <sub>BOFF1</sub> | _ | 12 | ns | 31.7 | | Bus buffer on time | t <sub>BON1</sub> | _ | 12 | ns | 31.7 | Figure 31.7 Control Signal Timing ## 31.3.3 Bus Timing ## **Table 31.7 Bus Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C/} - 40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Notes | |--------------------------------|---------------------|------|------|------|---------------------------------| | Address delay time | t <sub>AD</sub> | 1.5 | 6 | ns | | | BS delay time | t <sub>BSD</sub> | 1.5 | 6 | ns | | | CS delay time | t <sub>CSD</sub> | 1.5 | 6 | ns | | | R/W delay time | t <sub>RWD</sub> | 1.5 | 6 | ns | _ | | RD delay time | t <sub>RSD</sub> | 1.5 | 6 | ns | _ | | Read data setup time | t <sub>RDS</sub> | 2.5 | _ | ns | _ | | Read data hold time | t <sub>rdh</sub> | 1.5 | _ | ns | | | WE delay time (falling edge) | t <sub>wedf</sub> | _ | 6 | ns | Relative to CLKOUT falling edge | | WE delay time | t <sub>wed1</sub> | 1.5 | 6 | ns | | | Write data delay time | t <sub>wdd</sub> | 1.5 | 6 | ns | | | RDY setup time | t <sub>RDYS</sub> | 2.5 | _ | ns | | | RDY hold time | t <sub>rdyh</sub> | 1.5 | _ | ns | | | FRAME delay time | t <sub>FMD</sub> | 1.5 | 6 | ns | MPX | | IOIS16 setup time | t <sub>IO16S</sub> | 2.5 | _ | ns | PCMCIA | | IOIS16 hold time | t <sub>IO16H</sub> | 1.5 | _ | ns | PCMCIA | | IOWR delay time (falling edge) | t <sub>ICWSDF</sub> | 1.5 | 6 | ns | PCMCIA | | IORD delay time | t <sub>ICRSD</sub> | 1.5 | 6 | ns | PCMCIA | | DACK delay time | t | 1.5 | 6 | ns | | Figure 31.8 SRAM Bus Cycle: Basic Bus Cycle (No Wait) Figure 31.9 SRAM Bus Cycle: Basic Bus Cycle (One Internal Wait) Figure 31.10 SRAM Bus Cycle: Basic Bus Cycle (One Internal Wait + One External Wait) Figure 31.11 SRAM Bus Cycle: Basic Bus Cycle (No Wait, No Address Setup/Hold Time Insertion, RDS = 1, RDH = 0, WTS = 1, WTH = 1) Figure 31.12 Burst ROM Bus Cycle (No Wait) Figure 31.13 Burst ROM Bus Cycle (1st Data: One Internal Wait + One External Wait ; 2nd/3rd/4th Data: One Internal Wait) Figure 31.14 Burst ROM Bus Cycle (No Wait, No Address Setup/Hold Time Insertion, RDS = 1, RDH = 0) Figure 31.15 Burst ROM Bus Cycle (One Internal Wait + One External Wait) Figure 31.16 PCMCIA Memory Bus Cycle Figure 31.17 PCMCIA I/O Bus Cycle Figure 31.18 PCMCIA I/O Bus Cycle (TEDx = 1, THEx = 1, IW/PCIW = 1, One Internal Wait, Dynamic Bus Sizing) Figure 31.19 MPX Basic Bus Cycle: Read Figure 31.20 MPX Basic Bus Cycle: Write Figure 31.21 MPX Bus Cycle: Burst Read Figure 31.22 MPX Bus Cycle: Burst Write Figure 31.23 Byte Control SRAM Bus Cycle Figure 31.24 Byte Control SRAM Bus Cycle: Basic Read Cycle (No Wait, No Address Setup/Hold Time Insertion, RDS = 1, RDH = 0) ### 31.3.4 DDRIF Signal Timing ### **Table 31.8 DDRIF Signal Timing** ( $V_{\text{CCQ-DDR}}$ = 2.3 to 2.7V, DDR- $V_{\text{REF}}$ = 1.25V, $V_{\text{DD}}$ = 1.25V, $T_{\text{a}}$ = -20 to 75°C/-40 to 85°C, $C_{\text{L}}$ = 30pF, $R_{\text{T}}$ = 50 $\Omega$ , DLL1/2 on, fast slew rate) | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |----------------------------------------------------------------|-------------------------|-------|------|-------------------|-----------------|--------| | MCLK output cycle | t <sub>MCLK</sub> | 6.2 | 12 | ns | 31.25 | DDR320 | | | | 7.5 | 12 | _ | | DDR266 | | MCLK output high-level pulse width | t <sub>MCLKH</sub> | 0.45 | 0.55 | t <sub>MCLK</sub> | 31.25 | | | MCLK output low-level pulse width | t <sub>MCLKL</sub> | 0.45 | 0.55 | t <sub>MCLK</sub> | 31.25 | | | Address and control | t <sub>ADCTLS</sub> | 1.0 | _ | ns | 31.26,<br>31.27 | DDR320 | | signal setup time to MCLK rising edge | | 1.2 | _ | _ | 31.27 | DDR266 | | Address and control signal hold time to | t <sub>ADCTLH</sub> | 1.0 | _ | ns | 31.26,<br>31.27 | DDR320 | | MCLK rising edge | | 1.2 | _ | | 31.27 | DDR266 | | MCLK-to-MDQS skew | t <sub>RMDQS-MCLK</sub> | -0.75 | 0.75 | ns | 31.26 | DDR320 | | time (read) | | -0.8 | 0.8 | _ | | DDR266 | | MDQS-MDA skew (for DQS and associated | t <sub>RMDQSQ</sub> | _ | 0.5 | ns | | DDR320 | | MDA signals) | | _ | 0.6 | _ | | DDR266 | | Write command to first MDQS delay time (rising edge) | t <sub>wmdqss</sub> | 0.8 | 1.2 | t <sub>MCLK</sub> | 31.27 | | | MDQS falling edge<br>setup time to MCLK<br>rising edge (write) | t <sub>wdss</sub> | 0.25 | _ | t <sub>mclk</sub> | 31.27 | | | MDQS falling edge hold<br>time to MCLK rising<br>edge (write) | t <sub>wdsh</sub> | 0.25 | _ | t <sub>mclk</sub> | 31.27 | | | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |-----------------------------------------|---------------------|------|------|-------------------|--------|--------| | MDQS high-level pulse width (write) | t <sub>wmdqsh</sub> | 0.35 | _ | t <sub>MCLK</sub> | 31.27 | | | MDQS low-level pulse width (write) | t <sub>wmdqsl</sub> | 0.35 | _ | t <sub>MCLK</sub> | 31.27 | | | MDA and MDQM setup time to MDQS rising/ | t <sub>wds</sub> | 0.7 | _ | ns | 31.27 | DDR320 | | falling edge (write) | | 0.75 | _ | _ | | DDR266 | | MDA and MDQM hold time to MDQS rising/ | t <sub>wdh</sub> | 0.7 | _ | ns | 31.27 | DDR320 | | falling edge (write) | | 0.75 | _ | <del>_</del> | | DDR266 | Note: t<sub>MCLK</sub> : one MCLK cycle time Figure 31.25 MCLK Output Timing Figure 31.26 Read Timing of DDR-SDRAM (2 Burst Read) Figure 31.27 Write Timing of DDR-SDRAM (2 Burst Write) ### 31.3.5 INTC Module Signal Timing Table 31.9 INTC Module Signal Timing $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6\text{V}, V_{_{DD}} = 1.25\text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |------------------------------------------------------------|--------------------|------|------|------------------|--------|----------------------| | NMI pulse width (High) | t <sub>nmih</sub> | 5 | _ | t <sub>cyc</sub> | 31.28 | normal mode | | | | | | | | sleep mode | | NMI pulse width (Low) | t <sub>nmil</sub> | 5 | _ | t <sub>cyc</sub> | 31.28 | normal mode | | | | | | | | sleep mode | | IRQ/IRL7 to IRQ/IRL0 setup time | t <sub>IRQS</sub> | 3.5 | _ | ns | 31.29 | IRQ input | | IRQ/IRL7 to IRQ/IRL0 hold time | t <sub>IRQH</sub> | 1.5 | _ | ns | 31.29 | IRQ input | | IRQ/IRL7 to IRQ/IRL0 setup time | t <sub>IRLS</sub> | 3.5 | _ | ns | 31.29 | IRL input | | IRQ/IRL7 to IRQ/IRL0 hold time | t <sub>irlh</sub> | 1.5 | _ | ns | 31.29 | IRL input | | GPIO interrupt setup time (Port E6-E0, H1, H0, J0, K5, K4) | t <sub>GPIOS</sub> | 3.5 | _ | ns | 31.29 | GPIO interrupt input | | GPIO interrupt hold time (Port E6-E0, H1, H0, J0, K5, K4) | t <sub>GPIOH</sub> | 1.5 | _ | ns | 31.29 | GPIO interrupt input | | IRQOUT output delay time | t <sub>IRQOD</sub> | 1.5 | 6 | ns | 31.29 | IRQOUT<br>output | Note: t<sub>cyc</sub>: one CLKOUT cycle time Figure 31.28 NMI Input Timing Figure 31.29 IRQ/IRL, GPIO Interrupt Input and IRQOUT Output Timing ## 31.3.6 PCIC Module Signal Timing Table 31.10 PCIC Signal Timing (in PCIREQ/PCIGNT Non-Port Mode) (1) $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{ V}, V_{_{DD}} = 1.25 \text{ V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{ pF})$ | | | | 33 | MHz | 66 | MHz | | | |-------------------------------|-------------------------------------|------------------------------|-----|-----|-----|-----|------|--------| | Pin | Item | Symbol | Min | Max | Min | Max | Unit | Figure | | PCICLK | Clock cycle | t <sub>PCICYC</sub> | 30 | _ | 15 | 30 | ns | 31.30 | | | Clock pulse width (high) | t <sub>PCIHIGH</sub> | 11 | _ | 6 | _ | ns | 31.30 | | | Clock pulse width (low) | t <sub>PCILOW</sub> | 11 | _ | 6 | _ | ns | 31.30 | | | Clock rise time | t <sub>PCIr</sub> | _ | 4 | _ | 1.5 | ns | 31.30 | | | Clock fall time | t <sub>PCIf</sub> | _ | 4 | _ | 1.5 | ns | 31.30 | | IDSEL | Input setup time | t <sub>PCISU</sub> | 3 | _ | 3 | _ | ns | 31.32 | | | Input hold time | t <sub>PCIH</sub> | 1.5 | _ | 1.5 | _ | ns | 31.32 | | AD31-AD0 | Output data delay time | t <sub>PCIVAL</sub> | 2 | 10 | 2 | 6 | ns | 31.31 | | CBE3-CBE0 | Tri-state drive delay time | t <sub>PCION</sub> | 2 | 10 | 2 | 6 | ns | 31.31 | | PAR<br>PCIFRAME | Tri-state high-impedance delay time | t <sub>PCIOFF</sub> | 2 | 12 | 2 | 6 | ns | 31.31 | | ĪRDY | Input setup time | t <sub>PCISU</sub> | 3 | _ | 3 | _ | ns | 31.32 | | TRDY | Input hold time | $t_{\scriptscriptstylePCIH}$ | 1.5 | _ | 1.5 | _ | ns | 31.32 | | STOP | | | | | | | | | | LOCK | | | | | | | | | | DEVSEL | | | | | | | | | | PERR | | | | | | | | | | REQ0/ | Output data delay time | t <sub>PCIVAL</sub> | 2 | 10 | 2 | 6 | ns | 31.31 | | REQOUT | Tri-state drive delay time | t <sub>PCION</sub> | 2 | 10 | 2 | 6 | ns | 31.31 | | REQ3 – REQ1<br>GNT0/<br>GNTIN | Tri-state high-impedance delay time | t <sub>PCIOFF</sub> | _ | 12 | _ | 6 | ns | 31.31 | | GNT3 – GNT1 | Input setup time | t <sub>PCISU</sub> | 3 | _ | 3 | _ | ns | 31.32 | | G | Input hold time | t <sub>PCIH</sub> | 1.5 | _ | 1.5 | _ | ns | 31.32 | | SERR | Tri-state drive delay time | t <sub>PCION</sub> | 2 | 10 | 2 | 6 | ns | 31.31 | | INTA – INTD | Tri-state high-impedance delay time | t <sub>PCIOFF</sub> | 2 | 12 | 2 | 6 | ns | 31.31 | | | Input setup time | t <sub>PCISU</sub> | 3 | _ | 3 | _ | ns | 31.32 | | | Input hold time | t <sub>PCIH</sub> | 1.5 | | 1.5 | | ns | 31.32 | Figure 31.30 PCI Clock Input Timing Figure 31.31 Output Signal Timing Figure 31.32 Input Signal Timing ## 31.3.7 DMAC Module Signal Timing ## **Table 31.11 DMAC Module Signal Timing** $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$ | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |-----------------|--------------------|------|------|------|-----------|-------| | DREQ setup time | t <sub>DRQS</sub> | 2.5 | _ | ns | 31.33 | | | DREQ hold time | t <sub>DRQH</sub> | 1.5 | _ | ns | 31.33 | | | DRAK delay time | t <sub>DRAKD</sub> | 1.5 | 5.3 | ns | 31.33 | | | DACK delay time | t <sub>DACD</sub> | 1.5 | 6 | ns | 31.8 etc. | | Figure 31.33 $\overline{DREQ}$ and $\overline{DRAK}$ Timing ### 31.3.8 TMU Module Signal Timing ### **Table 31.12 TMU Module Signal Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure Notes | |--------------------------------|---------------------|------|------|-------------------|--------------| | Timer clock pulse width (High) | t <sub>TCLKWH</sub> | 4 | _ | t <sub>Pcyc</sub> | 31.34 | | Timer clock pulse width (Low) | t <sub>TCLKWL</sub> | 4 | _ | t <sub>Pcyc</sub> | 31.34 | | Timer clock rise time | t <sub>TCLKr</sub> | _ | 0.8 | t <sub>Pcyc</sub> | 31.34 | | Timer clock fall time | t <sub>TCLKf</sub> | _ | 0.8 | t <sub>Pcyc</sub> | 31.34 | Note: t<sub>Pcyc</sub>: one Pck cycle tim Figure 31.34 TCLK Input Timing ### 31.3.9 CMT Module Signal Timing ### **Table 31.13 CMT Module Signal Timing** $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF})$ | Item | Symbol | Min. | Max. | Unit | Figure | |------------------------------|--------------------|------|------|------------------|--------| | CMT_CTR output delay time | t <sub>tmd</sub> | _ | 8 | ns | 31.35 | | CMT_CTR input setup time | t <sub>ms</sub> | 5 | _ | ns | 31.35 | | CMT_CTR input hold time | t <sub>тмн</sub> | 5 | _ | ns | 31.35 | | Timer clock low level width | t <sub>TMLOW</sub> | 1.5 | _ | t <sub>cyc</sub> | 31.36 | | Timer clock high level width | t <sub>mhigh</sub> | 1.5 | _ | t <sub>cyc</sub> | 31.36 | Note: t<sub>cyc</sub>: one CLKOUT cycle time Figure 31.35 CMT Timing (1) Figure 31.36 CMT Timing (2) ### 31.3.10 SCIF Module Signal Timing ### **Table 31.14 SCIF Module Signal Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |---------------------------------------|-------------------|------|------|-------------------|--------|-------| | Input clock cycle (asynchronous) | t <sub>scyc</sub> | 4 | _ | t <sub>Pcyc</sub> | 31.37 | | | Input clock cycle (synchronous) | _ | 6 | _ | t <sub>Pcyc</sub> | 31.37 | | | Input clock pulse width | t <sub>sckw</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | 31.37 | | | Input clock rise time | t <sub>sckr</sub> | _ | 0.8 | t <sub>Pcyc</sub> | 31.37 | | | Input clock fall time | t <sub>sckf</sub> | _ | 0.8 | t <sub>Pcyc</sub> | 31.37 | | | Transfer data delay time | t <sub>TXD</sub> | 1.5 | 6 | ns | 31.38 | | | Receive data setup time (synchronous) | t <sub>RXS</sub> | 16 | _ | ns | 31.38 | | | Receive data hold time (synchronous) | t <sub>rxh</sub> | 16 | _ | ns | 31.38 | | Note: t<sub>Pcyc</sub>: one Pck cycle time Figure 31.37 SCIFn\_SCK Input Clock Timing (n = 0, 1) Figure 31.38 SCIF Channel n I/O Synchronous Mode Clock Timing (n = 0, 1) ### 31.3.11 SIOF Module Signal Timing ### **Table 31.15 SIOF Module Signal Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | |----------------------------------|--------------------|----------------------------------------------------|------|------|----------------| | SIOF_MCLK clock input cycle time | t <sub>MCYC</sub> | t <sub>pcyc</sub> * | _ | ns | 31.39 | | SIOF_MCLK input high level width | t <sub>mwh</sub> | $0.4 \times t_{\text{\tiny MCYC}}$ | _ | ns | 31.39 | | SIOF_MCLK input low level width | t <sub>mwL</sub> | $0.4 \times t_{\text{\tiny MCYC}}$ | | ns | 31.39 | | SIOF_SCK clock cycle time | t <sub>sicyc</sub> | t <sub>pcyc</sub> * | _ | ns | 31.40 to 31.44 | | SIOF_SCK output high level width | t <sub>swho</sub> | $0.4 \times t_{\text{SICYC}}$ | _ | ns | 31.40 to 31.43 | | SIOF_SCK output low level width | t <sub>swLO</sub> | $0.4 \times t_{\scriptscriptstyle \mathrm{SICYC}}$ | | ns | 31.40 to 31.43 | | SIOF_SYNC output delay time | t <sub>FSD</sub> | _ | 10 | ns | 31.40 to 31.43 | | SIOF_SCK input high level width | t <sub>swHI</sub> | $0.4 \times t_{\text{SICYC}}$ | _ | ns | 31.44 | | SIOF_SCK input low level width | t <sub>swLi</sub> | $0.4 \times t_{\text{SICYC}}$ | | ns | 31.44 | | SIOF_SYNC input setup time | t <sub>FSS</sub> | 10 | | ns | 31.44 | | SIOF_SYNC input hold time | t <sub>FSH</sub> | 10 | _ | ns | 31.44 | | SIOF_TXD output delay time | t <sub>STDD</sub> | _ | 10 | ns | 31.40 to 31.44 | | SIOF_RXD input setup time | t <sub>SRDS</sub> | 10 | _ | ns | 31.40 to 31.44 | | SIOF_RXD input hold time | t <sub>SRDH</sub> | 10 | | ns | 31.40 to 31.44 | Note: $t_{poyc}$ is a cycle time of a peripheral clock (Pck). Figure 31.39 SIOF\_MCLK Input Timing Figure 31.40 SIOF Transmission/Reception Timing (Master Mode 1, Fall Sampling) Figure 31.41 SIOF Transmission/Reception Timing (Master Mode 1, Rise Sampling) Figure 31.42 SIOF Transmission/Reception Timing (Master Mode 2, Fall Sampling) Figure 31.43 SIOF Transmission/Reception Timing (Master Mode 2, Rise Sampling) Figure 31.44 SIOF Transmission/Reception Timing (Slave Mode 1, Slave Mode 2) ## 31.3.12 HSPI Module Signal Timing ## **Table 31.16 HSPI Module Signal Timing** $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 \text{pF})$ | Item | Symbol | Min. | Max. | Unit | Figure | |----------------------------------|----------------------|------|-------|------|--------| | HSPI_CLK frequency | t <sub>SPIcyc</sub> | _ | Pck/8 | Hz | 31.45 | | HSPI clock high level width | t <sub>spihw</sub> | 60 | _ | ns | 31.45 | | HSPI clock low level width | t <sub>SPILW</sub> | 60 | _ | ns | 31.45 | | HSPI_TX setup time (master mode) | t <sub>suspitx</sub> | 20 | _ | ns | 31.45 | | HSPI_TX delay time (master mode) | t | _ | 20 | ns | 31.45 | | HSPI_TX setup time (slave mode) | t <sub>suspitx</sub> | 10 | _ | ns | 31.45 | | HSPI_TX delay time (slave mode) | t <sub>DSPITX</sub> | _ | 80 | ns | 31.45 | | HSPI_RX setup time | t <sub>SUSPIRX</sub> | 20 | _ | ns | 31.45 | | HSPI_RX hold time | t | 20 | _ | ns | 31.45 | | HSPI_CS lead time | t <sub>CSLEAD</sub> | 100 | _ | ns | 31.45 | Note: Pck : Peripheral clock frequency Figure 31.45 HSPI Data Output/Input Timing ### 31.3.13 MMCIF Module Signal Timing ## **Table 31.17 MMCIF Module Signal Timing** $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | |------------------------------|--------------------|---------------------------|------|------|--------| | MCCLK clock cycle time | t <sub>MMcyc</sub> | 50 | _ | ns | 31.46 | | MCCLK clock high level width | t <sub>mmwh</sub> | $0.4 \times t_{_{MMcyc}}$ | _ | ns | 31.46 | | MCCLK clock low level width | t <sub>mmwL</sub> | $0.4 \times t_{_{MMcyc}}$ | _ | ns | 31.46 | | MCCMD output data delay time | t <sub>mmtcd</sub> | _ | 10 | ns | 31.46 | | MCCMD input data setup time | t <sub>mmrcs</sub> | 10 | _ | ns | 31.47 | | MCCMD input data hold time | t <sub>mmrch</sub> | 10 | _ | ns | 31.47 | | MCDAT output data delay time | t <sub>mmtdd</sub> | _ | 10 | ns | 31.46 | | MCDAT input data setup time | t <sub>mmrds</sub> | 10 | _ | ns | 31.47 | | MCDAT input data hold time | t <sub>mmrdh</sub> | 10 | | ns | 31.47 | Figure 31.46 MMCIF Transmit Timing Figure 31.47 MMCIF Receive Timing ### 31.3.14 HAC Interface Module Signal Timing ### **Table 31.18 HAC Interface Module Signal Timing** $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_a} = -20 \text{ to } 75^{\circ}\text{C/} - 40 \text{ to } 85^{\circ}\text{C}, C_{_L} = 30 pF)$ | Item | Symbol | Min. | Max. | Unit | Figure | |------------------------------------|-----------------------|----------------------|------|------|--------| | HAC_RES active low pulse width | t <sub>rst_low</sub> | 1000 | _ | ns | 31.48 | | HAC_SYNC active high pulse width | t <sub>syn_High</sub> | 1000 | _ | ns | 31.49 | | HAC_SYNC delay time 1 | t <sub>SYNCD1</sub> | 0 | 15 | ns | 31.51 | | HAC_SYNC delay time 2 | t <sub>SYNCD2</sub> | 0 | 15 | ns | 31.51 | | HAC_SD_OUT delay time | t <sub>SDOUTD</sub> | 0 | 15 | ns | 31.51 | | HAC_SD_IN setup time | t <sub>sdins</sub> | 10 | _ | ns | 31.51 | | HAC_SD_IN hold time | t <sub>sdinh</sub> | 10 | _ | ns | 31.51 | | HAC_BIT_CLK input high level width | t <sub>ICL_HIGH</sub> | t <sub>Pcyc</sub> /2 | _ | ns | 31.50 | | HAC_BIT_CLK input low level width | t <sub>ICL_LOW</sub> | t <sub>Pcyc</sub> /2 | _ | ns | 31.50 | Note: t<sub>Pcyc</sub>: one Pck cycle time Figure 31.48 HAC Cold Reset Timing Figure 31.49 HAC SYNC Output Timing Figure 31.50 HAC Clock Input Timing REJ09B0158-0100 Figure 31.51 HAC Interface Module Signal Timing ### 31.3.15 SSI Interface Module Signal Timing ### Table 31.19 SSI Interface Module Signal Timing $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Notes | Figure | |------------------------------------------------|---------------------------|------|------|------|---------------|--------------| | Output cycle time | t <sub>osck</sub> | 40 | 710 | ns | output | 31.52 | | Input cycle time | t <sub>ISCK</sub> | 80 | 3300 | ns | input | 31.52 | | Input high level width/Output high level width | $t_{\rm IHC}/t_{\rm OHC}$ | 65 | _ | ns | input, output | 31.52 | | Input low level width/Output low level width | $t_{\rm ILC}/t_{\rm OLC}$ | 65 | _ | ns | input, output | 31.52 | | SSI_SCK Output rise time | t <sub>RC</sub> | _ | 60 | ns | output | 31.52 | | SSI_SDATA/WS Output delay time | t <sub>DTR</sub> | _ | 10 | ns | transmit | 31.53, 31.54 | | SSI_SDATA/WS Input setup time | t <sub>sr</sub> | 10 | _ | ns | receive | 31.55, 31.56 | | SSI_SDATA/WS Input hold time | t <sub>htr</sub> | 10 | _ | ns | receive | 31.55, 31.56 | Figure 31.52 SSI Clock Input/Output Timing Figure 31.53 SSI Transmit Timing (1) REJ09B0158-0100 Figure 31.54 SSI Transmit Timing (2) Figure 31.55 SSI Receive Timing (1) Figure 31.56 SSI Receive Timing (2) ### 31.3.16 FLCTL Module Signal Timing # **Table 31.20 FLCTL Module Signal Timing** $(V_{_{DDQ}} = 3.0 \text{ to } 3.6 \text{V}, V_{_{DD}} = 1.25 \text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30 \text{pF}, \text{No wait})$ | Item | Symbol | Min. | Max. | Unit | Figure | |-------------------------------------------|--------------------------------|------------------------------------------------------|-------------------------|------|---------------| | Command output setup time | t <sub>NCDS</sub> | $2 \times t_{_{Fcyc}} - 10$ | _ | ns | 31.57 | | Command output hold time | t <sub>NCHD</sub> | $1.5 imes t_{\scriptscriptstyle \sf Fcyc} - 5$ | _ | ns | _ | | Data output setup time | t <sub>NDOS</sub> | $0.5 imes t_{\scriptscriptstyle \sf Fcyc} - 5$ | _ | ns | 31.57, 31.58 | | Data output hold time | t <sub>NDOH</sub> | $0.5 imes t_{\scriptscriptstyle Fcyc} - 10$ | _ | ns | 31.60 | | Command to address transition time 1 | t <sub>NCDAD1</sub> | $1.5 \times t_{\scriptscriptstyle Fcyc} - 10$ | _ | ns | 31.57, 31.58 | | Command to address transition time 2 | t <sub>NCDAD2</sub> | $2 \times t_{\scriptscriptstyle Fcyc} - 10$ | _ | ns | 31.58 | | FWE cycle time | t <sub>NWC</sub> | $t_{\text{Fcyc}} - 5$ | _ | ns | 31.58, 31.60 | | FWE low pulse width | t <sub>NWP</sub> | $0.5 imes t_{\scriptscriptstyle \sf Fcyc} - 5$ | _ | ns | 31.57, 31.58, | | | | | | | 31.60, 31.61 | | FWE high pulse width | $\mathbf{t}_{_{\mathrm{NWH}}}$ | $0.5 \times t_{_{\text{Fcyc}}} - 5$ | _ | ns | 31.58, 31.60 | | Address to ready/busy transition time | t <sub>NADRB</sub> | _ | $32 \times t_{_{Pcyc}}$ | ns | 31.58, 31.59 | | Ready/busy to data read transition time 1 | t <sub>NRBDR1</sub> | $1.5 \times t_{\scriptscriptstyle Fcyc}$ | _ | ns | 31.59 | | Ready/busy to data read transition time 2 | t <sub>NRBDR2</sub> | $32 \times t_{\tiny Pcyc}$ | _ | ns | <del>-</del> | | FRE cycle time | t <sub>NSCC</sub> | $t_{\scriptscriptstyle Fcyc} - 5$ | _ | ns | _ | | FRE low pulse width | t <sub>NSP</sub> | $0.5 imes t_{\scriptscriptstyle \sf Fcyc} - 5$ | _ | ns | 31.59, 31.61 | | FRE high pulse width | t <sub>NSPH</sub> | $0.5 imes t_{\scriptscriptstyle{ extsf{Fcyc}}} - 5$ | _ | ns | 31.59 | | Read data setup time | t <sub>NRDS</sub> | 24 | | ns | 31.59, 31.61 | | Read data hold time | t <sub>NRDH</sub> | 5 | | ns | | | Data write setup time | t <sub>NDWS</sub> | $32\times t_{_{Pcyc}}$ | _ | ns | 31.59 | | Item | Symbol | Min. | Max. | Unit | Figure | |---------------------------------------------------|---------------------|------------------------------------------|------|------|--------| | Command to status read transition time | t <sub>NCDSR</sub> | $4 \times t_{\scriptscriptstyle Fcyc}$ | _ | ns | 31.60 | | Command output off to status read transition time | t <sub>NCDFSR</sub> | $3.5 \times t_{\scriptscriptstyle Fcyc}$ | _ | ns | - | | Status read setup time | t <sub>NSTS</sub> | $2.5 imes t_{\scriptscriptstyle Fcyc}$ | _ | ns | | Notes: 1. $t_{Fcyc}$ : one FLCTL clock cycle time 2. t<sub>Pcyc</sub>: one Pck cycle time Figure 31.57 Command Issue Timing of NAND-type Flash Memory Figure 31.58 Address Issue Timing of NAND-type Flash Memory Figure 31.59 Data Read Timing of NAND-type Flash Memory Figure 31.60 Data Write Timing of NAND-type Flash Memory Figure 31.61 Status Read Timing of NAND-type Flash Memory #### 31.3.17 GPIO Signal Timing # **Table 31.21 GPIO Signal Timing** $$(V_{_{DDQ}}=3.0 \text{ to } 3.6 \text{V}, \, V_{_{DD}}=1.25 \text{V}, \, T_{_a}=-20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, \, C_{_L}=30 pF)$$ | Item | Symbol | Min. | Max. | Unit | Figure | |------------------------|-------------------|------|------|------|--------| | GPIO output delay time | t <sub>IOPD</sub> | 1.5 | 6 | ns | 31.62 | | GPIO input setup time | t <sub>IOPS</sub> | 3.5 | _ | ns | 31.62 | | GPIO input hold time | t <sub>IOPH</sub> | 1.5 | _ | ns | 31.62 | Figure 31.62 GPIO Timing ### 31.3.18 H-UDI Module Signal Timing #### Table 31.22 H-UDI Module Signal Timing $$(V_{_{DDQ}} = 3.0 \text{ to } 3.6\text{V}, V_{_{DD}} = 1.25\text{V}, T_{_{a}} = -20 \text{ to } 75^{\circ}\text{C}/-40 \text{ to } 85^{\circ}\text{C}, C_{_{L}} = 30\text{pF})$$ | Item | Symbol | Min. | Max. | Unit | Figure | Notes | |--------------------------------|----------------------|------|------|-------------------|--------------|-------| | Input clock cycle | t <sub>TCKcyc</sub> | 50 | _ | ns | 31.63, 31.65 | | | Input clock pulse width (High) | t <sub>тскн</sub> | 15 | _ | ns | 31.63 | | | Input clock pulse width (Low) | t <sub>TCKL</sub> | 15 | _ | ns | 31.63 | | | Input clock rise time | t <sub>TCKr</sub> | _ | 10 | ns | 31.63 | | | Input clock fall time | t <sub>TCKf</sub> | _ | 10 | ns | 31.63 | | | ASEBRK setup time | t <sub>ASEBRKS</sub> | 10 | _ | t <sub>cyc</sub> | 31.64 | | | ASEBRK hold time | t <sub>ASEBRKH</sub> | 10 | _ | t <sub>cyc</sub> | 31.64 | | | TDI/TMS setup time | t <sub>TDIS</sub> | 15 | _ | ns | 31.65 | | | TDI/TMS hold time | t <sub>tdih</sub> | 15 | _ | ns | 31.65 | | | TDO data delay time | t <sub>TDO</sub> | 0 | 10 | ns | 31.65 | | | ASEBRK pin break pulse width | t <sub>PINBRK</sub> | 2 | _ | t <sub>Pcyc</sub> | 31.66 | | Notes: 1. t<sub>cvc</sub>: one CLKOUT cycle time 2. $t_{Pcyc}$ : one Pck cycle time Figure 31.63 TCK Input Timing Figure 31.64 PRESET Hold Timing Figure 31.65 H-UDI Data Transfer Timing Figure 31.66 ASEBRK Pin Break Timing #### 31.4 AC Characteristic Test Conditions The AC characteristic test conditions are as follows: • Input/output signal reference level: V\*/2 • Input pulse level: V<sub>sso</sub> to V\* • Input rise/fall time: 1 ns Note: $$V^*$$ : $V_{DDO}$ , $V_{CCO-DDR}$ ( $V_{DDO} = 3.0$ to 3.6V, $V_{CCO-DDR} = 2.3$ to 2.7V) The output load circuit is shown in figure 31.67 Figure 31.67 Output Load Circuit #### 31.5 **Change in Delay Time Based on Load Capacitance** Figure 31.68 is a chart showing the changes in the delay time (reference data) when a load capacitance equal to or larger than the stipulated value (30 pF) is connected to the LSI pins. When connecting an external device with a load capacitance exceeding the regulation, use the chart in figure 31.68 as reference for system design. Note that if the load capacitance to be connected exceeds the range shown in figure 31.68 the graph will not be a straight line. Figure 31.68 Load Capacitance-Delay Time # Appendix #### A. CPU Operation Mode Register (CPUOPM) The CPUOPM is used to control the CPU operation mode. This register can be read from or written to the address H'FF2F 0000 in P4 area or H'1F2F 0000 in area 7 as 32-bit size. The write value to the reserved bits should be the initial value. The operation is not guaranteed if the write value is not the initial value. The CPUOPM register should be updated by the CPU store instruction not the access from SuperHyway bus master except CPU. After the CPUOPM is updated, read CPUOPM once, and execute one of the following two methods. - 1. Execute a branch using the RTE instruction. - 2. Execute the ICBI instruction for any address (including non-cacheable area). After one of these methods are executed, it is guaranteed that the CPU runs under the updated CPUOPM value. | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|----|----|----|----|----|----|----|----|----|------|----|-------|----|----|----| | | | _ | | 1 | _ | _ | | _ | | ı | _ | _ | - | _ | 1 | _ | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ı | _ | ı | ı | - | 1 | ı | - | ı | ı | RABD | _ | INTMU | - | ı | - | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R/W | R | R/W | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 6 | _ | H'000000F | R | Reserved | | | | | | The write value must be the initial value. | | 5 | RABD | 1 | R/W | Speculative execution bit for subroutine return | | | | | | 0: Instruction fetch for subroutine return is issued<br>speculatively. When this bit is set to 0, refer to<br>Appendix C, Speculative Execution for Subroutine<br>Return. | | | | | | <ol> <li>Instruction fetch for subroutine return is not issued<br/>speculatively.</li> </ol> | | 4 | _ | 0 | R | Reserved | | | | | | The write value must be the initial value. | | 3 | INTMU | 0 | R/W | Interrupt mode switch bit | | | | | | <ol><li>SR.IMASK is not changed when an interrupt is<br/>accepted.</li></ol> | | | | | | 1: SR.IMASK is changed to the accepted interrupt level. | | 2 to 0 | _ | All 0 | R | Reserved | | | | | | The write value must be the initial value. | #### **B.** Instruction Prefetching and Its Side Effects This LSI is provided with an internal buffer for holding pre-read instructions, and always performs pre-reading. Therefore, program code must not be located in the last 64-byte area of any memory space. If program code is located in these areas, a bus access for instruction prefetch may occur exceeding the memory areas boundary. A case in which this is a problem is shown below. Figure B.1 Instruction Prefetch Figure B.1 presupposes a case in which the instruction (ADD) indicated by the program counter (PC) and the address H'04000002 instruction prefetch are executed simultaneously. It is also assumed that the program branches to an area other than area 1 after executing the following JMP instruction and delay slot instruction. In this case, a bus access (instruction prefetch) to area 1 may unintentionally occur from the programming flow. #### **Instruction Prefetch Side Effects:** - 1. It is possible that an external bus access caused by an instruction prefetch may result in misoperation of an external device, such as a FIFO, connected to the area concerned. - 2. If there is no device to reply to an external bus request caused by an instruction prefetch, hangup will occur. #### Remedies: - 1. These illegal instruction fetches can be avoided by using the MMU. - 2. The problem can be avoided by not locating program code in the last 64 bytes of any area. #### C. Speculative Execution for Subroutine Return The SH-4A has the mechanism to issue an instruction fetch speculatively when returning from subroutine. By issueing an instruction fetch speculatively, the execution cycles to return from subroutine may be shortened. This function is enabled by setting 0 to the bit 5 (RABD) of CPU Operation Mode register (CPUOPM). But this speculative instruction fetch may issue the access to the address that should not be accessed from the program. Therefore a bus access to an unexpected area or an internal instruction address error may cause a problem. As for the effect of this bus access to unexpected memory area, refer to Appendix B, Instruction Prefetch Side Effects:. Usage Condition: When the speculative execution for subroutine return is enabled, the RTS instruction should be used to return to the address set in PR by the JSR, BSR or BSRF instructions. It can prevent the access to unexpected address and avoid the problem. ### D. Register Address Map The address map gives information on the on-chip I/O registers. The below listed address is the big endian byte order. When registers consist of 16 or 32 bits, the addresses of the MSBs are given. Access size indicates the number of bits. Note: Access to reserved addresses and access with under access size are prohibited. Since operation or continued operation is not guaranteed, do not attempt such access. Legend: The initial value "x" means undefined or depends on the setting of the external pins. For details, refer to the each module section. #### H-UDI (H'FC00 0000-H'FC7F FFFF; 8M bytes) | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------|--------------|---------------|-----|----------------|--------| | H'FC00 0000 to<br>H'FC10 FFFF | Reserved<br>(1,114,112 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------|--------------|---------------|-----|----------------|--------| | H'FC11 0000 | Instruction register | SDIR | H'0EFF | R | 16 | H-UDI | | H'FC11 0018 | Interrupt source register | SDINT | H'0000 | R/W | 16 | H-UDI | | H'FC11 001A to<br>H'FC7F FFFF | Reserved<br>(7,274,470 bytes) | _ | _ | _ | _ | _ | # DMAC (H'FC80 0000-H'FCFF FFFF; 8M bytes) | Physical | | | | | Access | | |----------------|-------------------------|--------------|---------------|-----|--------|--------| | Address | Register Name | Abbreviation | Initial Value | R/W | Size | Module | | H'FC80 0000 to | Reserved (32,768 bytes) | _ | _ | _ | _ | _ | | H'FC80 7FFF | | | | | | | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------|--------------|---------------|-----|----------------|--------| | H'FC80 8000 to<br>H'FC80 801F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FC80 8020 | DMA source address register 0 | SAR0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8024 | DMA destination address register 0 | DAR0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8028 | DMA transfer count register 0 | TCR0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 802C | DMA channel control register 0 | CHCR0 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8030 | DMA source address register 1 | SAR1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8034 | DMA destination address register 1 | DAR1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8038 | DMA transfer count register 1 | TCR1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 803C | DMA channel control register 1 | CHCR1 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8040 | DMA source address register 2 | SAR2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8044 | DMA destination address register 2 | DAR2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8048 | DMA transfer count register 2 | TCR2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 804C | DMA channel control register 2 | CHCR2 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8050 | DMA source address register 3 | SAR3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8054 | DMA destination address register 3 | DAR3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8058 | DMA transfer count register 3 | TCR3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 805C | DMA channel control register 3 | CHCR3 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8060 | DMA operation register0 | DMAOR0 | H'0000 | R/W | 16 | DMAC | | H'FC80 8062 to<br>H'FC80 806F | Reserved (14 bytes) | | | _ | | _ | | H'FC80 8070 | DMA source address register 4 | SAR4 | H'xxxx xxxx | R/W | 32 | DMAC | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------|--------------|---------------|-----|----------------|--------| | H'FC80 8074 | DMA destination address register 4 | DAR4 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8078 | DMA transfer count register 4 | TCR4 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 807C | DMA channel control register 4 | CHCR4 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8080 | DMA source address register 5 | SAR5 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8084 | DMA destination address register 5 | DAR5 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8088 | DMA transfer count register 5 | TCR5 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 808C | DMA channel control register 5 | CHCR5 | H'4000 0000 | R/W | 32 | DMAC | | H'FC80 8090 to<br>H'FC80 80FF | Reserved (112 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------------|--------------|---------------|-----|----------------|--------| | H'FC80 8100 to<br>H'FC80 811F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FC80 8120 | DMA source address register B 0 | SARB0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8124 | DMA destination address register B 0 | DARB0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8128 | DMA transfer count register B 0 | TCRB0 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 812C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC80 8130 | DMA source address register B 1 | SARB1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8134 | DMA destination address register B 1 | DARB1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8138 | DMA transfer count register B 1 | TCRB1 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 813C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC80 8140 | DMA source address register B 2 | SARB2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8144 | DMA destination address register B 2 | DARB2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8148 | DMA transfer count register B 2 | TCRB2 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 814C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC80 8150 | DMA source address register B 3 | SARB3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8154 | DMA destination address register B 3 | DARB3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 8158 | DMA transfer count register B 3 | TCRB3 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC80 815C to<br>H'FC80 8FFF | Reserved (3,748 bytes) | _ | _ | _ | _ | _ | | Physical | | | | | Access | | |-------------------------------|----------------------------------|--------------|---------------|-----|--------|--------| | Address | Register Name | Abbreviation | Initial Value | R/W | Size | Module | | H'FC80 9000 | DMA extended resource selector 0 | DMARS0 | H'0000 | R/W | 16 | DMAC | | H'FC80 9004 | DMA extended resource selector 1 | DMARS1 | H'0000 | R/W | 16 | DMAC | | H'FC80 9008 | DMA extended resource selector 2 | DMARS2 | H'0000 | R/W | 16 | DMAC | | H'FC80 900A to<br>H'FC80 7FFF | Reserved (61,430 bytes) | _ | _ | | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------------|--------------|---------------|-----|----------------|--------| | H'FC81 8000 to<br>H'FC81 801F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FC81 8020 | DMA source address register 6 | SAR6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8024 | DMA destination address register 6 | DAR6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8028 | DMA transfer count register 6 | TCR6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 802C | DMA channel control register 6 | CHCR6 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8030 | DMA source address register 7 | SAR7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8034 | DMA destination address register 7 | DAR7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8038 | DMA transfer count register 7 | TCR7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 803C | DMA channel control register 7 | CHCR7 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8040 | DMA source address register 8 | SAR8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8044 | DMA destination address register 8 | DAR8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8048 | DMA transfer count register 8 | TCR8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 804C | DMA channel control register 8 | CHCR8 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8050 | DMA source address register 9 | SAR9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8054 | DMA destination address register 9 | DAR9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8058 | DMA transfer count register 9 | TCR9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 805C | DMA channel control register 9 | CHCR9 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8060 | DMA operation register1 | DMAOR1 | H'0000 | R/W | 16 | DMAC | | H'FC81 8062 to<br>H'FC81 806F | Reserved (14 bytes) | _ | _ | _ | _ | _ | | H'FC81 8070 | DMA source address register 10 | SAR10 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8074 | DMA destination address register 10 | DAR10 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8078 | DMA transfer count register 10 | TCR10 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 807C | DMA channel control register 10 | CHCR10 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8080 | DMA source address register 11 | SAR11 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8084 | DMA destination address register 11 | DAR11 | H'xxxx xxxx | R/W | 32 | DMAC | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------|--------------|----------------|-------|----------------|--------| | Audress | Register Name | Appreviation | IIIIIIai vaiue | IT/VV | Size | Module | | H'FC81 8088 | DMA transfer count register 11 | TCR11 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 808C | DMA channel control register 11 | CHCR11 | H'4000 0000 | R/W | 32 | DMAC | | H'FC81 8090 to<br>H'FC81 80FF | Reserved (112 bytes) | _ | _ | _ | _ | | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------------|--------------|---------------|-----|----------------|--------| | H'FC81 8100 to<br>H'FC81 811F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FC81 8120 | DMA source address register B 6 | SARB6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8124 | DMA destination address register B 6 | DARB6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8128 | DMA transfer count register B 6 | TCRB6 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 812C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC81 8130 | DMA source address register B 7 | SARB7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8134 | DMA destination address register B 7 | DARB7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8138 | DMA transfer count register B 7 | TCRB7 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 813C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC81 8140 | DMA source address register B 8 | SARB8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8144 | DMA destination address register B 8 | DARB8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8148 | DMA transfer count register B 8 | TCRB8 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 814C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FC81 8150 | DMA source address register B 9 | SARB9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8154 | DMA destination address register B 9 | DARB9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 8158 | DMA transfer count register<br>B 9 | TCRB9 | H'xxxx xxxx | R/W | 32 | DMAC | | H'FC81 815C to<br>H'FCFF FFFF | Reserved (8,289,956 bytes) | _ | _ | _ | _ | _ | ### PCI Memory (H'FD00 0000-H'FDFF FFFF; 16M bytes External Memory Area) | Physical | | | | | Access | | |-------------------------------|---------------------------------------|--------------|---------------|-----|--------|--------| | Address | Register Name | Abbreviation | Initial Value | R/W | Size | Module | | H'FD00 0000 to<br>H'FDFF FFFF | PCI memory space 0 (16,777,216 bytes) | _ | _ | _ | _ | _ | # PCIC (H'FE00 0000-H'FE3F FFFF; 4M bytes) 'R/W' indicates read/write access from the SuperHyway bus. | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-----------------------------|--------------|---------------|-----|----------------|--------| | H'FE00 0000 to<br>H'FE00 0007 | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FE00 0008 | PCI enable control register | PCIECR | H'0000 0000 | R/W | 32 | PCIC | | H'FE00 000C to<br>H'FE03 FFFF | Reserved (262,132 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------------|--------------|---------------|-----|----------------|--------| | H'FE04 0000 | PCI device ID register | PCIDID | H'0002 | R | 16 | PCIC | | H'FE04 0002 | PCI vendor ID register | PCIVID | H'1912 | R | 16 | PCIC | | H'FE04 0004 | PCI status register | PCISTATUS | H'0290 | R/W | 16 | PCIC | | H'FE04 0006 | PCI command register | PCICMD | H'0080 | R/W | 16 | PCIC | | H'FE04 0008 | PCI base class code register | PCIBCC | H'00 | R/W | 8 | PCIC | | H'FE04 0009 | PCI sub class code register | PCISUB | H'00 | R/W | 8 | PCIC | | H'FE04 000A | PCI program interface register | PCIPIF | H'00 | R/W | 8 | PCIC | | H'FE04 000B | PCI revision ID register | PCIRID | H'00 | R | 8 | PCIC | | H'FE04 000C | PCI BIST register | PCIBIST | H'00 | R | 8 | PCIC | | H'FE04 000D | PCI header type register | PCIHDR | H'00 | R | 8 | PCIC | | H'FE04 000E | PCI latency timer register | PCILTM | H'00 | R/W | 8 | PCIC | | H'FE04 000F | PCI cacheline size register | PCICLS | H'20 | R | 8 | PCIC | | H'FE04 0010 | PCI I/O base address register | PCIIBAR | H'0000 0001 | R/W | 32 | PCIC | | H'FE04 0014 | PCI Memory base address register 0 | PCIMBAR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0018 | PCI Memory base address register 1 | PCIMBAR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 001C to<br>H'FE04 002B | Reserved (16 bytes) | _ | _ | _ | _ | _ | | H'FE04 002C | PCI subsystem ID register | PCISID | H'0000 | R/W | 16 | PCIC | | H'FE04 002E | PCI subsystem vendor ID register | PCISVID | H'0000 | R/W | 16 | PCIC | | H'FE04 0030 to<br>H'FE04 0036 | Reserved (7 bytes) register | _ | _ | _ | _ | _ | | H'FE04 0037 | PCI capabilities pointer register | PCICP | H'40 | R | 8 | PCIC | | H'FE04 0038 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FE04 003C | PCI maximum latency register | PCIMAXLAT | H'00 | R | 8 | PCIC | | H'FE04 003D | PCI minimum grant register | PCIMINGNT | H'00 | R | 8 | PCIC | | H'FE04 003E | PCI interrupt pin register | PCIINTPIN | H'01 | R/W | 8 | PCIC | | H'FE04 003F | PCI interrupt line register | PCIINTLINE | H'00 | R/W | 8 | PCIC | | H'FE04 0040 | PCI power management capability register | PCIPMC | H'000A | R/W | 16 | PCIC | | H'FE04 0042 | PCI next item pointer register | PCINIP | H'00 | R | 8 | PCIC | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------------------------|--------------|---------------|-----|----------------|--------| | H'FE04 0043 | PCI capability ID register | PCICID | H'01 | R | 8 | PCIC | | H'FE04 0044 | PCI power consumption/dissipation data register | PCIPCDD | H'00 | R/W | 8 | PCIC | | H'FE04 0045 | PCI PMCSR bridge support extension register | PCIPMCSRBSE | H'00 | R | 8 | PCIC | | H'FE04 0046 | PCI power management control/status register | PCIPMCSR | H'0000 | R/W | 16 | PCIC | | H'FE04 0048 to<br>H'FE04 00FF | Reserved (184 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------------------------|--------------|---------------|-----|----------------|--------| | H'FE04 0100 | PCI control register | PCICR | H'0000 00xx | R/W | 32 | PCIC | | H'FE04 0104 | PCI local space register 0 | PCILSR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0108 | PCI local space register 1 | PCILSR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 010C | PCI local address register 0 | PCILAR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0110 | PCI local address register 1 | PCILAR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0114 | PCI interrupt register | PCIIR | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0118 | PCI interrupt mask register | PCIIMR | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 011C | PCI error address information register | PCIAIR | H'xxxx xxxx | R | 32 | PCIC | | H'FE04 0120 | PCI error command information register | PCICIR | H'xx00 000x | R | 32 | PCIC | | H'FE04 0124 to<br>H'FE04 012F | Reserved (12 bytes) | _ | _ | _ | _ | _ | | H'FE04 0130 | PCI arbiter interrupt register | PCIAINT | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0134 | PCI arbiter interrupt mask register | PCIAINTM | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0138 | PCI arbiter bus master information register | PCIBMIR | H'0000 00xx | R | 32 | PCIC | | H'FE04 013C to<br>H'FE04 01BF | Reserved (132 bytes) | _ | _ | _ | _ | _ | | H'FE04 01C0 | PCI PIO address register | PCIPAR | H'80xx xxxx | R/W | 32 | PCIC | | H'FE04 01C4 to<br>H'FE04 01CB | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FE04 01CC | PCI power management interrupt register | PCIPINT | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01D0 | PCI power management interrupt mask register | PCIPINTM | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01D4 to<br>H'FE04 01DF | Reserved (12 bytes) | _ | _ | _ | _ | _ | | H'FE04 01E0 | PCI memory bank register 0 | PCIMBR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01E4 | PCI memory bank mask register 0 | PCIMBMR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01E8 | PCI memory bank register 1 | PCIMBR1 | H'0000 0000 | R/W | 32 | PCIC | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------|--------------|---------------|-----|----------------|--------| | H'FE04 01EC | PCI memory bank mask register 1 | PCIMBMR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01F0 | PCI memory bank register 2 | PCIMBR2 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01F4 | PCI memory bank mask register 2 | PCIMBMR2 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01F8 | PCI I/O bank register | PCIIOBR | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 01FC | PCI I/O bank master register | PCIIOBMR | H'0000 0000 | R/W | 32 | PCIC | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | | H'FE04 0200 to<br>H'FE04 020F | Reserved (16 bytes) | _ | _ | _ | _ | _ | | H'FE04 0210 | PCI cache snoop control register 0 | PCICSCR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0200 to<br>H'FE04 020F | Reserved (16 bytes) | _ | _ | _ | _ | _ | |-------------------------------|------------------------------------|----------|-------------|-----|----|------| | H'FE04 0210 | PCI cache snoop control register 0 | PCICSCR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0214 | PCI cache snoop control register 1 | PCICSCR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0218 | PCI cache snoop address register 0 | PCICSAR0 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 021C | PCI cache snoop address register 1 | PCICSAR1 | H'0000 0000 | R/W | 32 | PCIC | | H'FE04 0220 | PCI PIO data register | PCIPDR | H'xxxx xxxx | R/W | 32 | PCIC | | H'FE04 022C to<br>H'FE04 03FF | Reserved (468 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------|--------------|---------------|-----|----------------|--------| | H'FE04 0400 to<br>H'FE3F FFFF | Reserved (3,931,136 bytes) | _ | _ | _ | _ | _ | # SuperHyway RAM (H'FE40 0000-H'FE7F FFFF; 4M bytes) | Physical | | | | | Access | | |-------------------------------|------------------------------------|--------------|---------------|-----|--------|-------------------| | Address | Register Name | Abbreviation | Initial Value | R/W | Size | Module | | H'FE40 0000 to<br>H'FE40 FFFF | Reserved (65,536 bytes) | _ | _ | _ | _ | _ | | H'FE41 0000 to<br>H'FE41 3FFF | SuperHyway RAM 0<br>(16,384 bytes) | _ | Undefined | R/W | * | SuperHyway<br>RAM | | H'FE41 4000 to<br>H'FE41 FFFF | Reserved (49,152 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------|--------------|---------------|-----|----------------|-------------------| | H'FE42 0000 to<br>H'FE42 3FFF | SuperHyway RAM 1<br>(16,384 bytes) | _ | Undefined | R/W | * | SuperHyway<br>RAM | | H'FE42 4000 to<br>H'FE7F FFFF | Reserved (4,046,848 bytes) | _ | _ | _ | _ | _ | Note: \* 8-/16-/32-/64-bit and 16-/32-byte ### DDRIF (H'FE80 0000-H'FEFF FFFF; 8M bytes) | Physical | | | | | Access | | |-------------------------------|----------------------------------|--------------|---------------|-----|--------|--------| | Address | Register Name | Abbreviation | Initial Value | R/W | Size | Module | | H'FE80 0000 to<br>H'FE80 0007 | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FE80 0008 | Memory interface mode register | MIM (1) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 000C | Memory interface mode register | MIM (2) | H'0C34 x100 | R/W | 32 | DDRIF | | H'FE80 0010 | DDR-SDRAM control register | SCR (1) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 0014 | DDR-SDRAM control register | SCR (2) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 0018 | DDR-SDRAM timing register | STR (1) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 001C | DDR-SDRAM timing register | STR (2) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 0030 | DDR-SDRAM row attribute register | SDR (1) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 0034 | DDR-SDRAM row attribute register | SDR (2) | H'0000 0000 | R/W | 32 | DDRIF | | H'FE80 0038 to<br>H'FE80 03FF | Reserved (968 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------|--------------|---------------|-----|----------------|--------| | H'FE80 0400 | DDR-SDRAM back-up register | DBK (1) | H'0000 0000 | R | 32 | DDRIF | | H'FE80 0408 | DDR-SDRAM back-up register | DBK (2) | H'0000 000x | R | 32 | DDRIF | | H'FE80 040C to<br>H'FEBF FFFF | Reserved<br>(4,193,268 bytes) | _ | _ | _ | _ | _ | | H'FECx xxxx* | DDR-SDRAM mode register | SDMR | _ | W | 32 | DDRIF | Note: \* The DDR-SDRAM mode register is placed in the DDR-SDRAM. The setting value is written to the DDR-SDRAM register by accessing this address. For details, refer to section 12, DDR-SDRAM Interface (DDRIF). Rev.1.00 Dec. 13, 2005 Page 1234 of 1286 REJ09B0158-0100 | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------|--------------|---------------|-----|----------------|--------| | H'FEC8 0000 to<br>H'FEFF FFFF | Reserved (3,670,016 bytes) | _ | _ | _ | _ | _ | # CPU and L RAM (H'FF00 0000-H'FF3F FFFF; 4M bytes) | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------------------|--------------|---------------|-----|----------------|-----------------------| | H'FF00 0000 | Page table entry high register | PTEH | H'xxxx xxxx | R/W | 32 | MMU | | H'FF00 0004 | Page table entry low register | PTEL | H'xxxx xxxx | R/W | 32 | MMU | | H'FF00 0008 | Translation table base register | TTB | H'xxxx xxxx | R/W | 32 | MMU | | H'FF00 000C | TLB exception address register | TEA | H'xxxx xxxx | R/W | 32 | MMU | | H'FF00 0010 | MMU control register | MMUCR | H'0000 0000 | R/W | 32 | MMU | | H'FF00 0014 to<br>H'FF00 001B | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FF00 001C | Cache control register | CCR | H'0000 0000 | R/W | 32 | Cache | | H'FF00 0020 | TRAPA exception register | TRA | H'xxxx xxxx | R/W | 32 | Exception<br>Handling | | H'FF00 0024 | Exception event register | EXPEVT | H'0000 0000 | R/W | 32 | Exception<br>Handling | | H'FF00 0028 | Interrupt event register | INTEVT | H'xxxx xxxx | R/W | 32 | Exception<br>Handling | | H'FF00 002C to<br>H'FF00 0037 | Reserved (12 bytes) | _ | _ | R/W | _ | _ | | H'FF00 0038 | Queue address control register 0 | QACR0 | H'0000 00xx | R/W | 32 | Cache | | H'FF00 003C | Queue address control register 1 | QACR1 | H'0000 00xx | R/W | 32 | Cache | | H'FF00 0040 to<br>H'FF00 004F | Reserved (16 bytes) | _ | _ | _ | _ | _ | | H'FF00 0050 | L memory transfer source address register 0 | LSA0 | H'xxxx xxxx | R/W | 32 | L RAM | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------------------------------|--------------|---------------|-----|----------------|-----------------| | H'FF00 0054 | L memory transfer source address register 1 | LSA1 | H'xxxx xxxx | R/W | 32 | L RAM | | H'FF00 0058 | L memory transfer<br>destination address<br>register 0 | LDA0 | H'xxxx xxxx | R/W | 32 | L RAM | | H'FF00 005C | L memory transfer<br>destination address<br>register 1 | LDA1 | H'xxxx xxxx | R/W | 32 | L RAM | | H'FF00 0060 to<br>H'FF00 006F | Reserved (16 bytes) | _ | _ | _ | | _ | | H'FF00 0070 | Physical address space control register | PASCR | H'0000 0000 | R/W | 32 | MMU | | H'FF00 0074 | On-chip memory control register | RAMCR | H'0000 0000 | R/W | 32 | Cache/<br>L RAM | | H'FF00 0078 | Instruction re-fetch inhibit control register | IRMCR | H'0000 0000 | R/W | 32 | MMU | | H'FF00 007C to<br>H'FF1F FFFF | Reserved (2,097,028 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------------|--------------|---------------|-----|----------------|--------| | H'FF20 0000 | Match condition setting register 0 | CBR0 | H'2000 0000 | R/W | 32 | UBC | | H'FF20 0004 | Match operation setting register 0 | CRR0 | H'0000 2000 | R/W | 32 | UBC | | H'FF20 0008 | Match address setting register 0 | CAR0 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 000C | Match address mask setting register 0 | CAMR0 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 0010 to<br>H'FF20 001F | Reserved (16 bytes) | _ | _ | _ | _ | _ | | H'FF20 0020 | Match condition setting register 1 | CBR1 | H'2000 0000 | R/W | 32 | UBC | | H'FF20 0024 | Match operation setting register 1 | CRR1 | H'0000 2000 | R/W | 32 | UBC | | H'FF20 0028 | Match address setting register 1 | CAR1 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 002C | Match address mask setting register 1 | CAMR1 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 0030 | Match data setting register 1 | CDR1 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 0034 | Match data mask setting register 1 | CDMR1 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 0038 | Execution count break register 1 | CETR1 | H'xxxx xxxx | R/W | 32 | UBC | | H'FF20 003C to<br>H'FF20 05FF | Reserved (1,476 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-----------------------------|--------------|---------------|-----|----------------|--------| | H'FF20 0600 | Channel match flag register | CCMFR | H'0000 0000 | R/W | 32 | UBC | | H'FF20 0604 to<br>H'FF20 061F | Reserved (28 bytes) | _ | _ | _ | _ | _ | | H'FF20 0620 | Break control register | CBCR | H'0000 0000 | R/W | 32 | UBC | | H'FF20 0624 to<br>H'FF2E FFFF | Reserved<br>(981,468bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------|--------------|---------------|-----|----------------|-----------------------| | H'FF2F 0000 | CPU Operation Mode<br>Register | CPUOPM | H'0000 03E0 | R/W | 32 | Exception<br>Handling | | H'FF2F 0004 to<br>H'FF3F FFFF | Reserved<br>(1,114,108 bytes) | _ | _ | _ | | _ | # SuperHyway Router (H'FF40 0000-H'FF7F FFFF; 4M bytes) | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------------|--------------|---------------|-----|----------------|--------| | H'FF40 0000 to<br>H'FF40 001F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FF40 0020 | Memory Address Map<br>Select Register | MMSELR | H'0000 0000 | R/W | 32 | LBSC | | Physical | | | | | Access | | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------|--------------|---------------|-----|----------------|--------| | H'FF40 0024 to<br>H'FF7F FFFF | Reserved<br>(4,194,268 bytes) | _ | _ | _ | _ | _ | # LBSC (H'FF80 0000-H'FFBF FFFF; 4M bytes) | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------|--------------|---------------|-----|----------------|--------| | H'FF80 0000 to<br>H'FF80 0FFF | Reserved (4,096 bytes) | _ | _ | _ | _ | — | | H'FF80 1000 | Bus Control Register | BCR | H'0000 0000 | R/W | 32 | LBSC | | H'FF80 1004 to<br>H'FF80 1FFF | Reserved (4,092 bytes) | | _ | | | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------|--------------|---------------|-----|----------------|--------| | H'FF80 2000 | CS0 Bus Control Register | CS0BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2004 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2008 | CS0 Wait Control Register | CS0WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 200C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2010 | CS1 Bus Control Register | CS1BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2014 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2018 | CS1 Wait Control Register | CS1WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 201C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2020 | CS2 Bus Control Register | CS2BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2024 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2028 | CS2 Wait Control Register | CS2WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 202C to<br>H'FF80 203F | Reserved (20 bytes) | _ | _ | _ | _ | _ | | H'FF80 2040 | CS4 Bus Control Register | CS4BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2044 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2048 | CS4 Wait Control Register | CS4WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 204C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2050 | CS5 Bus Control Register | CS5BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2054 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2058 | CS5 Wait Control Register | CS5WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 205C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2060 | CS6 Bus Control Register | CS6BCR | H'7777 7770 | R/W | 32 | LBSC | | H'FF80 2064 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2068 | CS6 Wait Control Register | CS6WCR | H'7777 770F | R/W | 32 | LBSC | | H'FF80 206C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FF80 2070 | CS5 PCMCIA Control<br>Register | CS5PCR | H'7700 0000 | R/W | 32 | LBSC | | H'FF80 2074 to<br>H'FF80 207F | Reserved (12 bytes) | _ | _ | _ | | _ | | H'FF80 2080 | CS6 PCMCIA Control<br>Register | CS6PCR | H'7700 0000 | R/W | 32 | LBSC | | H'FF80 2084 to<br>H'FFBF FFFF | Reserved<br>(4,185,980 bytes) | _ | _ | _ | _ | _ | # Peripheral Modules (H'FFC0 0000-H'FFFF FFFF; 4M bytes) | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------|--------------|---------------|-----|----------------|--------| | H'FFC0 0000 to<br>H'FFC7 FFFF | Reserved (524,288 bytes) | _ | _ | _ | _ | _ | | H'FFC8 0000 | Frequency control register | FRQCR | H'1xxx x3xx | R/W | 32 | CPG | | H'FFC8 0004 to<br>H'FFC8 0023 | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FFC8 0024 | PLL control register | PLLCR | H'0000 E001 | R/W | 32 | CPG | | H'FFC8 0028 to<br>H'FFC8 002F | Reserved (8 bytes) | _ | _ | _ | | _ | | H'FFC8 0030 | Standby control register | MSTPCR | H'0000 0000 | R/W | 32 | CPG | | H'FFC8 0034 to<br>H'FFCB FFFF | Reserved (262,092 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFCC 0000 | Watchdog timer stop time register | WDTST | H'0000 0000 | R/W | 32 | WDT | | H'FFCC 0004 | Watchdog timer control/status register | WDTCSR | H'0000 0000 | R/W | 32 | WDT | | H'FFCC 0008 | Watchdog timer base stop time register | WDTBST | H'0000 0000 | R/W | 32 | WDT | | H'FFCC 000C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FFCC 0010 | Watchdog timer counter | WDTCNT | H'0000 0000 | R | 32 | WDT | | H'FFCC 0014 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FFCC 0018 | Watchdog timer base counter | WDTBCNT | H'0000 0000 | R | 32 | WDT | | H'FFCC 001C to<br>H'FFCF FFFF | Reserved (262,116 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------|--------------|---------------|-----|----------------|--------| | H'FFD0 0000 | Interrupt control register 0 | ICR0 | H'x000 0000 | R/W | 32 | INTC | | H'FFD0 0004 to<br>H'FFD0 000F | Reserved (12 bytes) | _ | _ | _ | _ | _ | | H'FFD0 0010 | Interrupt priority register | INTPRI | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 0014 to<br>H'FFD0 001B | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFD0 001C | Interrupt control register 1 | ICR1 | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 0020 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FFD0 0024 | Interrupt source register | INTREQ | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 0028 to<br>H'FFD0 0043 | Reserved (28 bytes) | _ | _ | _ | _ | _ | | H'FFD0 0044 | Interrupt mask register 0 | INTMSK0 | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 0048 | Interrupt mask register 1 | INTMSK1 | H'FF00 0000 | R/W | 32 | INTC | | H'FFD0 004C to<br>H'FFD0 0063 | Reserved (24 bytes) | _ | _ | _ | _ | _ | | H'FFD0 0064 | Interrupt mask clear register 0 | INTMSKCLR0 | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 0068 | Interrupt mask clear register 1 | INTMSKCLR1 | H'0000 0000 | R/W | 32 | INTC | | H'FFD0 006C to<br>H'FFD0 00BF | Reserved (84 bytes) | | | _ | | | | H'FFD0 00C0 | NMI flag control register | NMIFCR | H'x000 0000 | R/W | 32 | INTC | | H'FFD0 00C4 to<br>H'FFD2 FFFF | Reserved (196,412 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFD3 0000 | User interrupt mask level register | USERIMASK | H'0000 0000 | R/W | 32 | INTC | | H'FFD3 0004 to<br>H'FFD3 FFFF | Reserved (65,532 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFD4 0000 | Interrupt priority registers 0 | INT2PRI0 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0004 | Interrupt priority registers 1 | INT2PRI1 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0008 | Interrupt priority registers 2 | INT2PRI2 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 000C | Interrupt priority registers 3 | INT2PRI3 | H,0000 0000 | R/W | 32 | INTC | | H'FFD4 0010 | Interrupt priority registers 4 | INT2PRI4 | H,0000 0000 | R/W | 32 | INTC | | H'FFD4 0014 | Interrupt priority registers 5 | INT2PRI5 | H,0000 0000 | R/W | 32 | INTC | | H'FFD4 0018 | Interrupt priority registers 6 | INT2PRI6 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 001C | Interrupt priority registers 7 | INT2PRI7 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0020 to<br>H'FFD4 002F | Reserved (16 bytes) | _ | _ | _ | _ | _ | | H'FFD4 0030 | Interrupt source register (mask state is not affected) | INT2A0 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0034 | Interrupt source register (mask state is affected) | INT2A1 | H'0000 0000 | R | 32 | INTC | | H'FFD4 0038 | Interrupt mask register | INT2MSKRG | H'FFFF FFFF | R/W | 32 | INTC | | H'FFD4 003C | Interrupt mask clear register | INT2MSKCR | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0040 | Individual module interrupt source registers 0 | INT2B0 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0044 | Individual module interrupt source registers 1 | INT2B1 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0048 | Individual module interrupt source registers 2 | INT2B2 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 004C | Individual module interrupt source registers 3 | INT2B3 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0050 | Individual module interrupt source registers 4 | INT2B4 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0054 | Individual module interrupt source registers 5 | INT2B5 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0058 | Individual module interrupt source registers 6 | INT2B6 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 005C | Individual module interrupt source registers 7 | INT2B7 | H'xxxx xxxx | R | 32 | INTC | | H'FFD4 0060 to<br>H'FFD4 007F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------|--------------|---------------|-----|----------------|--------| | H'FFD4 0080 | Interrupt mask register 2 | INTMSK2 | H'FF00 0000 | R/W | 32 | INTC | | H'FFD4 0084 | Interrupt mask clear register 2 | INTMSKCLR2 | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0088 to<br>H'FFD4 008F | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFD4 0090 | GPIO interrupt set register | INT2GPIC | H'0000 0000 | R/W | 32 | INTC | | H'FFD4 0094 to<br>H'FFD7 FFFF | Reserved (261,996 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------|--------------|---------------|-----|----------------|--------| | H'FFD8 0000 | Timer output control register | TOCR | H'00 | R/W | 8 | TMU | | H'FFD8 0004 | Timer start register 0 | TSTR0 | H'00 | R/W | 8 | TMU | | H'FFD8 0008 | Timer constant register 0 | TCOR0 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 000C | Timer counter 0 | TCNT0 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 0010 | Timer control register 0 | TCR0 | H'0000 | R/W | 16 | TMU | | H'FFD8 0014 | Timer constant register 1 | TCOR1 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 0018 | Timer counter 1 | TCNT1 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 001C | Timer control register 1 | TCR1 | H'0000 | R/W | 16 | TMU | | H'FFD8 0020 | Timer constant register 2 | TCOR2 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 0024 | Timer counter 2 | TCNT2 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFD8 0028 | Timer control register 2 | TCR2 | H'0000 | R/W | 16 | TMU | | H'FFD8 002C | Input capture register 2 | TCPR2 | H'xxxx xxxx | R | 32 | TMU | | H'FFD8 0030 to<br>H'FFDB FFFF | Reserved (262,096 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------|--------------|---------------|-----|----------------|--------| | H'FFDC 0000 | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FFDC 0004 | Timer start register 1 | TSTR1 | H'00 | R/W | 8 | TMU | | H'FFDC 0008 | Timer constant register 3 | TCOR3 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 000C | Timer counter 3 | TCNT3 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 0010 | Timer control register 3 | TCR3 | H'0000 | R/W | 16 | TMU | | H'FFDC 0014 | Timer constant register 4 | TCOR4 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 0018 | Timer counter 4 | TCNT4 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 001C | Timer control register 4 | TCR4 | H'0000 | R/W | 16 | TMU | | H'FFDC 0020 | Timer constant register 5 | TCOR5 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 0024 | Timer counter 5 | TCNT5 | H'FFFF FFFF | R/W | 32 | TMU | | H'FFDC 0028 | Timer control register 5 | TCR5 | H'0000 | R/W | 16 | TMU | | H'FFDC 002A to<br>H'FFDF FFFF | Reserved (262,102 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE0 0000 | Serial mode register 0 | SCSMR0 | H'0000 | R/W | 16 | SCIF | | H'FFE0 0004 | Bit rate register 0 | SCBRR0 | H'FF | R/W | 8 | SCIF | | H'FFE0 0008 | Serial control register 0 | SCSCR0 | H'0000 | R/W | 16 | SCIF | | H'FFE0 000C | Transmit FIFO data register 0 | SCFTDR0 | H'xx | W | 8 | SCIF | | H'FFE0 0010 | Serial status register 0 | SCFSR0 | H'0060 | R/W | 16 | SCIF | | H'FFE0 0014 | Receive FIFO data register 0 | SCFRDR0 | H'xx | R | 8 | SCIF | | H'FFE0 0018 | FIFO control register 0 | SCFCR0 | H'0000 | R/W | 16 | SCIF | | H'FFE0 001C | Transmit FIFO data count register 0 | SCTFDR0 | H'0000 | R | 16 | SCIF | | H'FFE0 0020 | Receive FIFO data count register 0 | SCRFDR0 | H'0000 | R | 16 | SCIF | | H'FFE0 0024 | Serial port register 0 | SCSPTR0 | H'000x | R/W | 16 | SCIF | | H'FFE0 0028 | Line status register 0 | SCLSR0 | H'0000 | R/W | 16 | SCIF | | H'FFE0 002C | Serial error register 0 | SCRER0 | H'0000 | R | 16 | SCIF | | H'FFE0 002E to<br>H'FFE0 FFFF | Reserved (65,490 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------------|--------------|---------------|------|----------------|--------| | H'FFE1 0000 | Serial mode register 1 | SCSMR1 | H'0000 | R/W | 16 | SCIF | | H'FFE1 0004 | Bit rate register 1 | SCBRR1 | H'FF | R/W | 8 | SCIF | | H'FFE1 0008 | Serial control register 1 | SCSCR1 | H'0000 | R/W | 16 | SCIF | | H'FFE1 000C | Transmit FIFO data register 1 | SCFTDR1 | H'xx | W | 8 | SCIF | | H'FFE1 0010 | Serial status register 1 | SCFSR1 | H'0060 | R/W* | 16 | SCIF | | H'FFE1 0014 | Receive FIFO data register 1 | SCFRDR1 | H'xx | R | 8 | SCIF | | H'FFE1 0018 | FIFO control register 1 | SCFCR1 | H'0000 | R/W | 16 | SCIF | | H'FFE1 001C | Transmit FIFO data count register 1 | SCTFDR1 | H'0000 | R | 16 | SCIF | | H'FFE1 0020 | Receive FIFO data count register 1 | SCRFDR1 | H'0000 | R | 16 | SCIF | | H'FFE1 0024 | Serial port register 1 | SCSPTR1 | H'00xx | R/W | 16 | SCIF | | H'FFE1 0028 | Line status register 1 | SCLSR1 | H'0000 | R/W | 16 | SCIF | | H'FFE1 002C | Serial error register 1 | SCRER1 | H'0000 | R | 16 | SCIF | | H'FFE1 002E to<br>H'FFE1 FFFF | Reserved (65,490 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE2 0000 | Mode register | SIMDR | H'8000 | R/W | 16 | SIOF | | H'FFE2 0002 | Clock select register | SISCR | H'C000 | R/W | 16 | SIOF | | H'FFE2 0004 | Transmit data assign register | SITDAR | H'0000 | R/W | 16 | SIOF | | H'FFE2 0006 | Receive data assign register | SIRDAR | H'0000 | R/W | 16 | SIOF | | H'FFE2 0008 | Control data assign register | SICDAR | H'0000 | R/W | 16 | SIOF | | H'FFE2 000C | Control register | SICTR | H'0000 | R/W | 16 | SIOF | | H'FFE2 0010 | FIFO control register | SIFCTR | H'1000 | R/W | 16 | SIOF | | H'FFE2 0014 | Status register | SISTR | H'0000 | R/W | 16 | SIOF | | H'FFE2 0016 | Interrupt enable register | SIIER | H'0000 | R/W | 16 | SIOF | | H'FFE2 0018 to<br>H'FFE2 001F | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFE2 0020 | Transmit data register | SITDR | H'xxxx xxxx | W | 32 | SIOF | | H'FFE2 0024 | Receive data register | SIRDR | H'xxxx xxxx | R | 32 | SIOF | | H'FFE2 0028 | Transmit control data register | SITCR | H'0000 0000 | R/W | 32 | SIOF | | H'FFE2 002C | Receive control data register | SIRCR | H'xxxx xxxx | R/W | 32 | SIOF | | H'FFE2 002C to<br>H'FFE2 FFFF | Reserved (65,492 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE3 0000 | Configuration register | CMTCFG | H,0000 0000 | R/W | 32 | CMT | | H'FFE3 0004 | Free-running timer | CMTFRT | H'0000 0000 | R | 32 | CMT | | H'FFE3 0008 | Control register | CMTCTL | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 000C | IRQ status register | CMTIRQS | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0010 | Channel 0 time register | CMTCH0T | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0014 | Channel 1 time register | CMTCH1T | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0018 | Channel 2 time register | CMTCH2T | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 001C | Channel 3 time register | CMTCH3T | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0020 | Channel 0 stop time register | CMTCH0ST | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0024 | Channel 1 stop time register | CMTCH1ST | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0028 to<br>H'FFE3 002F | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFE3 0030 | Channel 0 timer/counter | CMTCH0C | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0034 | Channel 1 timer/counter | CMTCH1C | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0038 | Channel 2 timer/counter | CMTCH2C | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 003C | Channel 3 timer/counter | СМТСНЗС | H'0000 0000 | R/W | 32 | CMT | | H'FFE3 0040 to<br>H'FFE4 5FFF | Reserved (90,048 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE4 6000 to<br>H'FFE4 6007 | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFE4 6008 | Control and status register | HACCR | H'0000 0200 | R/W | 32 | HAC | | H'FFE4 600C to<br>H'FFE4 601F | Reserved (20 bytes) | _ | _ | _ | _ | _ | | H'FFE4 6020 | Command/status address register | HACCSAR | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 6024 | Command/status data register | HACCSDR | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 6028 | PCM left channel register | HACPCML | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 602C | PCM right channel register | HACPCMR | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 6030 to<br>H'FFE4 604F | Reserved (32 bytes) | _ | _ | _ | _ | _ | | H'FFE4 6050 | TX interrupt enable register | HACTIER | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 6054 | TX status register | HACTSR | H'F000 0000 | R/W | 32 | HAC | | H'FFE4 6058 | RX interrupt enable register | HACRIER | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 605C | RX status register | HACRSR | H'0000 0000 | R/W | 32 | HAC | | H'FFE4 6060 | HAC control register | HACACR | H'8400 0000 | R/W | 32 | HAC | | H'FFE4 6064 to<br>H'FFE4 FFFF | Reserved (40,860 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------|--------------|---------------|-----|----------------|--------| | H'FFE5 0000 | Control register | SPCR | H'0000 0000 | R/W | 32 | HSPI | | H'FFE5 0004 | Status register | SPSR | H'xxxx xx20 | R | 32 | HSPI | | H'FFE5 0008 | System control register | SPSCR | H'0000 0040 | R/W | 32 | HSPI | | H'FFE5 000C | Transmit buffer register | SPTBR | H'0000 0000 | R/W | 32 | HSPI | | H'FFE5 0010 | Receive buffer register | SPRBR | H'0000 0000 | R | 32 | HSPI | | H'FFE5 0014 to<br>H'FFE5 FFFF | Reserved (65,516 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |---------------------|-------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE6 0000 | Command register 0 | CMDR0 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0001 | Command register 1 | CMDR1 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0002 | Command register 2 | CMDR2 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0003 | Command register 3 | CMDR3 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0004 | Command register 4 | CMDR4 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0005 | Command register 5 | CMDR5 | H'00 | R | 8 | MMCIF | | H'FFE6 0006 | Command start register | CMDSTRT | H'00 | R/W | 8 | MMCIF | | H'FFE6 000A | Operation control register | OPCR | H'00 | R/W | 8 | MMCIF | | H'FFE6 000B | Card status register | CSTR | H'0x | R | 8 | MMCIF | | H'FFE6 000C | Interrupt control register 0 | INTCR0 | H'00 | R/W | 8 | MMCIF | | H'FFE6 000D | Interrupt control register 1 | INTCR1 | H'00 | R/W | 8 | MMCIF | | H'FFE6 000E | Interrupt status register 0 | INTSTR0 | H'00 | R/W | 8 | MMCIF | | H'FFE6 000F | Interrupt status register 1 | INTSTR1 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0010 | Transfer clock control register | CLKON | H'00 | R/W | 8 | MMCIF | | H'FFE6 0011 | Command timeout control register | CTOCR | H'00 | R/W | 8 | MMCIF | | H'FFE6 0014 | Transfer byte number count register | TBCR | H'00 | R/W | 8 | MMCIF | | H'FFE6 0016 | Mode register | MODER | H'00 | R/W | 8 | MMCIF | | H'FFE6 0018 | Command type register | CMDTYR | H'00 | R/W | 8 | MMCIF | | H'FFE6 0019 | Response type register | RSPTYR | H'00 | R/W | 8 | MMCIF | | H'FFE6 001A | Transfer block number counter | TBNCR | H'0000 | R/W | 16 | MMCIF | | H'FFE6 001C | Reserved (4 bytes) | _ | _ | _ | _ | _ | | H'FFE6 0020 | Response register 0 | RSPR0 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0021 | Response register 1 | RSPR1 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0022 | Response register 2 | RSPR2 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0023 | Response register 3 | RSPR3 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0024 | Response register 4 | RSPR4 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0025 | Response register 5 | RSPR5 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0026 | Response register 6 | RSPR6 | H'00 | R/W | 8 | MMCIF | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE6 0027 | Response register 7 | RSPR7 | H'00 | R/W | 8 | MMCIF | | H F F E 0 0027 | nesponse register / | norn/ | П 00 | | | | | H'FFE6 0028 | Response register 8 | RSPR8 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0029 | Response register 9 | RSPR9 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002A | Response register 10 | RSPR10 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002B | Response register 11 | RSPR11 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002C | Response register 12 | RSPR12 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002D | Response register 13 | RSPR13 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002E | Response register 14 | RSPR14 | H'00 | R/W | 8 | MMCIF | | H'FFE6 002F | Response register 15 | RSPR15 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0030 | Response register 16 | RSPR16 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0031 | CRC status register | RSPRD | H'00 | R/W | 8 | MMCIF | | H'FFE6 0032 | Data timeout register | DTOUTR | H'FFFF | R/W | 16 | MMCIF | | H'FFE6 0034 to<br>H'FFE6 003F | Reserved (12 bytes) | _ | _ | _ | _ | _ | | H'FFE6 0040 | Data register | DR | H'xxxx | R/W | 16 | MMCIF | | H'FFE6 0042 | FIFO pointer clear register | FIFOCLR | H'00 | W | 8 | MMCIF | | H'FFE6 0044 | DMA control register | DMACR | H'00 | R/W | 8 | MMCIF | | H'FFE6 0046 | Interrupt control register 2 | INTCR2 | H'00 | R/W | 8 | MMCIF | | H'FFE6 0048 | Interrupt status register 2 | INTSTR2 | H'0x | R/W | 8 | MMCIF | | H'FFE6 0049 to<br>H'FFE6 FFFF | Reserved (65,463 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------|--------------|---------------|-----|----------------|--------| | H'FFE7 0000 | Control register | SSICR | H'0000 0000 | R/W | 32 | SSI | | H'FFE7 0004 | Status register | SSISR | H'0200 0003 | R/W | 32 | SSI | | H'FFE7 0008 | Transmit data register | SSITDR | H'0000 0000 | R/W | 32 | SSI | | H'FFE7 000C | Receive data register | SSIRDR | H,0000 0000 | R | 32 | SSI | | H'FFE7 0010 to<br>H'FFE7 FFFF | Reserved (65,520 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|----------------------------|--------------|---------------|-----|----------------|--------| | H'FFE8 0000 | 64 Hz counter | R64CNT | H'xx | R | 8 | RTC | | H'FFE8 0004 | Second counter | RSECCNT | H'xx | R/W | 8 | RTC | | H'FFE8 0008 | Minute counter | RMINCNT | H'xx | R/W | 8 | RTC | | H'FFE8 000C | Hour counter | RHRCNT | H'xx | R/W | 8 | RTC | | H'FFE8 0010 | Day-of-week counter | RWKCNT | H'xx | R/W | 8 | RTC | | H'FFE8 0014 | Day counter | RDAYCNT | H'xx | R/W | 8 | RTC | | H'FFE8 0018 | Month counter | RMONCNT | H'xx | R/W | 8 | RTC | | H'FFE8 001C | Year counter | RYRCNT | H'xxxx | R/W | 16 | RTC | | H'FFE8 0020 | Second alarm register | RSECAR | H'xx | R/W | 8 | RTC | | H'FFE8 0024 | Minute alarm register | RMINAR | H'xx | R/W | 8 | RTC | | H'FFE8 0028 | Hour alarm register | RHRAR | H'xx | R/W | 8 | RTC | | H'FFE8 002C | Day-of-week alarm register | RWKAR | H'xx | R/W | 8 | RTC | | H'FFE8 0030 | Day alarm register | RDAYAR | H'xx | R/W | 8 | RTC | | H'FFE8 0034 | Month alarm register | RMONAR | H'xx | R/W | 8 | RTC | | H'FFE8 0038 | RTC control register 1 | RCR1 | H'xx | R/W | 8 | RTC | | H'FFE8 003C | RTC control register 2 | RCR2 | H'x9 | R/W | 8 | RTC | | H'FFE8 003D to<br>H'FFE8 004F | Reserved (19 bytes) | _ | _ | _ | _ | _ | | H'FFE8 0050 | RTC control register 3 | RCR3 | H'x0 | R/W | 8 | RTC | | H'FFE8 0054 | Year alarm register | RYRAR | H'xxxx | R/W | 16 | RTC | | H'FFE8 0056 to<br>H'FFE8 FFFF | Reserved (65,450 bytes) | | | _ | | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|-------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFE9 0000 | Common control register | FLCMNCR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0004 | Command control register | FLCMDCR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0008 | Command code register | FLCMCDR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 000C | Address register | FLADR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0010 | Data register | FLDATAR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0014 | Data counter register | FLDTCNTR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0018 | Interrupt DMA control register | FLINTDMACR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 001C | Ready busy timeout setting register | FLBSYTMR | H'0000 0000 | R/W | 32 | FLCTL | | H'FFE9 0020 | Ready busy timeout counter | FLBSYCNT | H'0000 0000 | R | 32 | FLCTL | | H'FFE9 0024 | Data FIFO register | FLDTFIFO | H'xxxx xxxx | R/W | 32 | FLCTL | | H'FFE9 0028 | Control code FIFO register | FLECFIFO | H'xxxx xxxx | R/W | 32 | FLCTL | | H'FFE9 002C | Transfer control register | FLTRCR | H'00 | R/W | 8 | FLCTL | | H'FFE9 002D to<br>H'FFE9 FFFF | Reserved (65,491 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|---------------------------------|--------------|---------------|-----|----------------|--------| | H'FFEA 0000 | Port A control register | PACR | H'0000 | R/W | 16 | GPIO | | H'FFEA 0002 | Port B control register | PBCR | H'0000 | R/W | 16 | GPIO | | H'FFEA 0004 | Port C control register | PCCR | H'0000 | R/W | 16 | GPIO | | H'FFEA 0006 | Port D control register | PDCR | H'0000 | R/W | 16 | GPIO | | H'FFEA 0008 | Port E control register | PECR | H'3000 | R/W | 16 | GPIO | | H'FFEA 000A | Port F control register | PFCR | H'0000 | R/W | 16 | GPIO | | H'FFEA 000C | Port G control register | PGCR | H'0000 | R/W | 16 | GPIO | | H'FFEA 000E | Port H control register | PHCR | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0010 | Port J control register | PJCR | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0012 | Port K control register | PKCR | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0014 | Port L control register | PLCR | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0016 | Port M control register | PMCR | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0018 to<br>H'FFEA 001F | Reserved (8 bytes) | _ | _ | _ | _ | _ | | H'FFEA 0020 | Port A data register | PADR | H'00 | R/W | 8 | GPIO | | H'FFEA 0022 | Port B data register | PBDR | H'00 | R/W | 8 | GPIO | | H'FFEA 0024 | Port C data register | PCDR | H'00 | R/W | 8 | GPIO | | H'FFEA 0026 | Port D data register | PDDR | H'00 | R/W | 8 | GPIO | | H'FFEA 0028 | Port E data register | PEDR | H'x0 | R/W | 8 | GPIO | | H'FFEA 002A | Port F data register | PFDR | H'00 | R/W | 8 | GPIO | | H'FFEA 002C | Port G data register | PGDR | H'00 | R/W | 8 | GPIO | | H'FFEA 002E | Port H data register | PHDR | H'xx | R/W | 8 | GPIO | | H'FFEA 0030 | Port J data register | PJDR | H'xx | R/W | 8 | GPIO | | H'FFEA 0032 | Port K data register | PKDR | H'xx | R/W | 8 | GPIO | | H'FFEA 0034 | Port L data register | PLDR | H'00 | R/W | 8 | GPIO | | H'FFEA 0036 | Port M data register | PMDR | H'0x | R/W | 8 | GPIO | | H'FFEA 0037 to<br>H'FFEA 0047 | Reserved (17 bytes) | _ | _ | _ | _ | _ | | H'FFEA 0048 | Port E pull-up control register | PEPUPR | H'FF | R/W | 8 | GPIO | | H'FFEA 0049 to<br>H'FFEA 004D | Reserved (5 bytes) | _ | _ | _ | _ | _ | | Physical<br>Address | Register Name | Abbreviation | Initial Value | R/W | Access<br>Size | Module | |-------------------------------|--------------------------------------|--------------|---------------|-----|----------------|--------| | H'FFEA 004E | Port H pull-up control register | PHPUPR | H'FF | R/W | 8 | GPIO | | H'FFEA 0050 | Port J pull-up control register | PJPUPR | H'FF | R/W | 8 | GPIO | | H'FFEA 0052 | Port K pull-up control register | PKPUPR | H'FF | R/W | 8 | GPIO | | H'FFEA 0056 | Port M pull-up control register | PMPUPR | H'FF | R/W | 8 | GPIO | | H'FFEA 0057 to<br>H'FFEA 005F | Reserved (9 bytes) | _ | _ | _ | _ | _ | | H'FFEA 0060 | Input pin pull-up control register 1 | PPUPR1 | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0062 | Input pin pull-up control register 2 | PPUPR2 | H'FFFF | R/W | 16 | GPIO | | H'FFEA 0064 to<br>H'FFEA 007F | Reserved (28 bytes) | _ | _ | _ | _ | _ | | H'FFEA 0080 | On-chip module select register | OMSELR | H'0000 | R/W | 16 | GPIO | | H'FFEA 0082 to<br>H'FFFF FFFF | Reserved (1,441,662 bytes) | _ | _ | _ | _ | _ | # **E.** Package Dimensions Figure E.1 Package Dimensions (449-Pin BGA) Note: The Tj (junction temperature) of this LSI becomes over 125°C if operating with the maximum power consumption. So a careful thermal design is necessary. Use a heat sink or forced air cooling to lower the Tj. # F. Mode Pin Settings The MODE8–MODE0 pin values are input in the event of a power-on reset via the PRESET pin. [Legend] H: High level input L: Low level input **Table F.1** Clock Operating Modes with External Pin Combination | | 1 | Pin Valu | ie | | | (\ | | | | | |----------------------------|--------------|-----------|-----------|--------------|-----------------------|------------------------------------|------------------------------|-------------------------|-------|------------------------| | Clock<br>Operating<br>Mode | MODE<br>7, 2 | MODE<br>1 | MODE<br>0 | PLL1<br>PLL2 | CPU<br>Clock<br>(lck) | Super-<br>Hyway<br>Clock<br>(SHck) | Peripheral<br>Clock<br>(Pck) | DDR<br>Clock<br>(DDRck) | | FRQCR Initial<br>Value | | 0 | LL | L | L | On | ×12 | ×6 | × 3/2 | × 24/5 | ×3 | H'1023 3335 | | 1 | _ | | Н | On | ×12 | ×6 | ×1 | × 24/5 | ×2 | H'1024 4336 | | 2 | _ | Н | L | On | ×12 | ×6 | × 3/2 | × 24/5 | × 3/2 | H'1025 5335 | | 3 | | | Н | On | ×12 | ×6 | ×1 | × 24/5 | ×1 | H'1026 6336 | | 12 | НН | L | L | On | ×12 | ×4 | ×1 | ×4 | ×2 | H'1044 4346 | Table F.2 Area 0 Memory Map and Bus Width #### Pin Value | MODE4 | MODE3 | Memory Interface | Bus Width | |-------|-------|------------------|-----------| | L | L | MPX interface | 32 bits | | | Н | SRAM interface | 8 bits | | Н | L | SRAM interface | 16 bits | | | Н | SRAM interface | 32 bits | Table F.3 Endian #### Pin Value | MODE5 | Endian | |-------|---------------| | L | Big endian | | Н | Little endian | Rev.1.00 Dec. 13, 2005 Page 1256 of 1286 REJ09B0158-0100 ### Table F.4 PCI Mode #### Pin Value | MODE6 | PCIC Operation Mode | |-------|------------------------| | L | PCIC normal (non-host) | | Н | PCI host bus bridge | ## **Table F.5** Clock Input #### Pin Value | MODE8 | Clock Input | |-------|----------------------| | L | External input clock | | Н | Crystal resonator | ### **Table F.6** Mode Control #### Pin Value | MPMD | Mode | |------|------------------------| | L | Emulation support mode | | Н | LSI operation mode | Note: When using emulation support mode, refer to the emulator manual of the SH7780. # **G.** Pin Functions ### G.1 Pin States Table G.1 Pin states in Reset, Power-Down State, and Bus-Released State | | | | | Re | eset | | | | |------------------|------------------------|---------|-----|------------------|--------|--------|---------|---------| | Pin Name | Pin Name | Related | 1/0 | Power | Mannel | 01 | Module | Bus | | (LSI level) | (Module level) | Module | I/O | -on | Manual | | Standby | Release | | A[25:0] | A[25:0] | LBSC | 0 | PZ*1 | PZ/Z | 0 | _ | PZ/Z | | D[31:24] | D[31:24]<br>(default) | LBSC | I/O | Z | PZ/Z | PZ/Z | _ | PZ/Z | | | PortF[7:0] | GPIO | I/O | _ | PI/I/O | PI/I/O | _ | PI/I/O | | D[23:16] | D[23:16]<br>(default) | LBSC | I/O | Z | PZ/Z | PZ/Z | _ | PZ/Z | | | Port G[7:0] | GPIO | I/O | _ | PI/I/O | PI/I/O | _ | PI/I/O | | D[15:0] | D[15:0] | LBSC | I/O | Z | PZ/Z | PZ/Z | _ | PZ/Z | | CS[2:0], CS[6:4] | CS[2:0], CS[6:4] | LBSC | 0 | Н | Н | 0 | _ | PZ/Z | | BACK | Port M0<br>(default) | GPIO | I/O | PI*² | PI/I/O | PI/I/O | _ | PI/I/O | | | BACK | LBSC | 0 | _ | Н | 0 | _ | 0 | | BREQ | Port M1<br>(default) | GPIO | I/O | PI* <sup>2</sup> | PI/I/O | PI/I/O | _ | PI/I/O | | | BREQ | LBSC | I | _ | I | I | _ | I | | BS | BS | LBSC | 0 | Н | Н | 0 | _ | PZ/Z | | R/W | R/W | LBSC | 0 | Н | Н | 0 | _ | PZ/Z | | RD/FRAME | RD/FRAME | LBSC | 0 | Н | 0 | 0 | _ | PZ/Z/O | | RDY | RDY | LBSC | I | Z | PI/I | PI/I | _ | PI/I | | WE0/REG | WE0/REG | LBSC | 0 | Н | 0 | 0 | _ | PZ/Z/O | | WE1 | WE1 | LBSC | 0 | Н | 0 | 0 | _ | PZ/Z/O | | WE2/IORD | WE2/IORD | LBSC | 0 | Н | 0 | 0 | _ | PZ/Z/O | | WE3/IOWR | WE3/IOWR | LBSC | 0 | Н | 0 | 0 | _ | PZ/Z/O | | DACK0/MODE0 | MODE0 (POR) | CPG | I | I | _ | _ | _ | _ | | | Port L3*3<br>(default) | GPIO | 0 | | 0 | 0 | _ | 0 | | | DACK0 | DMAC | 0 | _ | 0 | 0 | K | 0 | Rev.1.00 Dec. 13, 2005 Page 1258 of 1286 REJ09B0158-0100 | | | | | Re | eset | | | | |-------------------------|------------------------------------|-------------------|-----|------------------|--------|-------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | DACK1/MODE1 | MODE1 (POR) | CPG | I | I | _ | _ | _ | _ | | | Port L2*3<br>(default) | GPIO | 0 | _ | 0 | 0 | _ | 0 | | | DACK1 | DMAC | 0 | _ | 0 | 0 | K | 0 | | DACK2/ | Port K3 (default) | GPIO | I/O | PI* <sup>2</sup> | I/O | I/O | _ | I/O | | MRESETOUT/<br>AUDATA2 | DACK2 | DMAC | 0 | _ | 0 | 0 | K | 0 | | AODATAL | MRESETOUT | RESET | 0 | _ | L | 0 | _ | 0 | | | AUDATA2 | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | DACK3/IRQOUT/ | Port K2 (default) | GPIO | I/O | PI*2 | I/O | I/O | _ | I/O | | AUDATA3 | DACK3 | DMAC | 0 | _ | 0 | 0 | K | 0 | | | IRQOUT | INTC | 0 | _ | 0 | 0 | _ | 0 | | | AUDATA3 | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | DRAK0/MODE2 | MODE2 (POR) | CPG | I | I | _ | _ | _ | _ | | | Port L1*3<br>(default) | GPIO | 0 | _ | 0 | 0 | _ | 0 | | | DRAK0 | DMAC | 0 | _ | 0 | 0 | K | 0 | | DRAK1/MODE7 | MODE7 (POR) | CPG | 1 | I | _ | | _ | _ | | | Port L0*3<br>(default) | GPIO | 0 | _ | 0 | 0 | _ | 0 | | | DRAK1 | DMAC | 0 | _ | 0 | 0 | K | 0 | | DRAK2/CE2A/<br>AUDCK | Port K1* <sup>3</sup><br>(default) | GPIO | 0 | 0 | 0 | 0 | _ | 0 | | | DRAK2 | DMAC | 0 | _ | 0 | 0 | K | 0 | | | CE2A | LBSC | 0 | _ | 0 | 0 | _ | PZ/Z | | | AUDCK | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | DRAK3/CE2B/<br>AUDSYNC | Port K0* <sup>3</sup><br>(default) | GPIO | 0 | 0 | 0 | 0 | _ | 0 | | | DRAK3 | DMAC | 0 | | 0 | 0 | K | 0 | | | CE2B | LBSC | 0 | _ | 0 | 0 | _ | PZ/Z | | | AUDSYNC | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | | | | | Re | eset | | | | |-------------------------|----------------------------|-------------------|-----|--------------|--------|--------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | DREQ0 | Port K7 (default) | GPIO | I/O | $PI^{*^2}$ | PI/I/O | PI/I/O | _ | PI/I/O | | | DREQ0 | DMAC | I | _ | PZ/Z | PI/I | PZ/Z | PI/I | | DREQ1 | Port K6 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | | DREQ1 | DMAC | I | _ | PZ/Z | PI/I | PZ/Z | PI/I | | DREQ2/INTB/ | Port K5 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | AUDATA0 | DREQ2 | DMAC | I | _ | PZ/Z | PI/I | PZ/Z | PI/I | | | ĪNTB | PCIC | I | _ | PI/I | PI/I | _ | PI/I | | | AUDATA0 | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | DREQ3/INTC/ | Port K4 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | AUDATA1 | DREQ3 | DMAC | I | _ | PZ/Z | PI/I | PZ/Z | PI/I | | | INTC | PCIC | I | _ | PI/I | PI/I | _ | PI/I | | | AUDATA1 | H-UDI | 0 | _ | 0 | 0 | _ | 0 | | MCLK | MCLK | DDRIF | 0 | 0 | 0 | 0 | _ | 0 | | MCLK | MCLK | DDRIF | 0 | 0 | 0 | 0 | _ | 0 | | MDQS[3:0] | MDQS[3:0] | DDRIF | I/O | Z | Z | I/O | _ | I/O | | MDQM[3:0] | MDQM[3:0] | DDRIF | 0 | Н | Н | 0 | _ | 0 | | MDA[31:0] | MDA[31:0] | DDRIF | I/O | Z | Z | I/O | _ | I/O | | CKE | CKE | DDRIF | 0 | 0 | 0 | 0 | _ | 0 | | MCAS | MCAS | DDRIF | 0 | Н | Н | 0 | _ | 0 | | MRAS | MRAS | DDRIF | 0 | Н | Н | 0 | _ | 0 | | MCS | MCS | DDRIF | 0 | Н | Н | 0 | _ | 0 | | MWE | MWE | DDRIF | 0 | Н | Н | 0 | _ | 0 | | MA[13:0] | MA[13:0] | DDRIF | 0 | L | L | 0 | _ | 0 | | BA[1:0] | BA[1:0] | DDRIF | 0 | L | L | 0 | _ | 0 | | BKPRST | BKPRST | DDRIF | l | PI | PI | PI | _ | PI | | | | | | Re | eset | | | | |-------------------------|----------------------------|-------------------|-----|--------------|--------|-------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | AD [31:24] | AD[31:24]<br>(default) | PCIC | I/O | Z | I/O | I/O | _ | I/O | | | Port A[7:0] | GPIO | I/O | _ | I/O | I/O | _ | I/O | | AD [23:16] | AD[23:16]<br>(default) | PCIC | I/O | Z | I/O | I/O | _ | I/O | | | Port B[7:0] | GPIO | I/O | _ | I/O | I/O | _ | I/O | | AD [15:8] | AD[15:8]<br>(default) | PCIC | I/O | Z | I/O | I/O | _ | I/O | | | Port C[7:0] | GPIO | I/O | _ | I/O | I/O | _ | I/O | | AD [7:0] | AD[7:0] (default) | PCIC | I/O | Z | I/O | I/O | _ | I/O | | | Port D[7:0] | GPIO | I/O | _ | I/O | I/O | _ | I/O | | CBE [3:0] | CBE[3:0] | PCIC | I/O | Z | I/O | I/O | _ | I/O | | GNT0/GNTIN | GNT0/GNTIN | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | GNT[3:1] | GNT[3:1]<br>(default) | PCIC | 0 | PZ | 0 | 0 | _ | 0 | | | Port E0-E2 | GPIO | I/O | _ | PI/O | PI/O | _ | PI/O | | REQ0/REQOUT | REQ0/REQOUT | PCIC | I/O | PZ | I/O | I/O | _ | I/O | | REQ[3:1] | REQ[3:1]<br>(default) | PCIC | 1 | PZ | PI | PI | _ | PI | | | Port E3-E5 | GPIO | I/O | PZ | PI/O | PI/O | _ | PI/O | | DEVSEL | DEVSEL | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | PCIFRAME | PCIFRAME | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | IDSEL | IDSEL | PCIC | I | PZ | PI | PI | _ | PI | | ĪNTA | ĪNTA | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | ĪRDY | ĪRDY | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | LOCK | LOCK | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | PAR | PAR | PCIC | I/O | Z | I/O | I/O | _ | I/O | | PCICLK | PCICLK | PCIC | I | I | I | I | | I | | PCIRESET | PCIRESET | PCIC | 0 | L | K | K | _ | 0 | | PERR | PERR | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | | | | | Re | eset | _ | | | |-------------------------|----------------------------|-------------------|-----|--------------|--------|--------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | SERR | SERR | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | STOP | STOP | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | TRDY | TRDY | PCIC | I/O | PZ | PI/O | PI/O | _ | PI/O | | CLKOUT | CLKOUT | CPG | 0 | 0 | Z/O | Z/O | _ | Z/O | | PRESET | PRESET | RESET | I | I | I | I | _ | I | | EXTAL | EXTAL | CPG | I | I | ı | ļ | _ | I | | XTAL | XTAL | CPG | 0 | 0 | 0 | 0 | _ | 0 | | STATUS0/<br>CMT_CTR0 | STATUS0<br>(default) | RESET | 0 | Н | Н | L | — | 0 | | | CMT_CTR0 | CMT | I/O | _ | PZ/O | I/O | K | PI/I/O | | STATUS1/<br>CMT_CTR1 | STATUS1<br>(default) | RESET | 0 | Н | Н | Н | _ | 0 | | | CMT_CTR1 | CMT | I/O | _ | PZ/O | I/O | K | PI/I/O | | IRQ/IRL[3:0] | IRQ/IRL[3:0] | INTC | I | PI*2 | PI/I | PI/I | _ | PI/I | | IRQ/IRL4/FD4/ | MODE3 (POR) | LBSC | I | I | _ | _ | _ | | | MODE3 | IRQ/IRL4<br>(default) | INTC | 1 | _ | I | I | _ | I | | | FD4 | FLCTL | I/O | _ | I/O | I/O | K | I/O | | IRQ/IRL5/FD5/ | MODE4 (POR) | LBSC | I | I | _ | _ | _ | | | MODE4 | IRQ/IRL5<br>(default) | INTC | 1 | | I | I | _ | 1 | | | FD5 | FLCTL | I/O | _ | I/O | I/O | K | I/O | | IRQ/IRL6/FD6/ | MODE6 (POR) | PCIC | I | I | _ | _ | _ | _ | | MODE6 | IRQ/IRL6<br>(default) | INTC | 1 | _ | I | I | _ | I | | | FD6 | FLCTL | I/O | _ | Z | I/O | K | I/O | | IRQ/IRL7/FD7 | Port E6 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | | IRQ/IRL7 | INTC | I | _ | PI/I | PI/I | _ | PI/I | | | FD7 | FLCTL | I/O | _ | I/O | PI/I/O | K | PI/I/O | | NMI | NMI | INTC | I | PI*2 | PI/I | PI/I | | PI/I | | | | | | Re | eset | | | | |------------------------------------|---------------------------------|-------------------|-----|------------------|--------|--------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | SCIF0_CTS/<br>INTD/FCLE | Port H1<br>(default) | GPIO | I/O | PI*² | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF0_CTS | SCIF | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | | ĪNTD | PCIC | ı | _ | PI/I | PI/I | _ | PI/I | | SCIF0_RTS/<br>HSPI_CS/FSE | Port H0<br>(default) | GPIO | I/O | PI* <sup>2</sup> | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF0_RTS | SCIF | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | | HSPI_CS | HSPI | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | | FSE | FLCTL | 0 | _ | 0 | 0 | K | 0 | | SCIF0_RXD/<br>HSPI_RX/FRB | Port H2<br>(default) | GPIO | I/O | PI* <sup>2</sup> | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF_RXD | SCIF | I | _ | PI/I | PI/I | PZ/Z | PI/I | | | HSPI_RX | HSPI | I | _ | PI/I | PI/I | PZ/Z | PI/I | | | FRB | FLCTL | I | _ | PI/I | PI/I | PZ/Z | PI/I | | SCIF0_SCK/<br>HSPI_CLK/FRE | Port H4<br>(default) | GPIO | I/O | PI*² | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF0_SCK | SCIF | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | | HSPI_CLK | HSPI | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | | FRE | FLCTL | 0 | _ | 0 | 0 | K | 0 | | SCIF0_TXD/ | MODE8 (POR) | CPG | I | I | _ | _ | _ | _ | | HSPI_TX/ <del>FWE</del> /<br>MODE8 | Port H3* <sup>3</sup> (default) | GPIO | 0 | _ | 0 | 0 | _ | 0 | | | SCIF0_TXD | SCIF | 0 | _ | PZ/Z | 0 | K | 0 | | | HSPI_TX | HSPI | 0 | _ | PZ/Z | 0 | K | 0 | | | FWE | FLCTL | 0 | _ | PZ/Z | 0 | K | 0 | | SCIF1_RXD/<br>MCDAT | Port H5<br>(default) | GPIO | I/O | PI*² | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF1_RXD | SCIF | I | | PI/I | PI/I | PZ/Z | PI/I | | | MCDAT | MMCIF | I/O | | PI/I | PI/I/O | K | PI/I/O | | | | | | Re | eset | | | | |-------------------------|---------------------------------|-------------------|-----|--------------|--------|--------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | SCIF1_SCK/<br>MCCMD | Port H7<br>(default) | GPIO | I/O | PI*² | PI/I/O | PI/I/O | _ | PI/I/O | | | SCIF1_SCK | SCIF | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | | MCCMD | MMCIF | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | SCIF1_TXD/ | MODE5 (POR) | LBSC | I | I | _ | _ | _ | _ | | MCCLK/MODE5 | Port H6* <sup>3</sup> (default) | GPIO | 0 | _ | 0 | 0 | _ | 0 | | | SCIF1_TXD | SCIF | 0 | _ | 0 | 0 | K | 0 | | | MCCLK | MMCIF | 0 | _ | 0 | 0 | K | 0 | | SIOF_MCLK/ | Port J2 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | HAC_RES | SIOF_MCLK | SIOF | I | _ | PI/I | PI/I | PZ/Z | PI/I | | | HAC_RES | HAC | 0 | _ | 0 | 0 | K | 0 | | SIOF_RXD/ | Port J4 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | HAC_SDIN/<br>SSI_SCK | SIOF_RXD | SIOF | I | _ | PI/I | PI/I | PZ/Z | PI/I | | 001_0011 | HAC_SDIN | HAC | I | _ | PI/I | PI/I | PZ/Z | PI/I | | | SSI_SCK | SSI | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | SIOF_SCK/ | Port J1 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | HAC_BITCLK/<br>SSI_CLK | SIOF_SCK | SIOF | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | OOI_OLIK | HAC_BITCLK | HAC | I | _ | PI/I | PI/I | PZ/Z | PI/I | | | SSI_CLK | SSI | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | SIOF_SYNC/ | Port J3 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | HAC_SYNC/<br>SSI_WS | SIOF_SYNC | SIOF | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | 001_770 | HAC_SYNC | HAC | 0 | _ | 0 | 0 | K | 0 | | | SSI_WS | SSI | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | SIOF_TXD/ | Port J5 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | HAC_SDOUT/<br>SSI_SDATA | SIOF_TXD | SIOF | 0 | _ | 0 | O/Z | K | O/Z | | 001_0DATA | HAC_SDOUT | HAC | 0 | _ | 0 | 0 | K | 0 | | | SSI_SDATA | SSI | I/O | _ | PI/I | PI/I/O | K | PI/I/O | | | | | | Re | eset | | | | |--------------------------|----------------------------|-------------------|-----|--------------|--------|--------|-------------------|----------------| | Pin Name<br>(LSI level) | Pin Name<br>(Module level) | Related<br>Module | I/O | Power<br>-on | Manual | Sleep | Module<br>Standby | Bus<br>Release | | TCLK/IOIS16 | Port J0 (default) | GPIO | I/O | PI*2 | PI/I/O | PI/I/O | _ | PI/I/O | | | TCLK | TMU | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | | IOIS16 | LBSC | I | _ | PI/I | PI/I | _ | PI/I | | ASEBRK/<br>BRKACK | ASEBRK/<br>BRKACK | H-UDI | I/O | PI | PI/O | PI/O | _ | PI/O | | TCK | TCK | TMU | I | PI | PI | PI | _ | PI | | TRST | TRST | H-UDI | I | PI | PI | Pl | _ | PI | | TDI | TDI | H-UDI | I | PI | PI | PI | _ | PI | | TMS | TMS | H-UDI | I | PI | PI | PI | _ | PI | | TDO | TDO | H-UDI | 0 | 0 | 0 | 0 | _ | 0 | | AUDCK/FALE | AUDCK<br>(default) | H-UDI | 0 | 0 | 0 | 0 | _ | 0 | | | FALE | FLCTL | 0 | _ | 0 | 0 | K | 0 | | AUDSYNC/FCE | AUDSYNC<br>(default) | H-UDI | 0 | 0 | 0 | 0 | _ | 0 | | | FCE | FLCTL | 0 | _ | 0 | 0 | K | 0 | | AUDATA[3:0]/<br>FD [3:0] | AUDATA[3:0]<br>(default) | H-UDI | 0 | 0 | 0 | 0 | _ | 0 | | | FD[3:0] | FLCTL | I/O | _ | PI/I/O | PI/I/O | K | PI/I/O | | MPMD | MPMD | H-UDI | I | PI | PI | PI | _ | PI | | XRTCSTBI | XRTCSTBI | RTC | I | I | I | I | _ | I | | XTAL2 | XTAL2 | RTC | 0 | 0 | 0 | 0 | | 0 | | EXTAL2 | EXTAL2 | RTC | I | I | I | I | _ | I | Legend: —: Disabled (not selected) or not supported I: Input O: Output H: High level output L: Low level output Z: High impedance state PI: Input and pulled up with a built-in pull-up resistance. PZ: High impedance and pulled up with a built-in pull-up resistance. PI/I, PZ/Z etc.: Depending on the register setting. Refer to section 11, Local Bus State Controller (LBSC), section 28, General Purpose I/O (GPIO), and related module section. K: Input is high impedance and output is held its state. POR: Power on reset Notes: 1. High impedance state until the internal clock is stable. - 2. Input state until the internal clock is stable. - 3. Do not input signals to these pins immediately after power-on reset because these initial states are port outputs. # **G.2** Handling of Unused Pins **Table G.2** Treatment of Unused Pins | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|------------------------------------| | A[25:0] | A[25:0] | LBSC | 0 | Open | | D[31:24] | D[31:24] (default) | LBSC | I/O | Open | | | Port F[7:0] | GPIO | I/O | <del>-</del> | | D[23:16] | D[23:16] (default) | LBSC | I/O | Open | | | Port G [7:0] | GPIO | I/O | _ | | D[15:8] | D[15:8] | LBSC | I/O | Open | | D[7:0] | D[7:0] | LBSC | I/O | Must be used | | CS[2:0], CS[6:4] | CS[2:0], CS[6:4] | LBSC | 0 | Open | | BACK | Port M0 (default) | GPIO | I/O | Open | | | BACK | LBSC | 0 | _ | | BREQ | Port M1 (default) | GPIO | I/O | Open | | | BREQ | LBSC | I | _ | | BS | BS | LBSC | 0 | Open | | R/W | R/W | LBSC | 0 | Open | | RD/FRAME | RD/FRAME | LBSC | 0 | Open | | RDY | RDY | LBSC | I | Pulled-down to VSSQ*1 | | WE0/REG | WE0/REG | LBSC | 0 | Open | | WE1 | WE1 | LBSC | 0 | Open | | WE2/IORD | WE2/IORD | LBSC | 0 | Open | | WE3/IOWR | WE3/IOWR | LBSC | 0 | Open | | DACKO/MODE0 | MODE0 (POR) | CPG | 1 | Must be used during power-on reset | | | Port L3 (default) | GPIO | 0 | Open | | | DACK0 | DMAC | 0 | _ | | DACK1/MODE1 | MODE1 (POR) | DMAC | I | Must be used during power-on reset | | | Port L2 (default) | GPIO | 0 | Open | | | DACK1 | DMAC | 0 | _ | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|------------------------------------| | DACK2/MRESETOUT/ | Port K3 (default) | GPIO | I/O | Open | | AUDATA2 | DACK2 | DMAC | 0 | _ | | | MRESETOUT | RESET | 0 | _ | | | AUDATA2 | H-UDI | 0 | <del>_</del> | | DACK3/IRQOUT/ | Port K2 (default) | GPIO | I/O | Open | | AUDATA3 | DACK3 | DMAC | 0 | | | | IRQOUT | INTC | 0 | | | | AUDATA3 | H-UDI | _ | | | DRAK0/MODE2 | MODE2 (POR) | CPG | I | Must be used during power-on reset | | | Port L1 (default) | GPIO | 0 | Open | | | DRAK0 | DMAC | 0 | <del>_</del> | | DRAK1/MODE7 | MODE7 (POR) | CPG | I | Must be used during power-on reset | | | Port L0 (default) | GPIO | 0 | Open | | | DRAK1 | DMAC | 0 | <del>_</del> | | DRAK2/CE2A/AUDCK | Port K1 (default) | GPIO | 0 | Open | | | DRAK2 | DMAC | 0 | <del>_</del> | | | CE2A | LBSC | 0 | _ | | | AUDCK | H-UDI | 0 | <del>_</del> | | DRAK3/CE2B/ | Port K0 (default) | GPIO | 0 | Open | | AUDSYNC | DRAK3 | DMAC | 0 | <del>_</del> | | | CE2B | LBSC | 0 | <del>_</del> | | | AUDSYNC | H-UDI | 0 | | | DREQ0 | Port K7 (default) | GPIO | I/O | Open | | | DREQ0 | DMAC | I | _ | | DREQ1 | Port K6 (default) | GPIO | I/O | Open | | | DREQ1 | DMAC | I | | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|-----------------------| | DREQ2/INTB/ | Port K5 (default) | GPIO | I/O | Open | | AUDATA0 | DREQ2 | DMAC | I | <del>_</del> | | | ĪNTB | PCIC | I | <del>_</del> | | | AUDATA0 | H-UDI | 0 | _ | | DREQ3/INTC/ | Port K4 (default) | GPIO | I/O | Open | | AUDATA1 | DREQ3 | DMAC | I | <del>_</del> | | | INTC | PCIC | I | <del>_</del> | | | AUDATA1 | H-UDI | 0 | <del>-</del> | | MCLK | MCLK | DDRIF | 0 | Open | | MCLK | MCLK | DDRIF | 0 | Open | | MDQS[3:0] | MDQS[3:0] | DDRIF | I/O | Open | | MDQM[3:0] | MDQM[3:0] | DDRIF | 0 | Open | | MDA[31:0] | MDA[31:0] | DDRIF | I/O | Open | | CKE | CKE | DDRIF | 0 | Open | | MCAS | MCAS | DDRIF | 0 | Open | | MRAS | MRAS | DDRIF | 0 | Open | | MCS | MCS | DDRIF | 0 | Open | | MWE | MWE | DDRIF | 0 | Open | | MA[13:0] | MA[13:0] | DDRIF | 0 | Open | | BA[1:0] | BA[1:0] | DDRIF | 0 | Open | | BKPRST | BKPRST | DDRIF | I | Pulled-up to VCCQ-DDR | | AD[31:24] | AD[31:24] (default) | PCIC | I/O | Open | | | Port A[7:0] | GPIO | I/O | <del>_</del> | | AD[23:16] | AD[23:16] (default) | PCIC | I/O | Open | | | Port B[7:0] | GPIO | I/O | <del>_</del> | | AD[15:8] | AD[15:8] (default) | PCIC | I/O | Open | | | Port C[7:0] | GPIO | I/O | <del>_</del> | | AD[7:0] | AD[7:0] (default) | PCIC | I/O | Open | | | Port D[7:0] | GPIO | I/O | _ | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|------------------------------------| | CBE[3:0] | CBE[3:0] | PCIC | I/O | Open | | GNT0/GNTIN | GNT0/GNTIN | PCIC | I/O | Open | | GNT[3:1] | GNT[3:1] (default) | PCIC | 0 | Open | | | Port E0-E2 | GPIO | I/O | <del>-</del> | | REQ0/REQOUT | REQ0/REQOUT | PCIC | I/O | Open | | REQ[3:1] | REQ[3:1] (default) | PCIC | I | Open | | | Port E3-E5 | GPIO | I/O | <del>-</del> | | DEVSEL | DEVSEL | PCIC | I/O | Open | | PCIFRAME | PCIFRAME | PCIC | I/O | Open | | IDSEL | IDSEL | PCIC | I | Pulled-down to VSSQ | | ĪNTA | ĪNTA | PCIC | I/O | Pulled-up to VDDQ | | ĪRDY | ĪRDY | PCIC | I/O | Open | | LOCK | LOCK | PCIC | I/O | Open | | PAR | PAR | PCIC | I/O | Open | | PCICLK | PCICLK | PCIC | I | Fixed to VSSQ | | PCIRESET | PCIRESET | PCIC | 0 | Open | | PERR | PERR | PCIC | I/O | Open | | SERR | SERR | PCIC | I/O | Pulled-up to VDDQ | | STOP | STOP | PCIC | I/O | Open | | TRDY | TRDY | PCIC | I/O | Open | | CLKOUT | CLKOUT | CPG | 0 | Open | | PRESET | PRESET | RESET | I | Must be used during power-on reset | | EXTAL | EXTAL | CPG | I | Must be used | | XTAL | XTAL | CPG | 0 | Open | | STATUS0/CMT_CTR0 | STATUS0 (default) | RESET | 0 | Open | | | CMT_CTR0 | CMT | I/O | Open | | STATUS1/CMT_CTR1 | STATUS1 (default) | RESET | 0 | Open | | | CMT_CTR1 | CMT | I/O | Open | | IRQ/IRL[3:0] | IRQ/IRL[3:0] | INTC | I | Pulled-up to VDDQ | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|------------------------------------| | IRQ/IRL4/FD4/MODE3 | MODE3 (POR) | LBSC | I | Must be used during power-on reset | | | IRQ/IRL4 (default) | INTC | I | Pulled-up to VDDQ | | | FD4 | FLCTL | I/O | _ | | IRQ/IRL5/FD5/MODE4 | MODE4 (POR) | LBSC | I | Must be used during power-on reset | | | IRQ/IRL5 (default) | INTC | 1 | Pulled-up to VDDQ | | | FD5 | FLCTL | I/O | <del>-</del> | | IRQ/IRL6/FD6/MODE6 | MODE6 (POR) | PCIC | 1 | Must be used during power-on reset | | | IRQ/IRL6 (default) | INTC | I | Pulled-up to VDDQ | | | FD6 | FLCTL | I/O | _ | | IRQ/IRL7/FD7 | Port E6 (default) | GPIO | I/O | Open | | | IRQ/IRL7 | INTC | I | _ | | | FD7 | FLCTL | I/O | _ | | NMI | NMI | INTC | I | Pulled-up to VDDQ | | SCIF0_CTS/INTD/ | Port H1 (default) | GPIO | I/O | Open | | FCLE | SCIF0_CTS | SCIF | I | _ | | | INTD | PCIC | I | _ | | SCIF0_RTS/HSPI_CS/ | Port H0 (default) | GPIO | I/O | Open | | FSE | SCIF0_RTS | SCIF | 0 | _ | | | HSPI_CS | HSPI | I/O | _ | | | FSE | FLCTL | 0 | _ | | SCIF0_RXD/HSPI_RX/ | Port H2 (default) | GPIO | I/O | Open | | FRB | SCIF0_RXD | SCIF | I | _ | | | HSPI_RX | HSPI | I | <del>-</del> | | | FRB | FLCTL | ı | | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |---------------------------------|----------------------------|--------|---------------|------------------------------------| | SCIF0_SCK/HSPI_CLK | Port H4 (default) | GPIO | I/O | Open | | /FRE | SCIF0_SCK | SCIF | I/O | - | | | HSPI_CLK | HSPI | I/O | - | | | FRE | FLCTL | 0 | - | | SCIF0_TXD/HSPI_TX/<br>FWE/MODE8 | MODE8 (POR) | CPG | I | Must be used during power-on reset | | | Port H3 (default) | GPIO | 0 | Open | | | SCIF0_TXD | SCIF | 0 | = | | | HSPI_TX | HSPI | 0 | - | | | FWE | FLCTL | 0 | - | | SCIF1_RXD/MCDAT | Port H5 (default) | GPIO | GPIO I/O Open | | | | SCIF1_RXD | SCIF | I | = | | | MCDAT | MMCIF | I/O | = | | SCIF1_SCK/MCCMD | Port H7 (default) | GPIO | I/O | Open | | | SCIF1_SCK | SCIF | I/O | _ | | | MCCMD | MMCIF | I/O | _ | | SCIF1_TXD/MCCLK/<br>MODE5 | MODE5 (POR) | LBSC | I | Must be used during power-on reset | | | Port H6 (default) | GPIO | 0 | Open | | | SCIF1_TXD | SCIF | 0 | _ | | | MCCLK | MMCIF | 0 | _ | | SIOF_MCLK/ | Port J2 (default) | GPIO | I/O | Open | | HAC_RES | SIOF_MCLK | SIOF | I | _ | | | HAC_RES | HAC | 0 | _ | | SIOF_RXD/HAC_SDIN/ | Port J4 (default) | GPIO | I/O | Open | | SSI_SCK | SIOF_RXD | SIOF | I | = | | | HAC_SDIN | HAC | I | = | | | SSI_SCK | SSI | I/O | <del>-</del> | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|--------------------------------------------| | SIOF_SCK/ | Port J1 (default) | GPIO | I/O | Open | | HAC_BITCLK/SSI_CLK | SIOF_SCK | SIOF | I/O | <del>-</del> | | | HAC_BITCLK | HAC | I | <del>-</del> | | | SSI_CLK | SSI | I/O | _ | | SIOF_SYNC/ | Port J3 (default) | GPIO | I/O | Open | | HAC_SYNC/SSI_WS | SIOF_SYNC | SIOF | I/O | _ | | | HAC_SYNC | HAC | 0 | _ | | | SSI_WS | SSI | I/O | _ | | SIOF_TXD/HAC_ | Port J5 (default) | GPIO | I/O | Open | | SDOUT/SSI_SDATA | SIOF_TXD | SIOF | 0 | _ | | | HAC_SDOUT | HAC | 0 | _ | | | SSI_SDATA | SSI | I/O | _ | | TCLK/IOIS16 | Port J0 (default) | GPIO | I/O | Open | | | TCLK | TMU | I/O | _ | | | IOIS16 | LBSC | I | _ | | ASEBRK/BRKACK | ASEBRK/BRKACK | H-UDI | I/O | Open*2 | | TCK | TCK | TMU | I | Open*2 | | TRST | TRST | H-UDI | I | Fixed to ground or connected to PRESET*2*3 | | TDI | TDI | H-UDI | I | Open*2 | | TMS | TMS | H-UDI | I | Open* <sup>2</sup> | | TDO | TDO | H-UDI | 0 | Open*2 | | AUDCK/FALE | AUDCK (default) | H-UDI | 0 | Open | | | FALE | FLCTL | 0 | _ | | AUDSYNC/FCE | AUDSYNC (default) | H-UDI | 0 | Open | | | FCE | FLCTL | 0 | <del>-</del> | | AUDATA[3:0]/FD[3:0] | AUDATA[3:0] (default) | H-UDI | 0 | Open | | | FD[3:0] | FLCTL | I/O | | | Pin Name (LSI level) | Pin Name<br>(Module level) | Module | I/O | When Not in Use | |----------------------|----------------------------|--------|-----|----------------------| | MPMD | MPMD | H-UDI | I | Pulled-up to VDDQ*2 | | XRTCSTBI | XRTCSTBI | RTC | ı | Pulled-up to VDD-RTC | | XTAL2 | XTAL2 | RTC | 0 | Open | | EXTAL2 | EXTAL2 | RTC | | Pulled-up to VDD-RTC | Notes: Power must be supplied to each power supply pin, even when the function pin is not used. When the pin is not used, do not set the register for the pin. - 1. This pin is pulled-up within this LSI after power-on reset. Set the RDYPUP bit in PPUPR1 (GPIO) to 1 to pull-up off the RDY pin's pulled-up. - 2. When using an emulator, follow the instruction from the emulator. - 3. When not using emulator, the pin should be fixed to ground or connected to another pin which operates in the same manner as PRESET. However, when fixed to a ground pin, the following problem occurs. Since the TRST pin is pulled up within this LSI, a weak current flows when the pin is externally connected to ground pin. The value of the current is determined by a resistance of the pull-up MOS for the port pin. Although this current does not affect the operation of this LSI, it consumes unnecessary power. #### **Turning On and Off Power Supply** H. - Turning On Power Supply - There is no restriction for the order of the power supply between each power supplies. Within 300 ms after turning on a single power supply, turn on all the other power supplies. (except DDR-SDRAM power supply backup and RTC power supply backup) - **Turning Off Power Supply** - There is no restriction for the order of the power supply between each power supplies. Within 300 ms after turning off a single power supply, turn off all the other power supplies. (except DDR-SDRAM power supply backup and RTC power supply backup) Figure H.1 Sequence of Turning On and Off Power Supply # I. Version Registers (PVR, PRR) The SH7780 has the read-only registers which show the version of a processor core, and the version of a product. By using the value of these registers, it becomes possible to be able to distinguish the version and product of a processor from software, and to realize the scalability of the high system. Since the values of the version registers differ for every product, please refer to the hardware manual or contact Renesas Technology Corp. Note: The bit 7 to bit 0 of PVR register and the bit 3 to bit 0 of PRR register should be masked by the software. **Table I.1** Register Configuration | Register Name | Abbrev. | R/W | Initial<br>Value | P4<br>Address | Area 7<br>Address | Access<br>Size | |----------------------------|---------|-----|------------------|---------------|-------------------|----------------| | Processor Version Register | PVR | R | H'1020 0Axx | H'FF00 0030 | H'1F00 0030 | 32 | | Product Register | PRR | R | H'0000 092x | H'FF00 0044 | H'1F00 0044 | 32 | [Legend] x: Undefined #### • Processor Version Register (PVR) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|---------------------|----|----|----|----|----|----|----------|---------|----|----|----|----|----|----|----| | | | | | | | | ve | rsion in | formati | on | | | | | | | | Initial value: | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | version information | | | | | | | ı | ı | | ı | ı | _ | | | | | Initial value: | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | _ | _ | _ | _ | _ | _ | _ | _ | | R/W: | R | R | R | R | R | R | R | R | _ | _ | _ | _ | _ | _ | _ | _ | #### • Product Register (PRR) | Bit: | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------|----|---------------------|----|----|----|----------|----------|----|----|----|----|----|----|----|----|----| | | | version information | | | | | | | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Bit: | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ve | rsion in | ıformati | on | | | | | _ | _ | _ | _ | | Initial value: | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | _ | _ | _ | | | R/W: | R | R | R | R | R | R | R | R | R | R | R | R | _ | _ | _ | _ | Rev.1.00 Dec. 13, 2005 Page 1276 of 1286 REJ09B0158-0100 # J. Part Number List Table J.1 SH7780 Product Lineup | Product<br>Name | Voltage | Operating<br>Frequency | Part Number | Operating<br>Temperature | Package | |-----------------|---------|------------------------|---------------|--------------------------|----------------------------| | SH7780 | 1.25 V | 400 MHz | R8A77800ADBG | −40 to 85 °C | 449-pin BGA | | | | | R8A77800ADBGV | <del>.</del> | 449-pin BGA<br>(Lead Free) | | | | | R8A77800ANBG | −20 to 75 °C | 449-pin BGA | | | | | R8A77800ANBGV | <del>.</del> | 449-pin BGA<br>(Lead Free) | # Index | 16-Bit Timer | Numerics | | Burst ROM Interface | 370 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------|---------------------------------|-------| | Output Compare 699 32-Bit address extended mode 188 32-Bit Timer C Input Capture 692 Cacheability bit 16 Output Compare 693 Caches 19 Clock Pulse Generator (CPG) 61 Clocked synchronous serial Command Access Mode 104 Command Access Mode 104 Address space identifier (ASID) 155 Command Access Mode 104 Address translation 155 Command Access Mode 104 Address space of the DDRIF 404 Compare Match Timer (CMT) 67 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Area 357 Arithmetic operation instructions 61 ASID 167 17 18 ASID 167 18 ASynchronous serial 167 18 Communication mode 733 19 11 | 16-Bit Timer | | Bus Arbitration | 395 | | Output Compare 699 32-Bit address extended mode 188 32-Bit Timer C Input Capture 692 Cacheability bit 16 Output Compare 693 Caches 19 Clock Pulse Generator (CPG) 61 Clocked synchronous serial communication mode 73 Address space identifier (ASID) 155 Command Access Mode 104 Address space of the DDRIF 404 Compare Match Timer (CMT) 67 Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110, 18 AUto-Reload Count Operation 671 Data TLB | Input Capture | . 697 | Byte Control SRAM Interface | 389 | | 32-Bit address extended mode | | | | | | Input Capture | | | | | | Output Compare 693 Caches 19 Clock Pulse Generator (CPG) 61 Clocked synchronous serial communication mode 73 Address space identifier (ASID) 155 Command Access Mode 104 Address Space of the DDRIF 404 Compare Match Timer (CMT) 67 Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110 AUdio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Request mode 588 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB multiple-hit exception 10 | 32-Bit Timer | | C | | | Output Compare 693 Caches 19 Clock Pulse Generator (CPG) 61 Clocked synchronous serial communication mode 73 Address space identifier (ASID) 155 Command Access Mode 104 Address Space of the DDRIF 404 Compare Match Timer (CMT) 67 Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110 AUdio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Request mode 588 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB multiple-hit exception 10 | Input Capture | . 692 | Cacheability bit | 168 | | A Clocked synchronous serial communication mode | | | | | | A communication mode | | | Clock Pulse Generator (CPG) | 613 | | Address space identifier (ASID) 155 Command Access Mode 104 Address Space of the DDRIF 404 Compare Match Timer (CMT) 67 Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110, 18 AUIO-Reload Count Operation 671 Data TLB multiple hit exception 18 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delayed branches 5 Big endian 48 Delayed branches 5 | | | Clocked synchronous serial | | | Address Space of the DDRIF 404 Compare Match Timer (CMT) 67 Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B Delay slot 5 Big endian 48 Delay slot 5 Big endian 48 </td <td>A</td> <td></td> <td>communication mode</td> <td>.733</td> | A | | communication mode | .733 | | Address translation 155 Control registers 3 Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Break 794 Dirty bit </td <td>Address space identifier (ASID)</td> <td>. 155</td> <td>Command Access Mode 1</td> <td>044</td> | Address space identifier (ASID) | . 155 | Command Access Mode 1 | 044 | | Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Cycle-steal mode 59 Arithmetic operation instructions 61 ASID D ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110, 18 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delay slot 5 Block Diagram 9 Direct memory access controller Break 79 | Address Space of the DDRIF | . 404 | Compare Match Timer (CMT) | 677 | | Addressing modes 53 Crystal Oscillator Circuit 73 Alarm Function 729 CUI 73 Area 320 Cycle-steal mode 59 Areas 357 Cycle-steal mode 59 Arithmetic operation instructions 61 ASID D ASID 167 D D Asynchronous serial Data address error 11 communication mode 733 Data TLB miss exception 110, 18 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delay slot 5 Block Diagram 9 Direct memory access controller Break 79 | Address translation | . 155 | Control registers | 34 | | Area 320 Cycle-steal mode 59 Areas 357 Arithmetic operation instructions 61 ASID 167 D Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 40 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode </td <td>Addressing modes</td> <td> 53</td> <td>Crystal Oscillator Circuit</td> <td>730</td> | Addressing modes | 53 | Crystal Oscillator Circuit | 730 | | Areas 357 Arithmetic operation instructions 61 ASID 167 Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | Alarm Function | . 729 | CUI | 730 | | Arithmetic operation instructions | Area | . 320 | Cycle-steal mode | . 597 | | ASID 167 D Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delay slot 5 Block Diagram 9 Direct memory access controller 5 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | Areas | . 357 | | | | Asynchronous serial Data address error 11 communication mode 733 Data Alignment 40 ATI 730 Data TLB miss exception 110, 18 Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Big endian 48 Delay slot 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point 14 | Arithmetic operation instructions | 61 | | | | communication mode. 733 Data Alignment. 40 ATI | ASID | . 167 | D | | | ATI | Asynchronous serial | | Data address error | .115 | | Audio Codec Interface (HAC) 955 Data TLB multiple hit exception 18 Auto-Reload Count Operation 671 Data TLB multiple-hit exception 10 Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 DDR-SDRAM Power Supply Backup 65 Baud rate generator 827 Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Division by zero 14 Burst mode 599 Double-precision floating-point | communication mode | . 733 | Data Alignment | 406 | | Auto-Reload Count Operation 671 Auto-Request mode 588 Data TLB multiple-hit exception 10 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 DDR-SDRAM Power Supply Backup 65 Baud rate generator 827 Delay slot 5 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | ATI | . 730 | Data TLB miss exception110, | 180 | | Auto-Request mode 588 Data TLB protection violation exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Baud rate generator 827 Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | Audio Codec Interface (HAC) | . 955 | Data TLB multiple hit exception | .180 | | exception 113, 18 DDR-SDRAM Interface (DDRIF) 40 B DDR-SDRAM Power Supply Backup 65 Baud rate generator 827 Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | Auto-Reload Count Operation | . 671 | Data TLB multiple-hit exception | . 109 | | B DDR-SDRAM Interface (DDRIF) 40 Baud rate generator 827 Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | Auto-Request mode | . 588 | Data TLB protection violation | | | BDDR-SDRAM Power Supply Backup65Baud rate generator827Delay slot5Big endian48Delayed branches5Block Diagram9Direct memory access controllerBranch instructions65(DMAC)55Break794Dirty bit16BRI793Division by zero14Burst mode599Double-precision floating-point | | | exception113, | 181 | | Baud rate generator 827 Delay slot 5 Big endian 48 Delayed branches 5 Block Diagram 9 Direct memory access controller Branch instructions 65 (DMAC) 55 Break 794 Dirty bit 16 BRI 793 Division by zero 14 Burst mode 599 Double-precision floating-point | | | DDR-SDRAM Interface (DDRIF) | 401 | | Big endian48Delayed branches5Block Diagram9Direct memory access controllerBranch instructions65(DMAC)55Break794Dirty bit16BRI793Division by zero14Burst mode599Double-precision floating-point | В | | DDR-SDRAM Power Supply Backup | 650 | | Block Diagram9Direct memory access controllerBranch instructions65(DMAC)55Break794Dirty bit16BRI793Division by zero14Burst mode599Double-precision floating-point | Baud rate generator | . 827 | Delay slot | 51 | | Branch instructions65(DMAC)55Break794Dirty bit16BRI793Division by zero14Burst mode599Double-precision floating-point | Big endian | 48 | Delayed branches | 51 | | Break794Dirty bit16BRI793Division by zero14Burst mode599Double-precision floating-point | Block Diagram | 9 | Direct memory access controller | | | BRI | Branch instructions | 65 | (DMAC) | .557 | | Burst mode | Break | . 794 | Dirty bit | 169 | | | BRI | . 793 | Division by zero | 142 | | Burst Mode 599 extended registers 3 | Burst mode | . 599 | Double-precision floating-point | | | | Burst Mode | . 599 | extended registers | 38 | | Double-precision floating-point | General interrupt request125 | |-------------------------------------------|--------------------------------------------| | registers or single-precision | General Purpose I/O (GPIO)1055 | | floating-point registers | General registers34 | | Dual address mode | Geometric operation instructions 144 | | E | Н | | Effective address53 | Hardware ITLB miss handling175 | | Endian | H-UDI reset108 | | ERI793 | | | Exception flow | | | Exception handling | I | | Exception/interrupt codes | I/O card interface | | Execution cycles | IC memory card interface | | External Memory Space Map 322 | Inexact exception142 | | External request mode 588 | Initial page write exception | | | Instruction address error | | | Instruction execution state | | F | Instruction fetch cycle break | | Fixed mode | Instruction set | | Fixed-point transfer instructions 59 | Instruction TLB miss exception 111, 178 | | Floating-point control instructions 70 | Instruction TLB multiple hit exception 177 | | Floating-point double-precision | Instruction TLB multiple-hit exception 109 | | instructions | Instruction TLB protection | | Floating-point graphics acceleration | violation exception114, 179 | | instructions71 | Intermittent mode 16598 | | Floating-point registers35, 38 | Interrupt Controller (INTC)243 | | Floating-point single-precision | Interrupt Response Time311 | | instructions | Interrupts | | FPU error | TICPI674 | | FPU exception 123 | TUNI674 | | FPU exception handling 142 | Invalid operation | | FPU Exception sources | IRL Interrupts297 | | | IRQ Interrupts | | | Issue rates87 | | G | ITLB170 | | General FPU disable exception 120 | ITLB address array184 | | General FPU disable exceptions | ITLB data array185 | | and slot FPU disable exceptions 142 | | | General illegal instruction exception 118 | | | $\mathbf{L}$ | PCMCIA Support | 323 | |---------------------------------------|---------------------------|----------| | L memory | Pipelining | 73 | | Little endian | Power-Down Mode | 428, 643 | | Load-store architecture 51 | Power-down state | 49 | | Local Bus State Controller (LBSC) 315 | Power-on reset | 108 | | Logic operation instructions | PPN | 168 | | | Pre-execution user break/ | | | | post-execution user break | 122 | | M | Prefetch instruction | 238 | | Manual reset | PRI | 730 | | Master Mode | Privileged mode | 34 | | Memory management unit 147, 320 | Processing modes | 34 | | Memory-mapped registers | Programming model | 33 | | Module Standby State | Protection key data | 168 | | MPX Interface | | | | Multiple virtual memory mode155 | | | | | R | | | | Realtime Clock (RTC) | 707 | | N | Registers | | | NMI (nonmaskable interrupt)124 | BCR | 333 | | NMI Interrupt296 | CAMR0 | 1114 | | 1 | CAMR1 | 1114 | | | CAR0 | 1113 | | 0 | CAR1 | 1113 | | On-chip Module Interrupts | CBCR | 1119 | | On-chip peripheral module | CBR0 | 1105 | | request mode | CBR1 | 1105 | | Operand access cycle break | CCMFR | 1118 | | Overflow 142 | CCR | 201 | | | CDMR1 | 1116 | | | CDR1 | 1115 | | P | CETR1 | 1117 | | P0, P3, and U0 areas | CHCR | 572 | | P1 area | CLKON | 885 | | P2 area | CMDR | 871 | | P4 area | CMDSTRT | 872 | | Page size bits | CMDTYR | 889 | | Pair single-precision data transfer | CMTCFG | 681 | | instructions | CMTCHnC | 690 | | PCMCIA Interface | CMTCHnST | 689 | | | | | | CMTCHnT | 689 | HACCR | 958 | |------------|---------|-----------|------| | CMTCTL | 684 | HACCSAR | 960 | | CMTFRT | 684 | HACCSDR | 962 | | CMTIRQS | 688 | HACPCML | 963 | | CPUOPM | 1217 | HACPCMR | 965 | | CRR0 | 1111 | HACRIER | 969 | | CRR1 | 1111 | HACRSR | 970 | | CSnBCR | 336 | HACTIER | 966 | | CSnPCR | 347 | HACTSR | 967 | | CSnWCR | 342 | ICR | 255 | | CSTR | 875 | INT2A | 277 | | CTOCR | 886 | INT2B | 287 | | DAR | 568 | INT2GPIC | 294 | | DARB | 569 | INT2MSKCR | 285 | | DBK | 424 | INT2MSKR | 282 | | DBR | 42 | INT2PRI | 276 | | DMACR | 900 | INTCR | 877 | | DMAOR | 581 | INTEVT | 100 | | DMARS | 584 | INTMSK | 261 | | DR | 898 | INTMSKCLR | 266 | | DTOUTR | 897 | INTPRI | 259 | | EXPEVT | 99 | INTREQ | 260 | | FIFOCLR | 899 | INTSTR | 880 | | FLADR | 1030 | IRMCR | 165 | | FLBSYCNT | 1040 | LDA0 | 234 | | FLBSYTMR | 1039 | LDA1 | 236 | | FLCMCDR | 1030 | LSA0 | 230 | | FLCMDCR | 1028 | LSA1 | 232 | | FLCMNCR | 1026 | MACH | 42 | | FLDATAR | 1033 | MACL | 42 | | FLDTCNTR | 1032 | MIM | 412 | | FLDTFIFO | 1041 | MMC Mode | 901 | | FLECFIFO | 1042 | MMSELR | 331 | | FLINTDMACR | 1034 | MMUCR | 160 | | FLTRCR | 1043 | MODER | 888 | | FPSCR | 43, 137 | MSTPCR | 646 | | FPUL | 140 | NMIFCR | 271 | | FRQCR | 619 | OPCR | 873 | | GBR | 42 | PACR | 1063 | | HACACR | 971 | PADR | 1081 | | | | | | | PASCR | 164 | RCR1 | 721 | |--------|----------|---------|------| | PBCR | 1064 | RCR2 | 723 | | PBDR | 1081 | RCR3 | 726 | | PC | 42 | RDAYAR | 719 | | PCCR | 1066 | RDAYCNT | 715 | | PCDR | 1082 | RHRAR | 718 | | PDCR | 1067 | RHRCNT | 713 | | PDDR | 1082 | RMINAR | 717 | | PECR | 1069 | RMINCNT | 713 | | PEDR | 1083 | RMONAR | 720 | | PEPUPR | 1087 | RMONCNT | 716 | | PFCR | 1070 | RSECAR | 717 | | PFDR | 1084 | RSECCNT | 712 | | PGCR | 1072 | RSPR | 895 | | PGDR | 1084 | RSPTYR | 890 | | PHCR | 1074 | RWKAR | 718 | | PHDR | 1085 | RWKCNT | 714 | | PHPUPR | 1088 | RYRAR | 720 | | PJCR | 1075 | RYRCNT | 716 | | PJDR | 1085 | SAR | 567 | | PJPUPR | 1089 | SARB | 568 | | PKCR | 1077 | SCBRR | 758 | | PKDR | 1086 | SCFCR | 759 | | PKPUPR | 1090 | SCFRDR | 742 | | PLCR | 1079 | SCFSR | 751 | | PLDR | 1086 | SCFTDR | 743 | | PLLCR | 621 | SCLSR | 767 | | PMCR | 1080 | SCR | 416 | | PMDR | 1087 | SCRER | 768 | | PMPUPR | 1091 | SCRFDR | 763 | | PMSELR | 1094 | SCRSR | 742 | | PPUPR1 | 1092 | SCSCR | 747 | | PPUPR2 | 1093 | SCSMR | 744 | | PR | 42 | SCSPTR | 764 | | PTEH | 157 | SCTFDR | 762 | | PTEL | 158 | SCTSR | 743 | | QACR0 | 203 | SDBSR | 1143 | | QACR1 | 204 | SDINT | 1142 | | R64CNT | 712 | SDIR | 1141 | | RAMCR | 205, 229 | SDMR | 422 | | SDR | 421 | VBR | 42 | |-----------|-----|-------------------------------------------|-------| | SGR | 42 | Relative priorities | . 102 | | SICDAR | 825 | Reset state | 49 | | SICTR | 806 | Rounding | . 141 | | SIFCTR | 821 | Round-robin mode | . 592 | | SIIER | 819 | RTC Power Supply Backup | . 653 | | SIMDR | 802 | RXI | . 793 | | SIRCR | 812 | | | | SIRDAR | 824 | | | | SIRDR | 810 | S | | | SISCR | 804 | Sector Access Mode | 1046 | | SISTR | 813 | Sequential break | | | SITCR | 811 | Serial Communication Interface | | | SITDAR | 823 | with FIFO (SCIF) | . 733 | | SITDR | 809 | Serial I/O with FIFO (SIOF) | | | SPC | 42 | Serial Protocol Interface (HSPI) | | | SPCR | 852 | Serial Sound Interface (SSI) Module | | | SPRBR | 860 | Share status bit | | | SPSCR | 857 | Shift instructions | | | SPSR | 854 | Sign-extended | | | SPTBR | 859 | Single virtual memory mode | | | SR | 40 | Single-precision floating-point | | | SSICR | 986 | extended register matrix | 39 | | SSIRDR | 997 | Single-precision floating-point | | | SSISR | 992 | extended registers | 38 | | SSITDR | 997 | Single-precision floating-point registers | | | SSR | 42 | Single-precision floating-point vector | | | STR | 418 | registers | 38 | | TBCR | 887 | Sleep Mode | | | TBNCR | 894 | Slot FPU disable exception | | | TCNT | 665 | Slot illegal instruction exception | | | TCOR | 665 | SRAM interface | | | TCPR2 | 668 | System control instructions | | | TCR | | System registers | | | TCRB | 571 | System registers related to FPU | | | TOCR | 662 | , . | | | TRA | 98 | | | | TSTR | 663 | T | | | TTB | 159 | T bit | 52 | | USERIMASK | | TAP control | | | | | | | | TCNT Count Timing | UTLB address array | |----------------------------|------------------------------| | Time Setting | UTLB data array18' | | Timer Unit | | | Input Capture Function 673 | | | Timer Unit (TMU) | $\mathbf{V}$ | | TXI | Validity bit168 | | Types of exceptions | Vector addresses 102 | | | Virtual address space149 | | | VPN16 | | U | | | Unconditional trap117 | | | Underflow | $\mathbf{W}$ | | User break controller | Wait Cycles between Accesses | | User break operation | Watchdog Timer and Reset62: | | User debugging interface | Write-back instruction238 | | User mode | Write-through bit169 | | UTLB167 | | # Renesas 32-Bit RISC Microcomputer Hardware Manual SH7780 Publication Date: Rev.1.00, Dec. 13, 2005 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. **RENESAS SALES OFFICES** Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 205, AZIA Center, No.133 Yincheng Rd (n), Pudong District, Shanghai 200120, China Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852-2265-6688, Fax: <852-2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: -655-6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510 # SH7780 Hardware Manual