## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# M32C/84 Group

## Wait Mode Set-Up

#### 1. Abstract

Settings and operation for entering wait mode are described here. Figure 1 shows the set-up procedure. In the reference program, wait mode is entered when using the CPU clock with 32MHz(PLL clock multiply-by-8, divided-by-2) while the CM02 bit in the CM0 register is set to "0"(peripheral function clock dose not stop in wait mode) and exited when using the INT0 interrupt for a return factor from wait mode.

#### 2. Introduction

This application note is applied to the M32C/84 group Microcomputers.

This program can be operated under the condition of M16C family products with the same SFR(Special Function Register) as M32C/84 Group products. Because some functions may be modified of the M16C family products, see the user's manual. When using the functions shown in this application note, evaluate them carefully for an operation



#### 3. Set-up

- Initial Setting
- (1) Set each interrupt priority level after setting the exit priority level, required to exit wait mode, controlled by the RLVL2 to RLVL0 bits in the RLVL register, to "7"
- Before Entering Wait Mode
- (2) Set the I flag to "0"
- (3) Set the interrupt priority level of the interrupt being used to exit wait mode
- (4) Set the interrupt priority levels of the interrupts, not being used to exit wait mode, to "0"
- (5) Set IPL in the FLG register. Then set the exit priority level to the same level as IPL Interrupt priority level of the interrupt used to exit wait mode > IPL = the exit priority level
- (6) Set the PRC0 bit in the PRCR register to "1"
- (7) If the CPU clock source is the PLL clock, set the CM17 bit in the CM1 register to "0" (main clock) and PLC07 bit in the PLC0 register to "0" (PLL off)(Note1)
- (8) Set the I flag to "1"
- (9) Execute the WAIT instruction
- After Exiting Wait Mode
- (10) Set the exit priority level to "7" as soon as exiting wait mode
- Note1: When entering wait mode while the CM02 bit in the CM0 register is set to "1" (peripheral function stops in wait mode), set the MCD4 to MCD0 bits in the MCD register to maintain 10MHz CPU clock frequency or less after main clock is divided.



|                                                                                                                                                                        | 1     Exit priority register RLVL       [Address 009F16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                        | L Interrupt priority set bit for exiting Stop/Wait state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                        | <b>:</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Before Entering Stop Mode                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (2) Interrupt enable flag (I                                                                                                                                           | flag) 🗲 "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (2) (4) Setting interrupt                                                                                                                                              | heing used to avit wait mode, interrupt not heing used to avit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                        | being used to exit wait mode, interrupt not being used to exit           Interrupt control register           TBIC(i=0~5)         [Address 009416,007616,009616,007816,009816,008916]           BCNilC (i=2~4)         [Address 009416,00716,009116]           KUPIC         [Address 009316]           STRC(i=0~4)         [Address 00916,009216,008916,008016]           STRIC(i=0~4)         [Address 00716,008016,008016]           DMilC(i=0~4)         [Address 006616,008616,008616,008616]           DMilC(i=0~3)         [Address 006216,008216,008716,009716]           DMilC(i=0~3)         [Address 007316]           IlOilC(i=0~4)         [Address 007316,009716,009716,00716]           IlOilC(i=0~2)         [Address 009216,007716,009716]           IlOilC(i=0~2)         [Address 009216,007716,009716]           IlOilC(i=0~2)         [Address 009216,007716,009716]           IlOilC(i=0~2)         [Address 009216,007716,009716]           IlOilC(i=0~2)         [Address 009216,007716,009716] |
|                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                        | Interruptp priority level select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ( (5) Setting processor inte                                                                                                                                           | rrupt priority level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (5) Setting exit priority lev                                                                                                                                          | /el                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ь7                                                                                                                                                                     | Exit priority register RLVL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                        | [Address 009F16]     Interrupt priority set bit for exiting Stop/Wait state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (6) Canceling protect                                                                                                                                                  | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (6) Canceling protect                                                                                                                                                  | Protect register PBCP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                        | Protect register PRCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| b7 b                                                                                                                                                                   | □ Protect register PRCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| b7 b                                                                                                                                                                   | Protect register PRCR<br>[Address 000A16]<br>— Protect bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| b7 b                                                                                                                                                                   | Protect register PRCR<br>[Address 000A16]<br>— Protect bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| (7) When the CPU clock set                                                                                                                                             | Protect register PRCR<br>[Address 000A16]<br>— Protect bit 0<br>Write enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                        | Protect register PRCR<br>[Address 000A16]<br>— Protect bit 0<br>Write enable<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>source is the PLL clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>end<br>source is the PLL clock<br>System clock control register 1 CM1<br>[Address 000716]<br>CPU clock select bit 1<br>Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 00001:6]<br>Protect bit 0<br>Write enable<br>source is the PLL clock<br>System clock control register 1 CM1<br>[Address 0007:6]<br>- CPU clock select bit 1<br>Main clock<br>PLL control register 0 PLC0<br>[Address 0026:6]<br>- Operation enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>tource is the PLL clock<br>System clock control register 1 CM1<br>[Address 000716]<br>- CPU clock select bit 1<br>Main clock<br>PLL control register 0 PLC0<br>[Address 002616]<br>- Operation enable bit<br>PLL is off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| b7     b       (7) When the CPU clock ss       b7       0       b7       0                                                                                             | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>source is the PLL clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (7) When the CPU clock so                                                                                                                                              | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>source is the PLL clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| b7       b         (7) When the CPU clock ss         b7         0         b7         0         b7         0         (8) Interrupt enable flag (I                       | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>source is the PLL clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| b7     b       (7) When the CPU clock ss       b7       0       b7       0                                                                                             | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| b7       b         (7) When the CPU clock ss         b7         0         b7         0         b7         0         (8) Interrupt enable flag (I                       | Protect register PRCR<br>[Address 000Ans]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (7) When the CPU clock so<br>(7) When the CPU clock so<br>(7) When the CPU clock so<br>(8) Interrupt enable flag (I<br>(9) WAIT instruction                            | Protect register PRCR<br>[Address 000A16]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| b7       b         (7) When the CPU clock ss         b7         0         b7         0         b7         0         (8) Interrupt enable flag (I                       | Protect register PRCR<br>[Address 000Ans]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (7) When the CPU clock so<br>(7) When the CPU clock so<br>(7) When the CPU clock so<br>(8) Interrupt enable flag (I<br>(9) WAIT instruction<br>After Exiting Wait Mode | Protect register PRCR<br>[Address 000Aris]<br>Protect bit 0<br>Write enable<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Figure 1. Example of wait mode set-up



#### 4. The example of reference program M32C/84 Program Collection FILE NAME : rjj05b0764\_src.a30 ; CPU : M32C/84 Group FUNCTION : Wait Mode Set-up ; HISTORY : 2005.4.7 Ver 1.00 Copyright(C)2005, Renesas Technology Corp. Copyright(C)2005, Renesas Solutions Corp. All rights reserved. Include \*\*\*\*\*\*\* .LIST off ;Stops outputting lines to the assembler list file .INCLUDE sfr32c84.inc ;Reads the file that defined SFR .LIST ;Starts outputting lines to the assembler list file on Symbol definition RAM TOP 000400h ;Start address of RAM .equ RAM\_END 002affh :End address of RAM .equ ROM\_TOP 0fe0000h ;Start address of ROM .equ VECT TOP .equ 0fffe00h ;Start address of vect top FIXED\_VECT\_TOP .equ 0ffffdch ;Start address of fixed\_vect\_top Program area Start up ======== .SECTION ;Declares section name and section type PROGRAM, CODE .ORG ROM\_TOP ;Declares start address START: ldc #RAM\_END+1,isp ;Sets interrupt stack pointer mov.b #03h, prcr ;Removes protect ;Multiply-by-8 mov.w #0254h,plc0 bset plc07 ;PLL is on



|               | mov.w        | #1000,r0                           | ;Wait 5ms                                               |
|---------------|--------------|------------------------------------|---------------------------------------------------------|
| CNT:          |              |                                    |                                                         |
|               | dec.w        | rO                                 | ;                                                       |
|               | cmp.w        | #0,r0                              | ;                                                       |
|               | jnz          | CNT                                | ;                                                       |
|               | mov.b        | #00000000b, pm0                    | ;Single-chip mode                                       |
|               | mov.b        | #00000000b, pm1                    | ;                                                       |
|               | mov.b        | #00001000b, cm0                    | ;Xcin-Xcout High                                        |
|               | mov.b        | #10100000b, cm1                    | ;PLL clock                                              |
|               | mov.b        | #00010010b, mcd                    | ;No division mode                                       |
|               | mov.b        | #00h, prcr                         | ;Protects all registers                                 |
|               | ldc          | #VECT_TOP,intb                     | ;Sets interrupt table register                          |
| ;             |              |                                    |                                                         |
| ;====         |              |                                    |                                                         |
| ;             | Main program |                                    |                                                         |
| ,====<br>MAIN |              |                                    |                                                         |
| ,             |              |                                    |                                                         |
|               | mov.b        | #00000111b,rlvl                    | ;Exit priority register                                 |
| ,             |              | +++                                | ;Interrupt priority set bit for exiting stop/wait state |
|               |              |                                    | ;(111:Level 7, interrupt disabled)                      |
| WAIT          | _MODE:       |                                    |                                                         |
|               | fclr         | i                                  | ;Clear interrupt enable flag                            |
|               | mov.b        | #00000101b,int0ic                  | ;Interrupt control register                             |
| ,             |              | +++                                | ;Interrupt priority level select bit                    |
| ,             |              |                                    | ;(101:Level 5, interrupt disabled)                      |
| ,             | 1.2.1        |                                    | ;Interrupt request bit (0:Interrupt not requested)      |
|               | ldipl        | #3                                 | ;Intterrupt permission level: 3                         |
|               | mov.b        | #00000011b,rlvl                    | ;Exit priority register                                 |
| ,             |              | +++                                | ;Interrupt priority set bit for exiting stop/wait state |
|               |              |                                    | ;(011:Level 3, interrupt disabled)                      |
|               | mov.b        | #0000001b,prcr                     | ;Removes protect                                        |
|               | mov.b        | #000000015,prci<br>#00100000b, cm1 | ;Main clock                                             |
|               | bclr         | plc07                              | ;PLL is off                                             |
|               | mov.b        | #00000000b,prcr                    | ;Protect all registers                                  |
|               | fset         | i                                  | ;Set interrupt enable flag                              |
|               | 1001         | •                                  |                                                         |
| ,             | wait         |                                    | ;Wait mode                                              |
| •             |              |                                    | ,                                                       |
| ,             | nop          |                                    |                                                         |
|               | nop          |                                    |                                                         |
|               | nop          |                                    |                                                         |
|               | nop          |                                    |                                                         |
| •             |              |                                    |                                                         |
| MAIN          | _B:          |                                    |                                                         |
| ,             |              |                                    |                                                         |
|               |              |                                    |                                                         |



| ;                                      | jmp                                    | MAIN_B                  |                                                                                            |  |  |  |
|----------------------------------------|----------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|--|--|--|
| ;===================================== |                                        |                         |                                                                                            |  |  |  |
| ,                                      | ====================================== |                         |                                                                                            |  |  |  |
| ;                                      |                                        |                         |                                                                                            |  |  |  |
|                                        | mov.b                                  | #00000111b,rlvl         | ;Exit priority register                                                                    |  |  |  |
| ;                                      |                                        | +++                     | ;Interrupt priority set bit for exiting stop/wait state ;(111:Level 7, interrupt disabled) |  |  |  |
| ;                                      |                                        |                         |                                                                                            |  |  |  |
|                                        |                                        | reit                    |                                                                                            |  |  |  |
| ;                                      |                                        |                         |                                                                                            |  |  |  |
| ,===<br>;                              | Dummy interr                           | rupt processing program |                                                                                            |  |  |  |
| ,                                      | <br>/МҮ:                               |                         |                                                                                            |  |  |  |
|                                        |                                        | reit                    |                                                                                            |  |  |  |
| ;                                      |                                        |                         |                                                                                            |  |  |  |
| .****<br>,                             | *****                                  |                         | **********************                                                                     |  |  |  |
| ;                                      | Setting of var                         | iable vector table      |                                                                                            |  |  |  |
| ,                                      |                                        |                         |                                                                                            |  |  |  |
| ,                                      | .SECTION                               | VECT,ROMDATA            |                                                                                            |  |  |  |
|                                        | .ORG                                   | VECT_TOP + (8*4)        |                                                                                            |  |  |  |
| ;                                      |                                        |                         |                                                                                            |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;DMA0 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;DMA1 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;DMA2 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;DMA3 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TA0 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TA1 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TA2 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TA3 interrupt vector                                                                      |  |  |  |
|                                        | .lword<br>.lword                       | DUMMY<br>DUMMY          | ;TA4 interrupt vector<br>;UART0 transmit/NACK interrupt vector                             |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;UART0 receive/ACK interrupt vector                                                        |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;UART1 transmit/NACK interrupt vector                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;UART1 receive/ACK interrupt vector                                                        |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TB0 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TB1 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TB2 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TB3 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;TB4 interrupt vector                                                                      |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;INT5 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;INT4 interrupt vector                                                                     |  |  |  |
|                                        | .lword                                 | DUMMY                   | ;INT3 interrupt vector                                                                     |  |  |  |



|      | .lword             | DUMMY          | ;INT2 interrupt vector                        |
|------|--------------------|----------------|-----------------------------------------------|
|      | .lword             | DUMMY          | ;INT1 interrupt vector                        |
|      | .lword             | INT0_INT       | ;INT0 interrupt vector                        |
|      | .lword             | DUMMY          | ;TB5 interrupt vector                         |
|      | .lword             | DUMMY          | ;UART2 transmit/NACK interrupt vector         |
|      | .lword             | DUMMY          | ;UART2 receive/ACK interrupt vector           |
|      | .lword             | DUMMY          | ;UART3 transmit/NACK interrupt vector         |
|      | .lword             | DUMMY          | ;UART3 receive/ACK interrupt vector           |
|      | .lword             | DUMMY          | ;UART4 transmit/NACK interrupt vector         |
|      | .lword             | DUMMY          | ;UART4 receive/ACK interrupt vector           |
|      | .lword             | DUMMY          | ;Bus collision detection,start/stop           |
|      |                    |                | ;condition detection (UART2) interrupt vector |
|      | .lword             | DUMMY          | ;Bus collision detection,start/stop           |
|      |                    |                | ;condition detection (UART3) interrupt vector |
|      | .lword             | DUMMY          | ;Bus collision detection,start/stop           |
|      |                    |                | ;condition detection (UART4) interrupt vector |
|      | .lword             | DUMMY          | ;A-D interrupt vector                         |
|      | .lword             | DUMMY          | ;KEY interrupt vector                         |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector0             |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector1             |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector2             |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector3             |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector4             |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector8             |
|      | .lword             | DUMMY          | ;Intelligentl/O interrupt vector9,CAN0        |
|      | .lword             | DUMMY          | ;IntelligentI/O interrupt vector10,CAN1       |
|      | .lword             | DUMMY          | ;CAN2                                         |
| **** | *****              | *****          | *****                                         |
|      | Setting of fixed v | rector         |                                               |
| **** | ******             | ******         | ***************                               |
|      |                    |                |                                               |
|      | .SECTION           | F_VECT,ROMDATA |                                               |
|      | .ORG               | FIXED_VECT_TOP |                                               |
|      |                    |                |                                               |
|      | .lword             | DUMMY          | ;Undefined instruction interrupt vector       |
|      | .lword             | DUMMY          | ;Overflow (INTO instruction) interrupt vector |
|      | .lword             | DUMMY          | ;BRK instruction interrupt vector             |
|      | .lword             | DUMMY          | ;Address match interrupt vector               |
|      | .lword             | DUMMY          | ;                                             |
|      | .lword             | DUMMY          | ;Watchdog timer interrupt vector              |
|      | .lword             | DUMMY          | •<br>,                                        |
|      | .lword             | DUMMY          | ;NMI interrupt vector                         |
|      | .lword             | START          | ;Sets start vector                            |
|      |                    |                |                                               |
|      | and                |                |                                               |

.end

• • • • • • • •

;

;



#### 5. Referense

Hardware manual M32C/84 group Hardware Manual (Use the latest version on the web-site: http://www.renesas.com)

#### 6. Web-site and contact for support

Renesas web-site http://www.renesas.com/

Contact for Renesas technical support E-mail: csc@renesas.com



### Revision

| Davis Jacua data |            | Revised |                      |  |
|------------------|------------|---------|----------------------|--|
| Rev.             | Issue data | Page    | Point                |  |
| 1.00             | 2005.4.7   | -       | First edition issued |  |
|                  |            |         |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  Any diversion or recovery to the export control lows and regulations of Japan and/or the
- Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.