

## Altera and IDT Synchronous Ethernet Solution for ITU-T G.8262

Brian Auyeung, Applications Engineer, Altera Nigel Gulstone, Ethernet Protocol Lead, Altera Han Hua Leong, Design Engineer, IP and Device Software Engineering, Altera Silvana Rodrigues, Director Systems Design, IDT Greg Armstrong, Principal System Architect, IDT

#### WP-01256-1.0

White Paper

## Introduction

Synchronous Ethernet (SyncE) is a set of ITU-T standards for networking that enable the synchronization of clock frequencies in an Ethernet network. The standards allow use of Ethernet networks, which are inexpensive compared to traditional synchronized networks, for applications such as cellular telephony.

The principle behind SyncE is simple: one node in the network is connected to a primary reference clock source; all other nodes synchronize to the primary reference by using a clock that is recovered from the physical layer.

There are a few challenges to implementing SyncE networks:

- ITU-T G.8261 defines the architecture and wander performance of a SyncE network.
- Since clock jitter/wander is additive, the quality of clock synchronization must be carefully controlled at each node. ITU-T G.8262 specifies the clocking at each individual Ethernet node.
- A message protocol is needed in the network to control and monitor clock synchronization. The protocol for these messages is defined in ITU-T G.8264.

Altera<sup>®</sup> FPGAs can be used in conjunction with the IDT 82P33731 Synchronous Equipment Timing Source (SETS) for 1G, 10G, 40G, or 100G SyncE to design flexible Ethernet nodes. The FPGAs can be programmed to implement or offload the protocols required by ITU-T G.8264, and can be added to a network according to ITU-T G.8261.

The IDT 82P33731 SETS device acts as an Ethernet Equipment Clock source for the FPGA, and performs clock cleanup, advanced clock monitoring, and switchover functions. The 82P33731 is pin compatible with 82P33831, which is suitable for IEEE 1588 Precision Timing Protocol (PTP) applications. PTP is often used along with SyncE in applications that need time and phase synchronization.

The sections that follow describe the Altera and IDT SyncE solution in more detail, including test results that show that the solution complies with the recommendation for SyncE clocking in ITU-T G.8262.



IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specifications are subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright ©2015 Integrated Device Technology, Inc. All rights reserved.



101 Innovation Drive San Jose, CA 95134 www.altera.com © 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Figure 1 is a block diagram of an Ethernet line card built using the Altera and IDT SyncE solution. The line card includes an Altera FPGA with multiple integrated high-speed serial transceivers that can be used to implement Ethernet links, a built-in processor (the SoC CPU), on-chip fractional phase-locked loops (PLLs), and programmable logic. It also includes an IDT 82P33731 SETS device, and a set of local reference clock sources.

In this system, the programmable logic in the FPGA is loaded with a design that includes one or more Ethernet cores, along with any other application logic needed on the card. Altera offers a variety of Ethernet intellectual property (IP) cores, including 10 Gb Ethernet MAC with 10GBASE-R PCS and PMA (PHY), 40 Gb Ethernet MAC and 40GBASE-R4 PHY, and 100 Gb Ethernet MAC and CAUI or CAUI-4 PHY, which can be used with the IDT SETS device. ITU-T G.8264 defines the Ethernet synchronization messaging channel (ESMC), the protocol behavior, and the message format for SyncE that can be implemented in the programmable logic, or in the built-in SoC CPU.

Each serial transceiver recovers a clock from the data it receives, using one of the clock sources on the line card to initialize its clock/data recovery (CDR) circuit. The recovered clocks are connected to the IDT SETS using external pins on the FPGA. A PLL on the FPGA reduces the rate of the recovered clocks to simplify routing PCB routing between the FPGA and SETS device. SETS clock inputs can accept a variety of recovered clock rates, from 1 pulse per second (PPS) to 650 MHz.







Figure 2. 82P33731 Synchronous Equipment Timing Source

As shown in Figure 2, the SETS has multiple clock inputs, both single-ended and differential, that can be driven by recovered clocks from the Altera FPGA. The SETS uses DPLL1 to clean a selected recovered clock. DPLL1 meets the frequency accuracy, pull-in, hold-in, pull-out, noise generation, noise tolerance, transient response, and holdover performance requirements of ITU-T G.8262.

The next stage of cleanup after DPLL1 is APLL3, which is a voltage controlled crystal oscillator (VCXO) based jitter attenuating analog PLL. APLL3 can be provisioned with one or two selectable crystal resonators to support up to two base frequencies. The output clocks generated by APLL3 are suitable for serial 40GBASE-R and lower rate interfaces. These are used to drive the reference clock inputs for the ATX PLLs on the FPGA, which in turn drive the clocks on the FPGA, synchronizing the line card logic to the SyncE master clock.

One of the requirements of ITU-T G.8262 is that an Ethernet endpoint be able to switch gracefully from one clock source to another in case of link failure. To enable switchover, the FPGA provides multiple recovered clocks to the SETS, along with LOS signals to indicate whether each recovered clock comes from a working Ethernet link.

The SETS can be directed to use a specific recovered clock, or programmed to automatically select a clock based on pre-programmed priorities and locking allowances. The SETS continually monitors its input clocks to determine whether they are within pre-programmed frequency thresholds.

## **ITU-T G.8262 Test Results**

A series of tests were performed jointly by Altera and IDT to show that the Altera and IDT SyncE solution meets the requirements of ITU-T G.8262 for an Ethernet Equipment Clock.

Many G.8262 requirements depend only on the capabilities of the DPLL and APLL on the IDT SETS device. These tests were performed by IDT at their laboratory. A full compliance report from the IDT tests is available under non-disclosure agreement (NDA).

Figure 3 shows the block diagram of the test setup that was used for jitter tests that require the FPGA and SETS to work together. The setup used an Altera Stratix<sup>®</sup> V FPGA, and an IDT 82P33731 SETS device.

Figure 3. Jitter Test Setup



The FPGA implemented 16 Ethernet 10GBASE-R channels using the Altera 1G/10Gb Ethernet MAC core with the Altera 10GBASE-R PHY IP core. Because the Ethernet cores are small, a Gray-code noise generation core was added to the design so that 71% of the FPGA resources were used, mimicking the switching noise that might be present in a line card with additional application logic.

The FPGA provided two recovered clocks to the IDT SETS device, one for 1GbE and one for 10GbE. The 1GbE recovered clock was divided by 8 before driving it on the PCB to the IDT SETS; the 10GbE recovered clock was divided by 10.

Table 1. G.8262 Test Results (Part 1 of 2)

| ITU-T<br>Recommendation<br>G.8262                                     | Requirements                                                                                                                                                                                                                                                                                                                                                                    | Compliance                                        |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|
| Frequency accuracy<br>(section 6)                                     | Under free-running and prolonged holdover conditions, the EEC output frequency accuracy should not be greater than 4.6 ppm with regard to a reference traceable to a [ITU-T G.811 - PRC] or [ITU-T G.8272 - PRTC] clock, over a time period of 1 year.                                                                                                                          | Yes, with EEC capable<br>TCXO<br>(see IDT AN-807) |  |
| Pull-in range<br>(section 7.1)                                        | The minimum pull-in range should be $\pm 4.6$ ppm with regards to the local oscillator frequency offset.                                                                                                                                                                                                                                                                        | Yes                                               |  |
| Hold-in range<br>(section 7.2.2)                                      | The hold-in range for EEC-Option 2 should be $\pm 4.6$ ppm with regards to the local oscillator frequency offset.                                                                                                                                                                                                                                                               | Yes                                               |  |
| Wander generation<br>(section 8.1, 8.2)                               | Represents the amount of phase noise produced at the output when there is an ideal input reference signal. Considers both constant (within $\pm 1  ^{\circ}$ K) and variable temperature.                                                                                                                                                                                       | Yes                                               |  |
| Jitter generation<br>(section 8.3)                                    | In the absence of input jitter at the synchronization interface, the intrinsic jitter at the synchronous Ethernet output interfaces, as measured over a 60-second interval, should not exceed the 1G limits of 0.5Ulp-p using measuring filter of 2.5 kHz to 10 MHz.                                                                                                            | Yes<br>(Altera + IDT test)                        |  |
|                                                                       | In the absence of input jitter at the synchronization interface, the intrinsic jitter at the synchronous Ethernet output interfaces, as measured over a 60-second interval, should not exceed the 10G limits of 0.5 UIp-p using measuring filter of 20 kHz to 80 MHz.                                                                                                           | Yes<br>(Altera + IDT test)                        |  |
| Noise tolerance<br>(section 9)                                        | <ul> <li>Indicates the minimum noise (wander and jitter) at the input of the clock that should be accommodated while:</li> <li>Maintaining the clock within prescribed performance limits</li> <li>Not causing any alarms</li> <li>Not causing the clock to switch reference</li> <li>Not causing the clock to go into holdover</li> </ul>                                      | Yes                                               |  |
| Noise transfer<br>(section 10)                                        | The minimum bandwidth requirement for an EEC-option 1 is 1 Hz. The maximum bandwidth requirement is 10 Hz.                                                                                                                                                                                                                                                                      | Yes                                               |  |
|                                                                       | The maximum bandwidth requirement for an EEC-option 2 is 0.1 Hz.                                                                                                                                                                                                                                                                                                                | Yes                                               |  |
|                                                                       | In the passband, the phase gain of the EEC should be smaller than 0.2 dB (2.3%).                                                                                                                                                                                                                                                                                                | Yes                                               |  |
| Short-term phase<br>transient response<br>(section 11.1)              | Reflects the performance of the clock in cases when the (selected)<br>input reference is lost due to a failure in the reference path and a<br>second reference input signal, traceable to the same reference clock, is<br>available simultaneously, or shortly after (maximum 15 seconds) the<br>detection of the failure (for example, in cases of autonomous<br>restoration). | Yes                                               |  |
| Long-term phase<br>transient response<br>(Holdover)<br>(section 11.2) | Bounds the maximum excursions in the output timing signal when no reference input signal is available. Additionally, it restricts the accumulation of the phase movement during input signal impairments or internal disturbances. Considers both constant (within $\pm 1$ °K) and variable temperature.                                                                        | Yes, with EEC capable<br>TCXO<br>(see IDT AN-807) |  |

#### Table 1. G.8262 Test Results (Part 2 of 2)

| ITU-T<br>Recommendation<br>G.8262                                      | Requirements                                                                                                                                                                                                                                                                                    | Compliance |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Phase response to<br>input signal<br>interruptions<br>(section 11.3.1) | For short-term interruptions on synchronization input signals that do<br>not cause reference switching, the output phase variation should not<br>exceed 120 ns, with a maximum frequency offset of 7.5 ppm for a<br>maximum period of 16 ms.                                                    | Yes        |
| Phase discontinuity (section 11.4)                                     | In cases of infrequent internal testing or rearrangement operations within the slave clock, the phase transient at the output of EEC should meet the specifications as specified in section 11.4.                                                                                               | Yes        |
| External<br>synchronization<br>interfaces<br>(section 12.1)            | Synchronization Ethernet equipment will require a range of external<br>synchronization interface types to be supported that will allow<br>synchronization to be derived from an [ITU-T G.812] SSU/BITS clock,<br>from the output of an [ITU-T G.813] SEC or from another [ITU-T<br>G.8262] EEC. | Yes        |

# **Document Revision History**

Table 2 shows the revision history for this document.

### Table 2. Document Revision History

| Date          | Version | Changes          |
|---------------|---------|------------------|
| November 2015 | 1.0     | Initial release. |