Date: Nov. 10, 2016

## RENESAS TECHNICAL UPDATE

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                             |         | Document<br>No.         | TN-RL*-A068A/E                              | Rev. | 1.00 |
|-----------------------|-----------------------------------------------------|---------|-------------------------|---------------------------------------------|------|------|
| Title                 | Restriction regarding Watchdog timer                |         | Information<br>Category | Technical Notification                      |      |      |
| Applicable<br>Product | RL78/D1A, RL78/F12, RL78/F13,<br>RL78/F14, RL78/F15 | Lot No. | Reference<br>Document   | Latest user's Manual of applicable products |      |      |

The restriction below applies to watchdog timer in the above mentioned Applicable Products.

## 1. Description

Wrong WDT-RESET may assert when WDT counter is cleared (writing 0xAC to WDTC register) at just 50% of count-overflow-value and when window open period of watchdog timer is set to 75%.

When all of following conditions is established, the restriction applies.

- (1) "Operation of watchdog timer" is "enabled" (WDTON = "1")
- (2) "Operation of watchdog timer in the HALT or STOP mode" is "enabled" (WDSTBYON = "1")
- (3) "Setting of window open period of watchdog timer" is "75%" (WINDOW1, WINDOW0 = "10b")
- (4) During watchdog timer operates, counter is cleared at just 50% of count-overflow-value (writing WDTE register to ACh).

Note: Each bit such as WDTON, WDSTBYON, WINDOW1 and WINDOW0 is a part of user option byte (000C0h)

## 2. Countermeasure

Please correspond with either of the following countermeasures.

- 1) Set "window open period" to "50%" or "100%".
  - Set bit 6 and bit 5 in user option byte (000C0h) to 01b (50%) or 11b (100%)
- 2) If "window open period" is set to "75%" (WINDOW1, WINDOW0 = "10b"), please perform Counter- clear within the period except for just 50%.

## Note

If boot swap function is used, set 020C0h (010C0h in case of RL78/F12) to same value as user option byte (000C0h).

