Date: Aug. 10, 2022 # **RENESAS TECHNICAL UPDATE** TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-061, Japan Renesas Electronics Corporation | Product<br>Category | MPU/MCU | Document<br>No. | TN-RA*-A00 | 60A/E | Rev. | 1.00 | |-----------------------|-------------------------------------------------------------------|-----------------|-------------------------|--------------------------|------|------| | Title | Correction for "Arm MPU" descriptions in RA2 series User's Manual | | Information<br>Category | Technical Notification | | | | Applicable<br>Product | RA2A1 Group<br>RA2L1 Group<br>RA2E1 Group<br>RA2E2 Group | Lot No. | | Refer to Table1 as below | | | | | | All lots | Reference<br>Document | | | ow | #### Table 1 | Product Group | roduct Group Reference Document | | |---------------|-------------------------------------------------------------------------------|----------| | RA2L1 | Renesas RA2L1 Group User's Manual: Hardware<br>R01UH0853EJ0120 (May 20, 2022) | Rev.1.20 | | RA2E1 | Renesas RA2E1 Group User's Manual: Hardware<br>R01UH0852EJ0120 (Feb 4,2022) | Rev.1.20 | | RA2E2 | Renesas RA2E2 Group User's Manual: Hardware<br>R01UH0919EJ0110 (Mar 31, 2022) | Rev.1.10 | | RA2A1 | Renesas RA2A1 Group User's Manual: Hardware<br>R01UH0888EJ0100 (Oct 8, 2019) | Rev.1.00 | ## Corrections in the User's Manual: Hardware | Group & Page | Applicable Item | Revised content | |---------------|-----------------------------------------------|----------------------| | RA2L1 / p.229 | 14. Memory Protection Unit (MPU) | | | RA2E1 / p.223 | 14.3 Arm MPU | Deleted Description | | RA2E2 / p.189 | | about Overlap of Arm | | RA2A1 / p.228 | 15. Memory Protection Unit (MPU) 15.3 Arm MPU | MPU | Group: RA2L1/RA2E1/RA2E2 Incorrect) 14.3 Arm MPU The Arm MPU monitors the addresses accessed by the CPU across the entire address space (0x0000\_0000 to 0xFFFF\_FFFF) and provides support for: - 8 protected regions - Overlapping protected regions, with ascending region priority: - 7 = highest priority - 0 = lowest priority. - Setting access permissions to protected region (Read, Write, Execution) - Export of memory attributes to the system. Arm MPU mismatches and permission violations invoke the programmable-priority MemManage fault (Hard Fault) handler. For details, see section 14.8. References. #### Correct) 14.3 Arm MPU The Arm MPU monitors the addresses accessed by the CPU across the entire address space (0x0000\_0000 to 0xFFFF\_FFFF) and provides support for: 8 protected regions ## (Deleted Description about Overlap) - Setting access permissions to protected region (Read, Write, Execution) - Export of memory attributes to the system. Arm MPU mismatches and permission violations invoke the programmable-priority MemManage fault (Hard Fault) handler. For details, see section 14.8. References. **Group: RA2A1** Incorrect) 15.3 Arm MPU The Arm MPU provides full support for: - 8 protection regions - Overlapping protection regions, with ascending region priority: - 7 = highest priority - 0 = lowest priority - . Access permissions - Exporting memory attributes to the system. Arm MPU mismatches and permission violations invoke the programmable-priority MemManage fault (HardFault) handler. For details, see 2. in section 15.7, References. #### Correct) 15.3 Arm MPU The Arm MPU provides full support for: • 8 protection regions ### (Deleted description about Overlap) - . Access permissions - Exporting memory attributes to the system. Arm MPU mismatches and permission violations invoke the programmable-priority MemManage fault (HardFault) handler. For details, see 2. in section 15.7, References.