

# V850E2/MN4 UARTJ Control

APPLICATION NOTE

R01AN0926EJ0100 Rev.1.00 Feb 07, 2012

# Introduction

This application note explains how to set up the UARTJ serial interface (with FIFO) and also gives an outline of the operation and describes the procedures for using a sample program. The sample program sets the baud rate to 19200 bps and executes serial communication between the UARTJ1 and the UARTJ3. The UARTJ1 transmits data and the UARTJ3 receives the data. The internal RAM has a 16-byte user transmit array and a 16-byte user receive array.

### **Target Device**

V850E2/MN4 Microcontrollers

#### Contents

| 1. | Overview           | . 2 |
|----|--------------------|-----|
|    |                    |     |
| 2  | Usage Environment  | 5   |
|    |                    |     |
| 3  | Software           | 6   |
| 0. |                    | . 0 |
| 1  | Sample Application | 7   |
| 4. | Sample Application | . / |



# 1. Overview

This application note illustrates the usage examples of the UARTJ.

The sample program makes the basic initial settings of the V850E2/MN4 microcontrollers, such as the selection of the clock frequency and the setup of port I/O. The main processing after the end of initialization executes serial communication between the UARTJ1 and the UARTJ3. The UARTJ1 transmits data and the UARTJ3 receives the data.

The main points in the software are shown below.

See sections 4.1.2 and 4.1.3 for the details of the individual transfer processing.



Figure 1.1 UARTJ Software Processing Flow

The basic communication specifications are shown below.

| Receive I/F                               | UARTJ3                                        |
|-------------------------------------------|-----------------------------------------------|
| Transmit I/F                              | UARTJ1                                        |
| Operation mode                            | Continuous transmission/reception using FIFOs |
| Transfer direction                        | LSB first                                     |
| Parity bits during transmission/reception | No parity bit                                 |
| Transmit data of 1 frame                  | 8 bits                                        |
| Stop bit                                  | 1 bit                                         |
| Baud rate                                 | 19200 bps                                     |
| Transmit/receive FIFO size                | 16 bytes                                      |



### 1.1 Initialization

The general registers and functional pins are initialized.

<Port setup>

- Port n function control expansion registers (PFCEn)
- Port n function control registers (PFCn)
- Port n mode control registers (PMCn)
- Port n mode registers (PMn)

# 1.2 UARTJ Setup

The registers listed below are set up to control the operation of the UARTJ. See section 4.2 for details.

<UART control setup>

- UARTJn control register 0 (URTJnCTL0)
- UARTJn control register 1 (URTJnCTL1)
- UARTJn control register 2 (URTJnCTL2)

<FIFO control setup>

- UARTJn macro FIFO control register 0 (URTJnFCTL0)
- UARTJn macro FIFO control register 1 (URTJnFCTL1)

# 1.3 Interrupt Enabling

• Interrupts are enabled by the EI instruction.

# 1.4 Main Loop Processing

The main loop processing is mainly divided into two. It repeatedly controls transmission/reception and awaits the end of transmission/reception. If transmit data is written to the URTJnFTX register after the operation of the UARTJ is set, the data is written to the transmit FIFO. The data stored in the transmit FIFO is transferred to the transmit shift register, after which serial transmission starts via the TXDnF pin.

In this sample program, the transmitting UARTJ1 transmits 16-byte data and the receiving UARTJ3 receives the 16byte data from the UARJ1. The internal RAM has the 16-byte (one byte (one block data) 16) user transmit array to store transmit data and the 16-byte user receive array to store receive data.

When a transmit/receive interrupt or a status interrupt occurs during the main loop processing, the corresponding interrupt processing is executed. In this sample program, interrupts occur at the timings listed below. See section 4 for the details of the individual interrupt processing.

- Transmit interrupt: When the transmit FIFO becomes empty
- Receive interrupt: When the receive FIFO becomes full
- Status interrupt: When an error occurs during reception or transmission



# 2. Usage Environment

This section provides the circuit diagram and operating environment of the hardware on which this sample program is to run.

# 2.1 Circuit Diagram

See "V850E2/MN4 Target Board User Manual: QB-V850E2MN4DUAL-TB (R20UT0683XJ)" for the details of the circuit diagram.

This sample program performs serial communication between the UARTJ1 and the UARTJ3. The UARTJ1 transmits data and the UARTJ3 receives the data. The P13\_4 pin and the P13\_5 pin are used for the TXD1F pin and the RXD1F pin for the UARTJ1, respectively. The P4\_6 pin and the P4\_7 pin are used for the TXD3F pin and the RXD3F pin for the UARTJ3, respectively. The TXD1F pin is connected to the RXD1F pin and the RXD1F pin is connected to the TXD3F pin.

LED1 and LED2 are connected to port 13. The P13\_7 pin is used for LED1. The P13\_6 pin is used for LED2.

# 2.2 Development Environment

It is necessary to install the tools that are listed below to run the sample program.

• CubeSuite+

The integrated development environment CubeSuite+ from Renesas Electronics provides various software development tools that are necessary for the user to develop applications. The user can use these tools seamlessly and easily in various development stages including coding, assembly, compilation, debugging using an emulator or simulator, and flash programming.

#### • MINICUBE

MINICUBE is a general-purpose in-circuit emulator from Renesas Electronics which adopts the JTAG interface system. It allows the user to debug an onboard real processor and provides highly transparent and stable emulation functionalities. An adapter is required to connect a TB board to MINICUBE.



# 3. Software

This section describes the file organization of the sample program.

# 3.1 File Organization

The file organization of the sample program is summarized below.

| File Name<br>(Tool Structure) | Description                        | Common Source File | CubeSuite+ File |
|-------------------------------|------------------------------------|--------------------|-----------------|
| crtE.s                        | Hardware initialization processing |                    | •               |
| V850E2MN4.dir                 | Link/directive file                |                    | •               |
| uartj.h                       | Variable and function declarations | •                  |                 |
| main.c                        | Main processing                    | •                  |                 |
| initial.c                     | Software initialization processing | •                  |                 |
| uartj_transmit.c              | Transmit processing                | •                  |                 |
| uartj_receive.c               | Receive processing                 | •                  |                 |
| interrupt.c                   | Interrupt processing               |                    |                 |



# 4. Sample Application

This section explains how to set up the UARTJ functions.

# 4.1 Flow Charts

The flow charts of this sample program are given below.

#### 4.1.1 Main Processing

The main processing disables maskable interrupts first. After each setup ends, the maskable interrupts and transmit/receive status interrupts are enabled. The main loop processing repeatedly controls transmission/reception and awaits the end of FIFO transmission/reception.



Figure 4.1 Main Processing Flowchart



#### 4.1.2 Receive Interrupt Processing

When data is received via the UARTJ, the data in the receive FIFO is read. If the stage of the receive FIFO matches the value set in the URTJnSLRP, a receive interrupt occurs.

During receive interrupt processing, data is read from the receive FIFO and the receive data is stored in the user receive array the number of times the data has been received. After all of the receive data is stored in the user receive array, a flag (regarded as a reception end flag) in the internal RAM is set to 1, indicating that all data (16 bytes) have been stored in the user receive array.



Figure 4.2 Receive Interrupt Processing



#### 4.1.3 Transmit Interrupt Processing

If the fill stage of the transmit FIFO matches the value set in the URTJnSLTP and write access to the URTJ1FTX register is not executed, a transmit interrupt occurs.

During transmit interrupt processing, a flag (regarded as a transmit end flag) in the internal RAM is set to 1, indicating that all data (16 bytes) have been transferred to the transmit FIFO.



Figure 4.3 Transmit Interrupt Processing



#### 4.1.4 Transmit/Receive Control Processing

When transmit data is written to the URTJ1FTX register after the initialization of the UARTJ, transmission starts. Receiving a start bit from the transmitter, the receiver starts reception.



Figure 4.4 Transmit/Receive Control Processing



#### 4.1.5 Status Interrupt Processing

A status interrupt request occurs when an error occurs during transmission/reception.

- Data consistency error
- Timeout error
- Framing error
- Parity error
- Overrun error
- Overflow error

When an error is detected during transmission/reception, the correspondent error flags in the URTJnSTR1 and URTJnFSTR1 registers are set to 1. Then, the UARTJ status interrupt processing clears the transmit/receive FIFO. The transmit FIFO is cleared by waiting for a period equivalent to the one required to transfer 16 bytes of data. The receive FIFO is cleared by reading all of the received data from it. The transmit flag and the receive flag in the internal RAM are set to 1. The SFR error flags are cleared via the URTJnSTC and URTJnFSTC registers and the transmit/receive interrupt request or the status interrupt request is also cleared. The UARTJ1 and UARTJ3 are temporarily stopped and return to the main loop (Transmission/reception is resumed in the main loop processing).

The status interrupt processing below is common to the UARTJ1 and the UARTJ3.



Figure 4.5 Status Interrupt Processing



# 4.2 Register Setup

This section explains how to set up the relevant registers according to the flow charts shown in section 4.1. The registers described below must be configured to control the UARTJ.

#### 4.2.1 Port Setup

The program described in this application note executes serial transmission/reception by using two macros, the UARTJ1 and the UARTJ3. The relevant ports must be set up so that the pins for the UARTJ1 and the UARTJ3 are enabled.

The LEDs are connected to port 13. The P13\_7 pin is used for LED1. The P13\_6 pin is used for LED2.

| Macro  | Pin   | PMC | PFCE | PFC | PM | Corresponding Function     |
|--------|-------|-----|------|-----|----|----------------------------|
| UARTJ1 | TXD1F | 1   | 0    | 1   | 0  | Alternative mode 2, output |
|        | RXD1F | 1   | 0    | 1   | 1  | Alternative mode 2, input  |
| UARTJ3 | TXD3F | 1   | 0    | 1   | 0  | Alternative mode 2, output |
|        | RXD3F | 1   | 0    | 1   | 1  | Alternative mode 2, input  |
| PORT   | P13_6 | 0   | 0    | 0   | 0  | Port mode, output          |
|        | P13_7 | 0   | 0    | 0   | 0  | Port mode, output          |

Setting examples

/\* P4\_6: URTJTA3RXD; alternative mode 2; input\*/
/\* P4\_7: URTJTA3TXD; alternative mode 2; output\*/
PFCE4 = 0x0000;
PFC4 = 0x00C0;
PMC4 = 0x0040;
/\* P13\_6,7:LEDs; port mode; output\*/
/\* P13\_6,7:LEDs; port mode; output\*/
/\* P13\_5:URTJTA1RXD; alternative mode 2; input\*/
/\* P13\_4:URTJTA1TXD; alternative mode 2; output\*/
PFCE13 = 0x0030;
PMC13 = 0x0030;
PM13 = 0x0020;



# 4.2.2 UARTJn Control Register 2 (URTJnCTL2)

The UARTJnCTL2 register defines the baud rates of the serial data transfers in which the UARTJn macros are used.

The transmit/receive clocks are generated from PCLK. The frequency of the clock signal from PCLK is divided by a prescaler and the clock of the specified baudrate is generated by the baudrate generator.

In this sample program, the baudrate is set to 19,200 bps.

|              |                   | 15    | 14                                   | 13        | 12                     | 11       | 10               | 9         | 8     |  |
|--------------|-------------------|-------|--------------------------------------|-----------|------------------------|----------|------------------|-----------|-------|--|
|              | 1                 |       | URTJnPRS[                            |           | 0                      | 1        |                  | RS[11:8]  |       |  |
|              |                   | R/W   | R/W                                  | R/W       | R                      | R/W      | R/W              | R/W       | R/W   |  |
|              |                   | 7     | 6                                    | 5         | 4                      | 3        | 2                | 1         | 0     |  |
|              | ]                 |       |                                      |           | URTJn                  | BRS[7:0] |                  |           |       |  |
|              |                   | R/W   | R/W                                  | R/W       | R/W                    | R/W      | R/W              | R/W       | R/W   |  |
| Ta           | ble 20-9          | URTJN | CTL2 regis                           | ter conte | nts                    |          |                  |           |       |  |
| Bit position | Bit name          |       |                                      |           | Fu                     | unction  |                  |           |       |  |
| 11 to 0      | URTJn<br>BRS[11:0 |       |                                      |           |                        |          |                  |           |       |  |
|              | bind i na         | °     | URTJn<br>BRS[11:0]                   | Transm    | Transmit/receive BRCLK |          | BF receive clock |           |       |  |
|              |                   |       | 000 <sub>H</sub>                     | P         | PCLK / (2 x 4)         |          | PCLK/4           |           |       |  |
|              |                   |       | 001 <sub>H</sub>                     |           |                        |          |                  |           |       |  |
|              |                   | -     | 002 <sub>H</sub><br>003 <sub>H</sub> | ł         |                        |          |                  |           |       |  |
|              |                   |       | 004 <sub>H</sub>                     |           |                        |          |                  |           |       |  |
|              |                   |       | 005 <sub>H</sub>                     |           | PCLK / (2 x 5)         |          |                  | PCLK/5    |       |  |
|              |                   |       | ***                                  | (2 x U    | PCLK /<br>RTJnBRS[     | 11:0])   | PCLK/U           | RTJnBRS[  | 11:0] |  |
|              |                   |       | FFE <sub>H</sub>                     | PCL       | K/(2 x 40              | 94)      | PC               | LK / 4094 | :     |  |
|              |                   |       | FFFH                                 | PCL       | K/(2 x 40              | 95)      | PC               | LK / 4095 |       |  |
|              |                   | 1225  |                                      | 0         |                        |          |                  |           |       |  |

Figure 4.6 URTJnCTL2 Register Format



Setting example



# 4.2.3 UARTJn Control Register 0 (URTJnCTL0)

The UARTJnCTL0 register controls the basic serial transfer operation of the UARTJn macros.

The sample program disables the macro operations, sets the required control registers, and then, enables the UARTJn operation.

|                                                                                                                 |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ER> + 00 <sub>H</sub>                                                                                                                                                       |                                                                                               |                                                                                  |                                                                                     |                                                                                |                                                 |  |
|-----------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------|--|
| Initia                                                                                                          | al Value 0 | 00 <sub>H</sub> . This                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | register is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | s initialized                                                                                                                                                               | by any n                                                                                      | eset.                                                                            |                                                                                     |                                                                                |                                                 |  |
|                                                                                                                 |            | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                                                                                                                                                           | 4                                                                                             | 3                                                                                | 2                                                                                   | 1                                                                              | 0                                               |  |
|                                                                                                                 | j.         | JRTJnPW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | URTJn<br>TXE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | URTJn<br>RXE                                                                                                                                                                | 0                                                                                             | 0                                                                                | 0                                                                                   | 0                                                                              | URTJ                                            |  |
|                                                                                                                 | 1          | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                         | R                                                                                             | R                                                                                | R                                                                                   | R                                                                              | R/W                                             |  |
|                                                                                                                 |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2100000-2100                                                                                                                                                                | 252                                                                                           |                                                                                  |                                                                                     |                                                                                |                                                 |  |
| 100 C 100 | ble 20-7 U |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 'L0 regis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ter conten                                                                                                                                                                  | 1928                                                                                          |                                                                                  |                                                                                     |                                                                                |                                                 |  |
| Bit position                                                                                                    | Bit name   | Service and the service of the servi |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                             | FI                                                                                            | unction                                                                          |                                                                                     |                                                                                |                                                 |  |
| 7                                                                                                               | URTJnPW    | 0: S<br>1: E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | UARTJn enable<br>0: Stop UARTJn operation<br>1: Enable UARTJn operation<br>Changing this bit initializes all transmission and reception units.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                             |                                                                                               |                                                                                  |                                                                                     |                                                                                |                                                 |  |
|                                                                                                                 |            | <ul> <li>0: Disable transmission operation</li> <li>1: Enable transmission operation</li> <li>To start transmission, set URTJnPW and then set URTJnTXE.<br/>To stop transmission, clear URTJnTXE, and then clear URTJnPW (they can<br/>be cleared at the same time).</li> <li>To initialize the transmission unit, clear URTJnTXE, wait for two prescaler<br/>clock cycles, and then set URTJnTXE again. For details about the prescaler<br/>clock, see (3) 'URTJnCTL2 - UARTJn control register 2" on page 1181.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                             |                                                                                               |                                                                                  |                                                                                     |                                                                                |                                                 |  |
| 5                                                                                                               | URTJnRXE   | 0: C<br>1: E<br>• To<br>To<br>cle<br>• To<br>cy<br>of<br>Th<br>pro-<br>the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Enable rece<br>enable rece<br>stop recep<br>eared at the<br>initialize th<br>cles, and the<br>two presca<br>e rising ed<br>escaler close<br>prescaler                                                                                                                                                                                                                                                                                                                                                                                                                                                | le<br>eption operat<br>seption, set I<br>otion, clear U<br>e same time)<br>ne reception<br>hen set URT<br>aler clock cyc<br>lge detection<br>ck cycles ha<br>r clock, see ( | ion<br>JRTJnPW<br>IRTJnRXE<br>unit, clear<br>JnRXE ag<br>cles has e<br>of the UF<br>s elapsed | E, and then<br>r URTJnRX<br>gain. Recep<br>lapsed sinc<br>(TJnTRXD<br>after URT) | clear URT<br>E, wait for<br>stion is enal<br>e URTJnR<br>signal is er<br>InRXE is s | JnPW (the<br>two presca<br>bled when<br>XE is set.<br>nabled wh<br>et. For det | aler clock<br>the time<br>en four<br>ails about |  |
| 0                                                                                                               | URTJnSLD   | C Data<br>o: D<br>1: E<br>This<br>data.<br>When<br>a mis<br>interr<br>This I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | page 1181.         Data consistency check enable         0: Disable consistency check         1: Enable consistency check         This bit selects the handling of data consistency error checks when transmitting data.         When this bit is set to 1, the transmit data and receive data are compared, and if a mismatch is detected, URTJnSTR1.URTJnDCE is set to 1 and a status interrupt request INTUAJnTIS is issued.         This bit is referenced only when starting transmission. Consequently, if this bit value is changed later on during transmission processing, the transmission |                                                                                                                                                                             |                                                                                               |                                                                                  |                                                                                     |                                                                                |                                                 |  |

| Figure 4.7 URTJnCTL0 Register Format ( | 1/2) |  |
|----------------------------------------|------|--|
|----------------------------------------|------|--|



| Cautions | <ol> <li>Disable transmission if UARTJn meets all the conditions below:</li> </ol>                                                                                                                                                                                                                                        |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>Transmission and reception are enabled (URTJnCTL0.URTJnPW =<br/>URTJnRXE = URTJnTXE = 1).</li> </ul>                                                                                                                                                                                                             |
|          | <ul> <li>Data consistency check is enabled (URTJnCTL0.URTJnSLDC = 1).</li> </ul>                                                                                                                                                                                                                                          |
|          | <ul> <li>Data is being transmitted or has been transmitted.</li> </ul>                                                                                                                                                                                                                                                    |
|          | Use the following procedure to keep reception enabled:                                                                                                                                                                                                                                                                    |
|          | <ul> <li>Check that no data is pending for transmission<br/>(URTJnSTR0.URTJnSSBT = URTJnSST = 0).</li> </ul>                                                                                                                                                                                                              |
|          | <ul> <li>Check that no data is pending for reception (URTJnSTR0.URTJnSSBR =<br/>URTJnSSR = 0).</li> </ul>                                                                                                                                                                                                                 |
|          | <ul> <li>Disable transmission by clearing URTJnCTL0.URTJnTXE.</li> </ul>                                                                                                                                                                                                                                                  |
|          | The reason why this procedure is required is that the data consistency error<br>flag URTJnSTR1.URTJnDCE is cleared if URTJnCTL0.URTJnTXE is<br>cleared.                                                                                                                                                                   |
|          | Thus a potential data consistency error would not occur if transmission is<br>disabled during a data transfer or after its completion.                                                                                                                                                                                    |
|          | 2. Disable reception if UARTJn meets all the conditions below:                                                                                                                                                                                                                                                            |
|          | <ul> <li>Transmission and reception are enabled (URTJnCTL0.URTJnPW =<br/>URTJnRXE = URTJnTXE = 1).</li> </ul>                                                                                                                                                                                                             |
|          | <ul> <li>Data consistency check is enabled (URTJnCTL0.URTJnSLDC = 1).</li> </ul>                                                                                                                                                                                                                                          |
|          | <ul> <li>Data is being transmitted or has been transmitted.</li> </ul>                                                                                                                                                                                                                                                    |
|          | Use the following procedure to keep transmission enabled:                                                                                                                                                                                                                                                                 |
|          | <ul> <li>Check that no data is pending for transmission<br/>(URTJnSTR0.URTJnSSBT = URTJnSST = 0).</li> </ul>                                                                                                                                                                                                              |
|          | <ul> <li>Check that no data is pending for reception (URTJnSTR0.URTJnSSBR =<br/>URTJnSSR = 0).</li> </ul>                                                                                                                                                                                                                 |
|          | <ul> <li>Disable reception by clearing URTJnCTL0.URTJnRXE.</li> </ul>                                                                                                                                                                                                                                                     |
|          | The reason why this procedure is required is that the data consistency error<br>flag URTJnSTR1.URTJnDCE is cleared and invalid if<br>URTJnCTL0.URTJnTXE is cleared. Thus a potential data consistency error<br>of already transmitted data would not occur.                                                               |
|          | 3. Do not start data transmission if all the conditions below are met:                                                                                                                                                                                                                                                    |
|          | <ul> <li>Data consistency check is enabled (URTJnCTL0.URTJnSLDC = 1).</li> </ul>                                                                                                                                                                                                                                          |
|          | <ul> <li>BF reception is enabled (URTJnSTR0.URTJnSSBR = 1).</li> </ul>                                                                                                                                                                                                                                                    |
|          | <ul> <li>BF detection during reception is disabled (URTJnCTL1.URTJnSLBM =<br/>0).</li> </ul>                                                                                                                                                                                                                              |
|          | A data consistency error will occur under above conditions when BF<br>reception is completed. The status interrupt INTUAJnTIS will be asserted<br>and the reception interrupt request INTUAJnTIR will not be generated<br>(URTJnSTR1.URTJnBSF remains 0). Consequently BF reception<br>completion will not be recognized. |

# Figure 4.8 URTJnCTL0 Register Format (2/2)

Setting examples

| URTJnPW = 1;<br>URTJnTXE = 1; | /* Enable UARTJn */<br>/* Enable transmission */ |
|-------------------------------|--------------------------------------------------|
| URTJnRXE = 1;                 | /* Enable reception */                           |
| URTJnBYTE = 0x00;             | /* Disable UARTJn */                             |



# 4.2.4 UARTJn Control Register 1 (URTJnCTL1)

The UARTJnCTL1 register defines the data frame properties of the serial data transfers in which the UARTJn macros are used.

This sample program does not use the functions related to the BF-related transmission/reception.

|              | Access             | This                                                                                                                      | regist                                                         | er can be                  | read/writ                 | ten in 16                  | -bit units.                                               |              |                    |               |  |  |
|--------------|--------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------|---------------------------|----------------------------|-----------------------------------------------------------|--------------|--------------------|---------------|--|--|
|              | Address            | <ur< td=""><td>TJn_t</td><td>base_OS&gt;</td><td>+ 20<sub>H</sub></td><td></td><td></td><td></td><td></td><td></td></ur<> | TJn_t                                                          | base_OS>                   | + 20 <sub>H</sub>         |                            |                                                           |              |                    |               |  |  |
| Initi        | lai Value          | 5002                                                                                                                      | 5002 <sub>H</sub> . This register is initialized by any reset. |                            |                           |                            |                                                           |              |                    |               |  |  |
|              | U<br>8             |                                                                                                                           |                                                                | 14                         | 13                        | 12                         | 11                                                        | 10           | 9                  | 8             |  |  |
|              |                    |                                                                                                                           |                                                                | UR                         | TJnBLG[2                  | :0]                        | 0                                                         | 0            | 0                  | URTJn<br>CLG  |  |  |
|              |                    |                                                                                                                           |                                                                | R/W                        | R/W                       | R/W                        | R                                                         | R            | R                  | R/W           |  |  |
|              |                    |                                                                                                                           |                                                                |                            |                           |                            |                                                           |              |                    |               |  |  |
|              |                    |                                                                                                                           | 7                                                              | 6                          | 5                         | 4                          | 3                                                         | 2            | 1                  | 0             |  |  |
|              |                    | U                                                                                                                         | RTJnS                                                          | LP[1:0]                    | URTJn<br>TDL              | URTJn<br>RDL               | 0                                                         | URTJn<br>SLG | URTJn<br>SLD       | URTJn<br>SLIT |  |  |
|              |                    | R/                                                                                                                        | W                                                              | R/W                        | R/W                       | R/W                        | R                                                         | R/W          | R/W                | R/W           |  |  |
|              |                    |                                                                                                                           |                                                                |                            |                           |                            |                                                           |              |                    |               |  |  |
| Та           | ble 20-8           | URT                                                                                                                       | JnCT                                                           | L1 regist                  | er conter                 | nts (1/3)                  |                                                           |              |                    |               |  |  |
| Bit position | Bit nam<br>URTJnSL | -                                                                                                                         |                                                                | eive mode                  |                           | F                          | unction                                                   |              |                    |               |  |  |
|              |                    |                                                                                                                           | 1: B                                                           | F reception<br>anging this | during dat<br>bit is only | ta reception<br>allowed if | on disabled.<br>on enabled.<br>reception is<br>RTJnCTL0.U | disabled     | = 0).              |               |  |  |
| 14 to 12     | URTJn              |                                                                                                                           |                                                                |                            |                           |                            |                                                           |              |                    |               |  |  |
|              | BLG[2:0]           | <sup>4</sup>                                                                                                              | U                                                              | RTJnBLG2                   |                           | nBLG1                      | URTJnBL(                                                  | GO           | BF length          | h             |  |  |
|              |                    |                                                                                                                           |                                                                | 1                          |                           | 0                          | 1                                                         |              | 13 bits            |               |  |  |
|              |                    |                                                                                                                           |                                                                | 1                          | _                         | 1                          | 0                                                         | _            | 14 bits<br>15 bits |               |  |  |
|              |                    |                                                                                                                           |                                                                | 1                          | _                         |                            | 0                                                         | _            | 16 bits            |               |  |  |
|              |                    |                                                                                                                           | $\vdash$                                                       | 0                          |                           | 0                          | 1                                                         | _            | 17 bits            |               |  |  |
|              |                    |                                                                                                                           | $\vdash$                                                       | 0                          |                           | 1                          | 0                                                         |              | 18 bits            |               |  |  |
|              |                    |                                                                                                                           |                                                                | 0                          | 1                         | 1                          | 1                                                         |              | 19 bits            |               |  |  |
| 1            | 1                  |                                                                                                                           |                                                                | 1                          |                           | 0                          | 0                                                         |              | 20 bits            |               |  |  |
|              |                    |                                                                                                                           |                                                                |                            |                           |                            |                                                           |              |                    |               |  |  |
|              |                    |                                                                                                                           |                                                                |                            |                           |                            | transmissio<br>InCTL0.URT                                 |              |                    |               |  |  |

Figure 4.9 URTJnCTL1 Register Format (1/3)



| Bit position | Bit name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Function           Parity bit selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                              |                         |  |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------|-------------------------|--|--|--|--|
| 7,6          | URTJn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                              |                         |  |  |  |  |
|              | SLP[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | URTJnSLP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | URTJnSLP0    | Operation                    |                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Transmission | Reception                    |                         |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0            | Output without<br>parity bit | Received with no parity |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1            | Output 0 parity<br>(0-fixed) | No parity judgment      |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0            | Output odd<br>parity         | Judged as odd parity    |  |  |  |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1            | Output even<br>parity        | Judged as even parity   |  |  |  |  |
|              | <ul> <li>If "Reception with no parity judgment" is selected during reception, a parity check is not performed. Therefore, since the URTJnSTR1.URTJnPE bit is not set, no error interrupt is output.</li> <li>When transmission/reception is performed in the LIN format, set URTJnSLP[1:0] to 00<sub>B</sub>.</li> <li>Changing these bits is only allowed if reception and transmission is disabled (URTJnCTL0.URTJnPW = 0 or URTJnCTL0.URTJnRXE = URTJnCTL0.URTJnTXE = 0).</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                              |                         |  |  |  |  |
| 5            | URTJnTDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Transmission data level control</li> <li>O: No inverted output of transmit data</li> <li>1: Inverted output of transmit data</li> <li>The output level of the URTJNTTXD pin can be inverted using this bit.<br/>It inverts the URTJNTTXD output level immediately, regardless of the values of URTJnCTL0.URTJNPW and URTJNCTL0.URTJNTXE. Therefore, if</li> <li>URTJnTDL is set to 1 while the operation is disabled, the URTJNTTXD outputs low level.</li> <li>Changing this bit is only allowed if transmission is disabled<br/>(URTJnCTL0.URTJNPW = 0 or URTJNCTL0.URTJNTXE = 0).</li> </ul> |              |                              |                         |  |  |  |  |
| 4            | URTJnRDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Reception data level control</li> <li>No inverted output of receive data</li> <li>1: Inverted output of receive data</li> <li>The output level of the URTJnTRXD pin can be inverted using this bit.<br/>It inverts the URTJnTRXD input level immediately, regardless of the values of URTJnCTL0.URTJnPW and URTJnCTL0.URTJnRXE. Therefore, if</li> <li>URTJnRDL is set to 1 while the operation is disabled, the URTJnTRXD inputs low level.</li> <li>Changing this bit is only allowed if reception is disabled<br/>(URTJnCTL0.URTJnPW = 0 or URTJnCTL0.URTJnRXE = 0).</li> </ul>              |              |                              |                         |  |  |  |  |

Figure 4.10 URTJnCTL1 Register Format (2/3)



| Bit position | Bit name  | Function                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2            | URTJnSLG  | <ul> <li>Stop bit number selection for transmission data</li> <li>0: 1 bit</li> <li>1: 2 bits</li> <li>The stop bit length during data or BF reception is always handled as "1".</li> <li>Changing this bit is only allowed if transmission is disabled<br/>(URTJnCTL0.URTJnPW = 0 or URTJnCTL0.URTJnTXE = 0).</li> </ul>                                                                                      |
| 1            | URTJnSLD  | <ul> <li>Transfer direction selection</li> <li>0: MSB-first transfer</li> <li>1: LSB-first transfer</li> <li>When the transmission/reception is performed in the LIN format, set<br/>URTJnSLD to 1.</li> <li>Changing this bit is only allowed if reception and transmission is disabled<br/>(URTJnCTL0.URTJnPW = 0 or URTJnCTL0.URTJnRXE =<br/>URTJnCTL0.URTJnTXE = 0).</li> </ul>                            |
| 0            | URTJnSLIT | <ul> <li>Transmission interrupt request (INTUAJnTIT) timing selection</li> <li>0: INTUAJnTIT generated at the start of transmission, i.e. when the transmit data is stored to the transmission shift register</li> <li>1: INTUAJnTIT generated at transmission completion</li> <li>Changing this bit is only allowed if transmission is disabled (URTJnCTL0.URTJnPW = 0 or URTJnCTL0.URTJnTXE = 0).</li> </ul> |

# Figure 4.11 URTJnCTL1 Register Format (3/3)

Setting example:

| URTJnCTL1 = 0x5103; | /* Disable BF reception during data reception */                           |  |
|---------------------|----------------------------------------------------------------------------|--|
|                     | /* Receive/transmit data bit length: 8 bits */<br>/* No parity */          |  |
|                     | /* Transmit data output: No inversion, receive data input: No inversion */ |  |
|                     | /* Transmit data stop bit count: 1 bit */                                  |  |
|                     | /* Transfer direction select: LSB first transfer */                        |  |
|                     | /* Transmit interrupt request generated at the end of transmission */      |  |



### 4.2.5 FIFO Control Register 0 (URTJnFCTL0)

The URTJnFCTL0 register defines the fill stages of the Rx FIFO and the Tx FIFO, at which the receive (INTUAJnTIR) and transmit (INTUAJnTIT) interrupts requests are generated.

A receive interrupt request is generated when the fill stage of the receive FIFO reaches the value specified in URTJnFCTL0.URTJnSLRP[3:0]. A transmit interrupt request is generated when the fill stage of the transmit FIFO reaches the value specified in URTJnFCTL0.URTJnSLTP[3:0].

The fill stages of the receive FIFO and the transmit FIFO need to be specified according to the baud rate. In this sample program, they are set to 16 bytes.

|    |     | Addr    | ess | <urt< th=""><th>Jn_ba</th><th>se_US</th><th>ER&gt; +</th><th>80<sub>H</sub></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th></urt<> | Jn_ba  | se_US   | ER> +     | 80 <sub>H</sub> |         |        |     |     |       |          |     |
|----|-----|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|-----------|-----------------|---------|--------|-----|-----|-------|----------|-----|
|    | Int | tial Va | lue | OFOO                                                                                                                                                   | . This | registe | er is ini | tialize         | ed by a | ny res | et. |     |       |          |     |
| 15 | 14  | 13      | 12  | 11                                                                                                                                                     | 10     | 9       | 8         | 7               | 6       | 5      | 4   | 3   | 2     | 1        | 0   |
| 0  | 0   | 0       | 0   | U                                                                                                                                                      | RTJnS  | LRP[3:  | [0]       | 0               | 0       | 0      | 0   | 1   | URTJn | SLTP[3:0 | ]   |
| R  | R   | R       | R   | R/W                                                                                                                                                    | R/W    | R/W     | R/W       | R               | R       | R      | R   | R/W | R/W   | R/W      | R/W |

| Bit position | Bit name           | Function                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 to 8      | URTJn<br>SLRP[3:0] | Rx FIFO level interrupt setting<br>URTJnSLRP[3:0] defines the Rx FIFO pointer status, at which the reception<br>interrupt request INTUAJnTIR is generated.<br>INTUAJnTIR is generated if URTJnFSTR0.URTJnSSRW[4:0] = (10 <sub>H</sub> -<br>URTJnSLRP[3:0]), in other words, readable data of (10 <sub>H</sub> - URTJnSLRP[3:0])<br>words still remains in the Rx FIFO.     |
| 3 to 0       | URTJn<br>SLTP[3:0] | Tx FIFO level interrupt setting<br>URTJnSLTP[3:0] defines the Tx FIFO pointer status, at which the transmission<br>interrupt request INTUAJnTIT is generated.<br>INTUAJnTIT is generated if URTJnFSTR0.URTJnSSTW[4:0] = (10 <sub>H</sub> -<br>URTJnSLTP[3:0]), in other words, writable space of (10 <sub>H</sub> - URTJnSLTP[3:0])<br>words still remains in the Tx FIFO. |

#### Figure 4.12 URTJnFCTL0 Register Format

Setting example:

| URTJnFCTL0 = 0x0000; | /* Receive FIFO interrupt level: 16 bytes */  |  |
|----------------------|-----------------------------------------------|--|
|                      | /* Transmit FIFO interrupt level: 16 bytes */ |  |



#### 4.2.6 FIFO Control Register 1 (URTJnFCTL1)

The URTJnFCTL1 register controls the Rx timeout detection.

A timeout error occurs, when the receive FIFO is not empty and when no receive data is stored in the receive FIFO or no data is read from the receive FIFO for a certain period of time.

|                     |                     | <urtjn_base_os> + 1020<sub>H</sub><br/>3F<sub>H</sub>. This register is initialized by any reset.</urtjn_base_os> |          |             |      |         |          |     |     |  |
|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------------|----------|-------------|------|---------|----------|-----|-----|--|
|                     |                     | 7                                                                                                                 | 6        | 5           | 4    | 3       | 2        | 1   | 0   |  |
|                     |                     | 0                                                                                                                 | 0        | - <b></b>   | 1.1  | URTJnS  | LRT[5:0] |     |     |  |
|                     |                     | R                                                                                                                 | R        | R/W         | R/W  | R/W     | R/W      | R/W | R/W |  |
|                     |                     |                                                                                                                   | TI 1 mon | leter contr | ents |         |          |     |     |  |
| Tab                 | le 20-15            | URTJNF                                                                                                            | TLITeg   | ister com   |      |         |          |     |     |  |
| Tab<br>Bit position | le 20-15<br>Bit nan | 10000                                                                                                             | TLING    |             |      | Inction |          |     |     |  |

#### Figure 4.13 URTJnFCTL1 Register Format

Setting example:

URTJnFCTL1 = 0x3F; /\* Detect timeout \*/



#### 4.2.7 UARTJn Status Clear Register 0 (URTJnSTC)

The error flags in URTJnSTR1 are set when a data consistency error, a parity error, a framing error, and an overrun error occur. The URTJnSTC register can be used to clear the error flags in URTJnSTR1.

In this sample program, the corresponding error flags are cleared by using the URTJnSTC and URTJnFSTC registers when INTUAJnTIS is detected.

|                   | Access            |                                                                                                                   |                                                                   |                                                                                                                         |                                                                                             | itten in 8-bi<br>always 00 |                        | t units.     |              |      |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------|------------------------|--------------|--------------|------|
| 1                 | Address           | <uf< td=""><td>RTJn_</td><td>base_USE</td><td>ER&gt; +10</td><td>н</td><td></td><td></td><td></td><td></td></uf<> | RTJn_                                                             | base_USE                                                                                                                | ER> +10                                                                                     | н                          |                        |              |              |      |
| Initi             | al Value          | 00 <sub>H</sub>                                                                                                   | . This                                                            | register is                                                                                                             | initialize                                                                                  | d by any re                | eset.                  |              |              |      |
|                   |                   |                                                                                                                   | 7                                                                 | 6                                                                                                                       | 5                                                                                           | 4                          | з                      | 2            | 1            | 0    |
|                   |                   |                                                                                                                   | 0                                                                 | 0                                                                                                                       | 0                                                                                           | URTJn<br>CLBS              | URTJn<br>CLDC          | URTJn<br>CLP | URTJn<br>CLF | 0    |
|                   |                   | 1                                                                                                                 | R                                                                 | R                                                                                                                       | R                                                                                           | R/W                        | R/W                    | R/W          | R/W          | R/W  |
| Bit position<br>4 | Bit nan<br>URTJnC | . s                                                                                                               |                                                                   | BF recepti                                                                                                              |                                                                                             |                            | Inction                |              |              |      |
|                   |                   |                                                                                                                   | U. W                                                              | niting 0 is i                                                                                                           | gnorea                                                                                      |                            |                        |              |              |      |
|                   | 10105             | -                                                                                                                 | 1: W                                                              | niting 1 cle                                                                                                            | ars URTJ                                                                                    | nSTR1.URT                  | JnBSF                  |              |              |      |
| 3                 | URTJnCl           | LDC                                                                                                               | 1: W<br>Clear<br>0: W<br>1: W<br>If UR1                           | niting 1 cle<br>data consi<br>niting 0 is i<br>niting 1 cle                                                             | ars URTJi<br>stency err<br>gnored<br>ars URTJi<br>cleared b                                 |                            | JnDCE                  | ending data  | or BF trans  | amit |
| 3                 | URTJnCl           |                                                                                                                   | 1: W<br>Clear<br>0: W<br>1: W<br>If URT<br>reque<br>Clear<br>0: W | riting 1 cle<br>data consi<br>riting 0 is i<br>riting 1 cle<br>FJnDCE is<br>sts will be<br>parity erro<br>riting 0 is i | ars URTJi<br>stency en<br>gnored<br>ars URTJi<br>cleared by<br>ignored.<br>r flag<br>gnored | or flag<br>nSTR1.URT       | JnDCE<br>s bit, any pe | ending data  | or BF trans  | amit |

#### Figure 4.14 URTJnSTC Register Format

Setting example:

| URTJnSTC = 0x1f; | /* Clear receive error flags */<br>/* Clear transmit/receive data consistency error flag */<br>/* Clear receive parity error flag */<br>/* Clear receive framing error flag */<br>/* Clear receive overrun error flag */ |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|



#### 4.2.8 FIFO Status Clear Register (URTJnFSTC)

The error flags in URTJnFSTR1 are set when a timeout error, an overflow error, and an overrun error occur. The URTJnFSTC register can be used to clear the error flags in URTJnFSTR1. The transmit/receive FIFO pointers can also be cleared.

In this sample program, the corresponding error flags are cleared by using the URTJnSTC and URTJnFSTC registers when INTUAJnTIS is detected.

| 7            | URTJnC   | TM Tim                                                                                                     |                              |               |           |         |          |               |      |  |  |  |
|--------------|----------|------------------------------------------------------------------------------------------------------------|------------------------------|---------------|-----------|---------|----------|---------------|------|--|--|--|
| Bit position | Bit nan  | ne                                                                                                         |                              |               | Fu        | Inction |          |               |      |  |  |  |
| Tab          | ie 20-18 | URTJnF                                                                                                     | STC regis                    | ter conter    | nts       |         |          |               |      |  |  |  |
|              |          | R/W                                                                                                        | R/W                          | R/W           | R/W       | R/W     | R/W      | R/W           | R/W  |  |  |  |
|              |          | URTJn                                                                                                      | URTJn<br>CLTO                | URTJn<br>CLRO | 0         | 0       | 0        | URTJn<br>CLTP | URTJ |  |  |  |
|              |          | 7                                                                                                          | 6                            | 5             | 4         | 3       | 2        | 1             | 0    |  |  |  |
| Initia       | al Value | 00 <sub>H</sub> . Thi                                                                                      | s register is                | initialized   | by any re | eset.   |          |               |      |  |  |  |
| P            | ddress   | <urtjn< td=""><td>_base_USI</td><td>ER&gt; + 8C</td><td></td><td></td><td></td><td></td><td></td></urtjn<> | _base_USI                    | ER> + 8C      |           |         |          |               |      |  |  |  |
|              | Access   |                                                                                                            | ister can be<br>this registe |               |           |         | t units. |               |      |  |  |  |

|   |           | 1: Writing 1 sets URTJnFSTR1.URTJnTMOE = 0                                                                                                                                                                                                                                                                                                                                                   |
|---|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | URTJnCLTO | Tx FIFO overflow error flag clear<br>0: Read value is always 0, writing 0 is ignored<br>1: Writing 1 sets URTJnFSTR1.URTJnTOFE = 0                                                                                                                                                                                                                                                           |
| 5 | URTJnCLRO | Rx FIFO overrun error flag clear<br>0: Read value is always 0, writing 0 is ignored<br>1: Writing 1 sets URTJnFSTR1.URTJnROVE = 0                                                                                                                                                                                                                                                            |
| 1 | URTJnCLTP | Tx FIFO pointer clear<br>0: Read value is always 0, writing 0 is ignored<br>1: Writing 1 sets the Tx FIFO pointer to 00 <sub>H</sub> , thus<br>- URTJnFSTR0.URTJnSSTW[4:0] = 00 <sub>H</sub> (Tx FIFO pointer)<br>- URTJnFSTR1.URTJnTOFE = 0 (no Tx FIFO overflow error status)<br>- URTJnFSTR1.URTJnSSTF = 0 (Tx FIFO not full status)<br>- URTJnFSTR1.URTJnSSTE = 1 (Tx FIFO empty status) |
| 0 | URTJnCLRP | Rx FIFO pointer clear<br>0: Read value is always 0, writing 0 is ignored<br>1: Writing 1 sets the Rx FIFO pointer to 00 <sub>H</sub> , thus<br>- URTJnFSTR0.URTJnSSRW[4:0] = 00 <sub>H</sub> (Rx FIFO pointer)<br>- URTJnFSTR1.URTJnROVE = 0 (no Rx FIFO overrun error status)<br>- URTJnFSTR1.URTJnSSRF = 0 (Rx FIFO not full status)<br>- URTJnFSTR1.URTJnSSRE = 1 (Rx FIFO empty status)  |

#### Figure 4.15 URTJnFSTC Register Format

Setting example:

| URTJnFSTC = 0xe3; | /* Clear receive error flags */<br>/* Clear timeout error flag */<br>/* Clear transmit FIFO overflow error flag */<br>/* Clear receive FIFO overrun error flag */<br>/* Clear transmit FIFO pointer */ |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | /* Clear transmit FIFO pointer */                                                                                                                                                                      |
|                   | /* Clear receive FIFO pointer */                                                                                                                                                                       |



# 4.3 Function Specifications

This section describes the specifications for the functions that are used by the sample program.

#### 4.3.1 Main Processing (main.c)

| [Function Name]    | main()                                                                     |
|--------------------|----------------------------------------------------------------------------|
| [Function]         | Calls necessary initialization functions before entering an infinite loop. |
| [Arguments]        | None                                                                       |
| [Return Value]     | None                                                                       |
| [Startup Method]   | Enters the main function after hardware initialization.                    |
| [SFRs Used]        | None                                                                       |
| [Calling Function] | None                                                                       |
| [Variables]        | flag_transmit_over, flag_receive_over                                      |
| [File Name]        | main.c                                                                     |
| [Notes]            | None                                                                       |

# 4.3.2 Software Initialization Processing (initial.c)

| [Function Name]    | port_initial()                                     |
|--------------------|----------------------------------------------------|
| [Function]         | Sets up ports and their mode.                      |
| [Arguments]        | None                                               |
| [Return Value]     | None                                               |
| [Startup Method]   | Call                                               |
| [SFRs Used]        | PFCE4, PFC4, PMC4, PM4, PFCE13, PFC13, PMC13, PM13 |
| [Calling Function] | main()                                             |
| [Variables]        | None                                               |
| [File Name]        | initial.c                                          |
| [Notes]            | None                                               |

| [Function Name]    | cg_initial()                                              |
|--------------------|-----------------------------------------------------------|
| [Function]         | Initializes the special clock frequency control register. |
| [Arguments]        | None                                                      |
| [Return Value]     | None                                                      |
| [Startup Method]   | Call                                                      |
| [SFRs Used]        | SFRCTL3                                                   |
| [Calling Function] | main()                                                    |
| [Variables]        | None                                                      |
| [File Name]        | initial.c                                                 |
| [Notes]            | None                                                      |
|                    |                                                           |



# UARTJ Control

## V850E2/MN4

| [Function Name]    | hbus_initial()                 |
|--------------------|--------------------------------|
| [Function]         | Initializes the AHB bus.       |
| [Arguments]        | None                           |
| [Return Value]     | None                           |
| [Startup Method]   | Call                           |
| [SFRs Used]        | ETARCFG0, ETARADRS0, ETARMASK0 |
| [Calling Function] | main()                         |
| [Variables]        | None                           |
| [File Name]        | initial.c                      |
| [Notes]            | None                           |

| [Function Name]    | board_initial()                        |
|--------------------|----------------------------------------|
| [Function]         | Sets up the initial state of the LEDs. |
| [Arguments]        | None                                   |
| [Return Value]     | None                                   |
| [Startup Method]   | Call                                   |
| [SFRs Used]        | P13                                    |
| [Calling Function] | main()                                 |
| [Variables]        | None                                   |
| [File Name]        | initial.c                              |
| [Notes]            | None                                   |

| [Function Name]    | ram_initial()                                                                           |
|--------------------|-----------------------------------------------------------------------------------------|
| [Function]         | Sets up the initial states of the receive buffer and flags.                             |
| [Arguments]        | None                                                                                    |
| [Return Value]     | None                                                                                    |
| [Startup Method]   | Call                                                                                    |
| [SFRs Used]        | None                                                                                    |
| [Calling Function] | main()                                                                                  |
| [Variables]        | txdata_urtj1[], rxdata_urtj3[], flag_transmit_over, flag_receive_over, flag_fifo_error, |
|                    | flag_uart_error                                                                         |
| [File Name]        | initial.c                                                                               |
| [Notes]            | None                                                                                    |



### V850E2/MN4

| [Function Name]<br>[Function]<br>[Arguments]<br>[Return Value]<br>[Startup Method]<br>[SFRs Used]<br>[Calling Function] | display()<br>Controls the LEDs according to the state of the relevant flags.<br>None<br>Call<br>P13<br>int_urtj3ir(),int_urtj3ire(), int_urtj1ire(),int_urtj1ic() |
|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                         | Call                                                                                                                                                              |
| [SFRs Used]                                                                                                             | P13                                                                                                                                                               |
| [Calling Function]                                                                                                      | int_urtj3ir(),int_urtj3ire(), int_urtj1ire(),int_urtj1ic()                                                                                                        |
| [Variables]                                                                                                             | flag_transmit_over, flag_receive_over, flag_error                                                                                                                 |
| [File Name]                                                                                                             | initial.c                                                                                                                                                         |
| [Notes]                                                                                                                 | None                                                                                                                                                              |
|                                                                                                                         |                                                                                                                                                                   |

# 4.3.3 Receive Processing (uartj\_receive.c)

| [Function Name]    | urtj3_receive_initial()                                             |
|--------------------|---------------------------------------------------------------------|
| [Function]         | Initializes the UARTJ3 macro.                                       |
| [Arguments]        | None                                                                |
| [Return Value]     | None                                                                |
| [Startup Method]   | Call                                                                |
| [SFRs Used]        | URTJ3CTL0, URTJ3CTL1, URTJ3CTL2, URTJ3FCTL0, URTJ3FCTL1, ICURTJ3IR, |
|                    | ICURTJ3IS                                                           |
| [Calling Function] | main()                                                              |
| [Variables]        | None                                                                |
| [File Name]        | uartj_receive.c                                                     |
| [Notes]            | None                                                                |
|                    |                                                                     |



# 4.3.4 Transmit Processing (uartj\_transmit.c)

| [Function Name]    | urtj1_transmit_initial()                                           |
|--------------------|--------------------------------------------------------------------|
| [Function]         | Initializes the UARTJ1 macro.                                      |
| [Arguments]        | None                                                               |
| [Return Value]     | None                                                               |
| [Startup Method]   | Call                                                               |
| [SFRs Used]        | URTJ1CTL0, URTJ1CTL1, URTJ1CTL2, URTJ1FCTL0, URTJ1FCTL1, ICURTJIC, |
|                    | ICURTJ1IS                                                          |
| [Calling Function] | main()                                                             |
| [Variables]        | None                                                               |
| [File Name]        | uartj_transmit.c                                                   |
| [Notes]            | None                                                               |
|                    |                                                                    |

| [Function Name]    | urtj1_transmit_start()                  |
|--------------------|-----------------------------------------|
| [Function]         | Performs the UARTJ1 macro transmission. |
| [Arguments]        | None                                    |
| [Return Value]     | None                                    |
| [Startup Method]   | Call                                    |
| [SFRs Used]        | URTJ1FTX                                |
| [Calling Function] | main()                                  |
| [Variables]        | txdata_urtj1[]                          |
| [File Name]        | uartj_transmit.c                        |
| [Notes]            | None                                    |



# 4.3.5 Interrupt Processing (interrupt.c)

| [Function Name]    | int_urtj1ic ()                                     |
|--------------------|----------------------------------------------------|
| [Function]         | Processes the UARTJ1 macro transmit interrupt.     |
| [Arguments]        | None                                               |
| [Return Value]     | None                                               |
| [Startup Method]   | Request INTUAJ1IC is present in an unmasked state. |
| [SFRs Used]        | None                                               |
| [Calling Function] | None                                               |
| [Variables]        | flag_transmit_over                                 |
| [File Name]        | interrupt.c                                        |
| [Notes]            | None                                               |

| [Function Name]    | int_urtj1ire ()                                                                         |
|--------------------|-----------------------------------------------------------------------------------------|
| [Function]         | Processes the UARTJ1 macro status interrupt.                                            |
| [Arguments]        | None                                                                                    |
| [Return Value]     | None                                                                                    |
| [Startup Method]   | Request INTUAJ1IS is present in an unmasked state.                                      |
| [SFRs Used]        | URTJ1STR1, URTJ1FSTR1, URTJ1STC, URTJ1FSTC, URTJ1CTL0,                                  |
|                    | URTJ3FSTR0, URTJ3STC, URTJ3FSTC, URTJ3CTL0, ICURTJ1IC, ICURTJ1IS,                       |
|                    | ICURTJ3IR, ICURTJ3IS, P13                                                               |
| [Calling Function] | None                                                                                    |
| [Variables]        | flag_uart_error, flag_fifo_error, flag_receive_over, flag_transmit_over, rxdata_urtj3[] |
| [File Name]        | interrupt.c                                                                             |
| [Notes]            | None                                                                                    |

| [Function Name]<br>[Function] | int_urtj3ir ()<br>Processes the UARTJ3 macro receive interrupt. |
|-------------------------------|-----------------------------------------------------------------|
| [Arguments]                   | None                                                            |
| [Return Value]                | None                                                            |
| [Startup Method]              | Request INTUAJ3IR is present in an unmasked state.              |
| [SFRs Used]                   | URTJ3FSTR0, URTJ3FRX                                            |
| [Calling Function]            | None                                                            |
| [Variables]                   | rxdata_urtj3[], flag_receive_over                               |
| [File Name]                   | interrupt.c                                                     |
| [Notes]                       | None                                                            |



### V850E2/MN4

| [Function Name]    | int_urtj3ire ()                                                                         |
|--------------------|-----------------------------------------------------------------------------------------|
| [Function]         | Processes the UARTJ3 macro status interrupt.                                            |
| [Arguments]        | None                                                                                    |
| [Return Value]     | None                                                                                    |
| [Startup Method]   | Request INTAJ3IS is present in an unmasked state.                                       |
| [SFRs Used]        | URTJ3STR1, URTJ3FSTR1, URTJ1STC, URTJ1FSTC, URTJ1CTL0,                                  |
|                    | URTJ3FSTR0, URTJ3STC, URTJ3FSTC, URTJ3CTL0, ICURTJ1IC, ICURTJ1IS,                       |
|                    | ICURTJ3IR, ICURTJ3IS, P13                                                               |
| [Calling Function] | None                                                                                    |
| [Variables]        | flag_uart_error, flag_fifo_error, flag_receive_over, flag_transmit_over, rxdata_urtj3[] |
| [File Name]        | interrupt.c                                                                             |
| [Notes]            | None                                                                                    |



# Website and Support

Renesas Electronics Website http://www.renesas.com/

#### Inquiries

http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.



# **Revision Record**

|      |              | Description |                      |  |
|------|--------------|-------------|----------------------|--|
| Rev. | Date         | Page        | Summary              |  |
| 1.00 | Feb 07, 2012 | _           | First edition issued |  |

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
- Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
  - The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

- 3. Prohibition of Access to Reserved Addresses
  - Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.
  - The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product is not intended without the prior written categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics data sheets or data books, etc.
  "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools;
  - personal electronic equipment; and industrial robots.
    "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
    designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical inplantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, olease evaluate the safety of the final products or yource.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

 Renesas Electronics America Inc.

 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.

 Tel: +1-405-888-6000, Fax: +14-08-588-6130

 Renesas Electronics Canada Limited

 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada

 Tel: +1-905-898-5441, Fax: +1-905-898-3220

 Renesas Electronics Europe Limited

 Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K

 Tel: +44-1628-585-100, Fax: +444-1628-585-900

 Renesas Electronics Europe GmbH

 Arcadiastrasse 10, 40472 Düsseldorf, Germany

 Tel: +49-211-65030, Fax: +449-211-6503-1327

 Renesas Electronics (China) Co., Ltd.

 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China

 Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

 Renesas Electronics (Shanghai) Co., Ltd.

 Unit 204, 205, AZIA Center, No. 1233 Lujiazul Ring Rd., Pudong District, Shanghai 200120, China

 Tel: +86-2487-8938, Fux: +862-2486-9022/9044

 Renesas Electronics (Shanghai) Co., Ltd.

 Unit 100-11613, 16(F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

 Tel: +862-24175-9600, Fax: +868 2-8175-9670

 Renesas Electronics Singapore Pte. Ltd.

 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632

 Tel: +65-213-0200, Fax: +656 278-8001</td