# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

## Simultaneous Transmission and Reception by SCI in Asynchronous Mode

#### Introduction

Simultaneous transmission and reception of 128 bytes of data is performed by means of the asynchronous serial data communication function of serial communication interface 4 (SCI\_4).

### **Target Device**

H8SX/1638, H8SX/1648, H8SX/1653, H8SX/1658R, H8SX/1663, H8SX/1668R Groups

#### **Preface**

Although the writing of this application note is in accord with the hardware manual for the H8SX/1653 Group, the program covered in this application note can be run on the target devices indicated above. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the target device.

#### **Contents**

| 1. | Specifications              | 2    |
|----|-----------------------------|------|
| 2. | Conditions for Application  | 3    |
| 3. | Description of Modules Used | 4    |
| 4. | Description of Operation    | 6    |
| 5. | Description of Software     | 9    |
| 6. | Note on Usage               | . 24 |



## 1. Specifications

Simultaneous transmission and reception of 128 bytes of data is performed using the asynchronous serial data communication function of SCI\_4.

- Figure 1 shows an example of connection for simultaneous transmission and reception by the SCI in asynchronous mode.
- The communication format is shown in table 1.
- When a power-on reset occurs on the master side, a low-level trigger is output from the P13 pin on the master side and the master side starts simultaneous transmission and reception of 128 bytes of data.
- When a low-level trigger is input from the master side to the IRQ3 pin on the slave side, the slave side starts simultaneous transmission and reception of 128 bytes of data.
- In this sample task, simultaneous transmission and reception of 128 bytes of data is controlled by software through the interrupt exception processing.



Figure 1 Connection for Simultaneous Transmission and Reception by SCI in Asynchronous Mode

Table 1 Serial Transmit Format in Asynchronous Mode

| Format Item                       | Setting                     |
|-----------------------------------|-----------------------------|
| Рф                                | 16 MHz                      |
| Serial communication mode         | Asynchronous mode           |
| Clock source                      | On-chip baud rate generator |
| Transfer rate                     | 38,400 bps                  |
| Data length                       | 8 bits                      |
| Parity bit                        | None                        |
| Stop bit                          | 1 bit                       |
| Serial/parallel conversion format | LSB-first                   |



## 2. Conditions for Application

## Table 2 Conditions for Application

| Item                                              | Contents                                           |        |  |
|---------------------------------------------------|----------------------------------------------------|--------|--|
| Operating frequency                               | Input clock: 16 MHz                                |        |  |
|                                                   | System clock (Iφ):                                 | 16 MHz |  |
|                                                   | Peripheral module clock (Pφ):                      | 16 MHz |  |
|                                                   | External bus clock (Βφ):                           | 16 MHz |  |
| Operating mode Mode 6 (MD2 = 1, MD1 = 1, MD0 = 0) |                                                    |        |  |
|                                                   | $MD\_CLK = 0$                                      |        |  |
| Development tool                                  | High-performance Embedded Workshop Version 4.00.02 |        |  |
| C/C++ compiler                                    | H8S, H8/300 Series C/C++ Compiler Version 6.01.00  |        |  |
|                                                   | (from Renesas Technology Corp.)                    |        |  |
| Compile option                                    |                                                    |        |  |
|                                                   | -speed = (register, shift, struct, expression)     |        |  |

## Table 3 Section Settings

| Address  | Section Name | Description                        |
|----------|--------------|------------------------------------|
| H'001000 | Р            | Program area                       |
|          | С            | Data table storage area            |
| H'FF2000 | В            | Uninitialized data area (RAM area) |



### 3. Description of Modules Used

## 3.1 Description of SCI\_4

In this sample task, simultaneous transmission and reception of 128 bytes of data is performed using the asynchronous serial data communication function of SCI\_4. Figure 2 shows a block diagram of SCI\_4 and the functions regarding figure 2 are described below.

- On-chip peripheral module clock Pφ
   Pφ is a reference clock used to drive the on-chip peripheral functions and is generated by the clock pulse generator.
- Receive shift register\_4 (RSR\_4)
   RSR\_4 is a register used to receive serial data. When RSR\_4 receives one frame of serial data input from the RxD4 pin, that data is automatically transferred to receive data register\_4 (RDR\_4). RSR\_4 cannot be directly accessed by the CPU.
- Receive data register\_4 (RDR\_4)
  RDR\_4 is an 8-bit register that stores receive data. When one frame of data has been received, the data is automatically transferred from RSR\_4 to RDR\_4. RSR\_4 and RDR\_4 form a double buffer, thus enabling continuous reception of data. Since RDR\_4 is a register used only for data reception, RDR\_4 can only be read by the CPU.
- Transmit shift register\_4 (TSR\_4)
  TSR\_4 is a register used to transmit serial data. When transmitting data, data is first transferred from transmit data register\_4 (TDR\_4) to TSR\_4, and then the transmit data is output from the TxD4 pin. TSR\_4 cannot be directly accessed by the CPU.
- Transmit data register\_4 (TDR\_4)

  TDR\_4 is an 8-bit register that stores transmit data. When TSR\_4 is detected as empty, the data written to TDR\_4 is automatically transferred to TSR\_4. Since TDR\_4 and TSR\_4 form a double buffer, if the next data has been written to TDR\_4 when one frame of data is transmitted, the written data is transferred to TSR\_4, thus enabling continuous transmission of data. TDR\_4 can always be read from or written to by the CPU. However, be sure to
- Serial mode register\_4 (SMR\_4) SMR\_4 is an 8-bit register used to set the serial data transfer format and select the clock source for the on-chip baud rate generator.
- Serial control register\_4 (SCR\_4)
   SCR\_4 is a register used to enable or disable transmission/reception or interrupt requests, and to select the transmit/receive clock source.

confirm that the TDRE bit in serial status register\_4 (SSR\_4) is 1 before writing to TDR\_4.

- Serial status register\_4 (SSR\_4) SSR\_4 consists of the SCI\_4 status flags and transmission/reception multiprocessor bits. The TDRE, RDRF, ORER, PER, and FER bits can only be cleared.
- Smart card mode register\_4 (SCMR\_4)
   SCMR\_4 is a register used to select the smart card interface and its format. In this sample task, this register is set to select normal asynchronous or clock synchronous mode.





Figure 2 Block Diagram of SCI\_4



## 4. Description of Operation

## 4.1 Overview of Operation

Figure 3 illustrates the operation of this sample task. Simultaneous transmission and reception of 128 bytes of data is performed on the master side and slave side.



Figure 3 Overview of Operation



## 4.2 Transmit Operation

Figure 4 shows the timing of transmission. The hardware processing and software processing are shown in table 4 for describing figure 4.



Figure 4 Transmit Operation Timing

Table 4 Hardware and Software Processing

|     | Hardware Processing                            | Software Processing               |
|-----|------------------------------------------------|-----------------------------------|
| (1) | (a) Set the TDRE bit to 1.                     | TXI interrupt processing          |
|     |                                                | (a) Write transmit data to TDR_4. |
|     |                                                | (b) Clear the TDRE bit to 0.      |
| (2) | (a) Transfer the TDR_4 contents to TSR_4.      | None                              |
|     | (b) Output the TSR_4 contents to the TxD4 pin. |                                   |
| (3) | (a) Set the TDRE bit to 1.                     | TXI interrupt processing          |
|     |                                                | (a) Write transmit data to TDR_4. |
|     |                                                | (b) Clear the TDRE bit to 0.      |
|     |                                                | (c) Disable the TXI interrupt.    |
| (4) | (a) Set the TDRE bit to 1.                     | TEI interrupt processing          |
|     | (b) Set the TEND bit to 1.                     | (a) Clear the TEND bit to 0.      |
|     |                                                | (b) Clear the TE bit to 0.        |
|     |                                                | (c) Disable the TEI interrupt.    |



## 4.3 Receive Operation

Figure 5 shows the timing of reception. The hardware processing and software processing are shown in table 5 for describing figure 5.



Figure 5 Receive Operation Timing

Table 5 Hardware and Software Processing

|     | Hardware Processing                            | Software Processing                     |
|-----|------------------------------------------------|-----------------------------------------|
| (1) | (a) Set the RDRF bit to 1.                     | RXI interrupt processing                |
|     | (b) After reception has finished successfully, | (a) Read the receive data in RDR_4.     |
|     | transfer receive data from RSR_4 to RDR_4.     | (b) Clear the RDRF bit to 0.            |
| (2) | (a) Set the RDRF bit to 1.                     | RXI interrupt processing                |
|     | (b) After reception has finished successfully, | (a) Read the receive data in RDR_4.     |
|     | transfer receive data from RSR_4 to RDR_4.     | (b) Clear the RDRF bit to 0.            |
|     |                                                | (c) Clear the RE bit to 0.              |
|     |                                                | (d) Disable the RXI and ERI interrupts. |
|     |                                                |                                         |



## 5. Description of Software

### 5.1 List of Functions

Table 6 List of Functions

| <b>Function Name</b> | Functions                                                                                           |
|----------------------|-----------------------------------------------------------------------------------------------------|
| init                 | Initialization routine                                                                              |
|                      | Cancels module stop mode, sets the clocks, and calls the main function.                             |
| main                 | Main routine                                                                                        |
|                      | Makes the initial settings for the SCI and performs communication at a transfer rate of 38,400 bps. |
| eri4_int             | Receive-error interrupt processing routine                                                          |
|                      | Writes the error status information in SSR_4 to RAM and initializes SSR_4.                          |
| rxi4_int             | Receive-data-full interrupt processing routine                                                      |
|                      | Transfers the receive data in RDR_4 to RAM for storage.                                             |
| txi4_int             | Transmit-data-empty interrupt processing routine                                                    |
|                      | Writes the transmit data in RAM to TDR_4 to perform transmission.                                   |
| tei4_int             | Transmit-end interrupt processing routine                                                           |
|                      | Disables the TEI interrupt request and sets endflg to 1.                                            |



Figure 6 Hierarchical Structure

## 5.2 Vector Table

**Table 7 Interrupt Exception Handling Vector Table** 

| Exception Handling Source | Vector Number | Vector Number Vector Table Address |          |
|---------------------------|---------------|------------------------------------|----------|
| Reset                     | 0             | H'000000                           | init     |
| SCI_4 ERI4                | 160           | H'000280                           | eri4_int |
| SCI_4 RXI4                | 161           | H'000284                           | rxi4_int |
| SCI_4 TXI4                | 162           | H'000288                           | txi4_int |
| SCI_4 TEI4                | 163           | H'00028C                           | tei4_int |



## 5.3 RAM Usage

#### Table 8 RAM Usage

| Туре          | Label Name  | Description                                                                                | Used In        |
|---------------|-------------|--------------------------------------------------------------------------------------------|----------------|
| unsigned char | endflg      | Transmit end flag                                                                          | main, tei4_int |
|               |             | 0: Transmission is in progress                                                             |                |
|               |             | 1: Transmission has ended                                                                  |                |
| unsigned char | errbuf      | Receive error buffer                                                                       | main, eri4_int |
|               |             | Stores the contents of SSR_4 when an overrun error, framing error, or parity error occurs. |                |
| unsigned char | tcnt        | Transmit counter                                                                           | main, txi4_int |
| unsigned char | rcnt        | Receive counter                                                                            | main, rxi4_int |
| unsigned char | rcv_dt[128] | RAM area for storing receive data                                                          | main, rxi4_int |

#### 5.4 Data Table

#### Table 9 Data Table

| Туре          | Array Name  | Description                            | Used In        |
|---------------|-------------|----------------------------------------|----------------|
| unsigned char | trs_dt[128] | ROM area for storing the transmit data | main, txi4_int |
|               |             | 128-byte data of H'00, H'01,, H'7F     |                |

## 5.5 Macro Definition

#### **Table 10 Macro Definition**

| Identifier | Description                             | Used In |
|------------|-----------------------------------------|---------|
| MASTER     | Generates a program for the master side | main    |
| SLAVE      | Generates a program for the slave side  | main    |

## 5.6 Description of Functions

#### 5.6.1 init Function

(1) Functional overview

Initialization routine which cancels module stop mode, sets the clocks, and calls the main function.

(2) Argument

None

(3) Return value

None



#### (4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• System clock control register (SCKCR) Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                        |
|-----|----------|---------|-----|-----------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (Iφ) Select                                        |
| 9   | ICK1     | 1       | R/W | These bits select the system clock frequency. The CPU, DMAC,    |
| 8   | ICK0     | 0       | R/W | and DTC modules are driven by the system clock.                 |
|     |          |         |     | 010: Input clock × 1                                            |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                             |
| 5   | PCK1     | 1       | R/W | These bits select the frequency of the peripheral module clock. |
| 4   | PCK0     | 0       | R/W | 010: Input clock × 1                                            |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                  |
| 1   | BCK1     | 1       | R/W | These bits select the frequency of the external bus clock.      |
| 0   | BCK0     | 0       | R/W | 010: Input clock × 1                                            |

• MSTPCRA, MSTPCRB, and MSTPCRC are the registers that control module stop mode. Setting the bits in these registers places the corresponding modules in module stop mode, and clearing the bits cancels module stop mode.

Module stop control register A (MSTPCRA)
 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                            |
|-----|----------|---------|-----|---------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                   |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.       |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered when |
|     |          |         |     | the SLEEP instruction is executed by the CPU while all the          |
|     |          |         |     | modules under control of the MSTPCR registers are placed in         |
|     |          |         |     | module stop mode. In all-module-clock-stop mode, even the bus       |
|     |          |         |     | controller and I/O ports are stopped to reduce the supply current.  |
|     |          |         |     | 0: Disables transition to all-module-clock-stop mode.               |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                               |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                      |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer (TMR_3 and TMR_2)                                       |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer (TMR_1 and TMR_0)                                       |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                    |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                              |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                       |

Address: H'FFFDCA



Module stop control register B (MSTPCRB)

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 0       | R/W | Serial communication interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communication interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communication interface_1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communication interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface_1 (IIC_1) |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface_0 (IIC_0) |

Module stop control register C (MSTPCRC)
 Address: H'FFFDCC

| Bit | Bit Name | Setting | R/W | Function                                         |
|-----|----------|---------|-----|--------------------------------------------------|
| 15  | MSTPC15  | 1       | R/W | Serial communication interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14  | 1       | R/W | Serial communication interface_6 (SCI_6)         |
| 13  | MSTPC13  | 1       | R/W | 8-bit timer (TMR_4 and TMR_5)                    |
| 12  | MSTPC12  | 1       | R/W | 8-bit timer (TMR_6 and TMR_7)                    |
| 11  | MSTPC11  | 1       | R/W | Universal serial bus interface (USB)             |
| 10  | MSTPC10  | 1       | R/W | CRC computation unit                             |
| 4   | MSTPC4   | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)             |
| 3   | MSTPC3   | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)             |
| 2   | MSTPC2   | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)             |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)             |
| 0   | MSTPC0   | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)             |

#### (5) Flowchart





#### 5.6.2 main Function

(1) Functional overview

Main routine which makes the initial settings for the SCI and performs communication at a transfer rate of 38,400 bps.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Port 1 data direction register (P1DDR) Address: H'FFFB80

| Bit | Bit Name | Setting | R/W | Function                     |
|-----|----------|---------|-----|------------------------------|
| 3   | P13DDR   | 1       | R/W | 0: Pin P13 is an input pin.  |
|     |          |         |     | 1: Pin P13 is an output pin. |

• Port 1 input buffer control register (P1ICR) Address: H'FFFB90

| Bit | Bit Name | Setting | R/W | Function                                                             |
|-----|----------|---------|-----|----------------------------------------------------------------------|
| 3   | P13ICR   | 1       | R/W | 0: Input buffer of pin P13 is disabled. Input signal is fixed high.  |
|     |          |         |     | 1: Input buffer of pin P13 is enabled. Pin state is reflected in the |
|     |          |         |     | peripheral module.                                                   |

• Port 6 input buffer control register (P6ICR) Address: H'FFFB95

| Bit | Bit Name | Setting | R/W | Function                                                             |
|-----|----------|---------|-----|----------------------------------------------------------------------|
| 1   | P61ICR   | 1       | R/W | 0: Input buffer of pin P61 is disabled. Input signal is fixed high.  |
|     |          |         |     | 1: Input buffer of pin P61 is enabled. Pin state is reflected in the |
|     |          |         |     | peripheral module.                                                   |

• Port function control register C (PFCRC) Address: H'FFFBCC

| Bit | Bit Name | Setting | R/W | Function                          |
|-----|----------|---------|-----|-----------------------------------|
| 3   | ITS3     | 0       | R/W | IRQ3 Pin Select                   |
|     |          |         |     | 0: P13 is set as IRQ3-A input pin |
|     |          |         |     | 1: P53 is set as IRQ3-B input pin |

IRQ sense control register L (ISCRL)
 Address: H'FFFD6A

| Bit | Bit Name | Setting | R/W | Function                                                             |
|-----|----------|---------|-----|----------------------------------------------------------------------|
| 7   | IRQ3SR   | 0       | R/W | IRQ3 Sense Control Rise                                              |
| 6   | IRQ3SF   | 1       | R/W | IRQ3 Sense Control Fall                                              |
|     |          |         |     | 01: Interrupt request is generated on the falling edge of IRQ3 input |

Address: H'FFFE90



Serial mode register\_4 (SMR\_4)

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                         |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | C/A      | 0       | R/W | Communication Mode                                                                                                                                                               |
|     |          |         |     | 0: Operates in asynchronous mode                                                                                                                                                 |
|     |          |         |     | 1: Operates in clock synchronous mode                                                                                                                                            |
| 6   | CHR      | 0       | R/W | Character Length                                                                                                                                                                 |
|     |          |         |     | 0: 8-bit length data is transmitted                                                                                                                                              |
|     |          |         |     | 1: 7-bit length data is transmitted                                                                                                                                              |
| 5   | PE       | 0       | R/W | Parity Enable                                                                                                                                                                    |
|     |          |         |     | 0: No parity bit addition                                                                                                                                                        |
|     |          |         |     | 1: Parity bit addition performed                                                                                                                                                 |
| 3   | STOP     | 0       | R/W | Stop Bit Length                                                                                                                                                                  |
|     |          |         |     | Selects the stop bit length at transmission.                                                                                                                                     |
|     |          |         |     | 0: 1 stop bit                                                                                                                                                                    |
|     |          |         |     | 1: 2 stop bits                                                                                                                                                                   |
|     |          |         |     | In reception, only the first stop bit is checked, regardless of the setting of this bit. If the second stop bit is 0, it is treated as the start bit of the next transmit frame. |

• Bit rate register\_4 (BRR\_4)

Address: H'FFFE91

Function: 8-bit register for adjusting the bit rate. When  $P\phi = 16$  MHz, CKS1 and CKS0 bits = B'00 in SMR\_4, and BRR\_4 = 12, the bit rate is set at 38400 bps.

Setting: 12

• Serial control register\_4 (SCR\_4) Address: H'FFFE92

| Bit | Bit Name | Setting | R/W | Function                               |
|-----|----------|---------|-----|----------------------------------------|
| 7   | TIE      | 0/1     | R/W | Transmit Interrupt Enable              |
|     |          |         |     | 0: TXI interrupt is disabled           |
|     |          |         |     | 1: TXI interrupt is enabled            |
| 6   | RIE      | 0/1     | R/W | Receive Interrupt Enable               |
|     |          |         |     | 0: RXI and ERI interrupts are disabled |
|     |          |         |     | 1: RXI and ERI interrupts are enabled  |
| 5   | TE       | 0/1     | R/W | Transmit Enable                        |
|     |          |         |     | 0: Transmission is disabled            |
|     |          |         |     | 1: Transmission is enabled             |
| 4   | RE       | 0/1     | R/W | Receive Enable                         |
|     |          |         |     | 0: Reception is disabled               |
|     |          |         |     | 1: Reception is enabled                |
| 2   | TEIE     | 0/1     | R/W | Transmit-End Interrupt Enable          |
|     |          |         |     | 0: TEI interrupt is disabled           |
|     |          |         |     | 1: TEI interrupt is enabled            |
| 1   | CKE1     | 0       | R/W | Clock Enable 1, 0                      |
| 0   | CKE0     | 0       | R/W | These bits select the clock source.    |
|     |          |         |     | 00: On-chip baud rate generator        |

Address: H'FFFE94



• Serial status register\_4 (SSR\_4)

| Bit | Bit Name | Setting   | R/W      | Function                                                                                                         |
|-----|----------|-----------|----------|------------------------------------------------------------------------------------------------------------------|
| 7   | TDRE     | Undefined |          | Transmit Data Register Empty                                                                                     |
|     |          |           | ` ,      | Indicates whether TDR contains transmit data.                                                                    |
|     |          |           |          | [Setting conditions]                                                                                             |
|     |          |           |          | When the TE bit in SCR is 0                                                                                      |
|     |          |           |          | When data is transferred from TDR to TSR                                                                         |
|     |          |           |          | [Clearing conditions]                                                                                            |
|     |          |           |          | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul>                                             |
|     |          |           |          | <ul> <li>When the DMAC transfers transmit data to TDR due to a TXI interrupt</li> </ul>                          |
| 6   | RDRF     | 0         | R/(W)*   | Receive Data Register Full                                                                                       |
|     |          |           |          | Indicates whether RDR contains receive data.                                                                     |
|     |          |           |          | [Setting condition]                                                                                              |
|     |          |           |          | <ul> <li>When reception is finished successfully, and receive data is<br/>transferred from RSR to RDR</li> </ul> |
|     |          |           |          | [Clearing conditions]                                                                                            |
|     |          |           |          | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul>                                             |
|     |          |           |          | <ul> <li>When the DMAC or DTC transfers data from RDR due to an<br/>RXI interrupt</li> </ul>                     |
|     |          |           |          | Even if the RE bit in SCR is cleared to 0, the RDRF flag is                                                      |
|     |          |           |          | unaffected and its previous state retained.                                                                      |
|     |          |           |          | If reception of the next data is completed while the RDRF flag is                                                |
|     |          |           |          | still set to 1, an overrun error occurs and the received data is lost.                                           |
| 5   | ORER     | 0         | R/(W)*   | Overrun Error                                                                                                    |
|     |          |           |          | [Setting condition]                                                                                              |
|     |          |           |          | When an overrun error occurs during reception                                                                    |
|     |          |           |          | [Clearing condition]                                                                                             |
|     |          |           |          | When 0 is written to ORER after reading ORER = 1                                                                 |
| 4   | FER      | 0         | R/(W)*   | Framing Error                                                                                                    |
|     |          |           |          | [Setting condition]                                                                                              |
|     |          |           |          | When a framing error occurs during reception                                                                     |
|     |          |           |          | [Clearing condition]                                                                                             |
|     |          |           | - (0.00) | • When 0 is written to FER after reading FER = 1                                                                 |
| 3   | PER      | 0         | R/(W)*   | Parity Error                                                                                                     |
|     |          |           |          | [Setting condition]                                                                                              |
|     |          |           |          | When a parity error occurs during reception                                                                      |
|     |          |           |          | [Clearing condition]                                                                                             |
|     |          |           |          | • When 0 is written to PER after reading PER = 1                                                                 |



| Bit  | Bit Name | Setting   | R/W | Function                                                                             |
|------|----------|-----------|-----|--------------------------------------------------------------------------------------|
| 2    | TEND     | Undefined | R   | Transmit End                                                                         |
|      |          |           |     | [Setting conditions]                                                                 |
|      |          |           |     | When the TE bit in SCR is 0                                                          |
|      |          |           |     | • If the TDRE bit is 1 when the last bit in the transmit character is transmitted    |
|      |          |           |     | [Clearing conditions]                                                                |
|      |          |           |     | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul>                 |
|      |          |           |     | <ul> <li>When the DMAC writes transmit data to TDR due to a TXI interrupt</li> </ul> |
| Nata | ψ O-1O   | n ha      |     | de a fle a                                                                           |

Note: \* Only 0 can be written to clear the flag.

• Smart card mode register\_4 (SCMR\_4) Address: H'FFFE96

| Bit | Bit Name | Setting | R/W | Function                                                     |
|-----|----------|---------|-----|--------------------------------------------------------------|
| 0   | SMIF     | 0       | R/W | Smart Card Interface Mode Select                             |
|     |          |         |     | 0: Operates in normal asynchronous or clock synchronous mode |
|     |          |         |     | 1: Operates in smart card interface mode                     |

• IRQ status register (ISR) Address: H'FFFF36

| Bit | Bit Name | Setting   | R/W | Function                                                                                                                                 |
|-----|----------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | IRQ3F    | Undefined | R/W | [Setting condition]                                                                                                                      |
|     |          |           |     | <ul> <li>When the interrupt source event selected by ISCR has occurred</li> </ul>                                                        |
|     |          |           |     | [Clearing conditions]                                                                                                                    |
|     |          |           |     | <ul> <li>When 0 is written to IRQ3F after reading IRQ3F = 1</li> </ul>                                                                   |
|     |          |           |     | <ul> <li>If interrupt exception processing is executed when low-level<br/>detection is set and the IRQ3 input is high</li> </ul>         |
|     |          |           |     | <ul> <li>If IRQ3 interrupt exception processing is executed when<br/>falling-edge, rising-edge, or both-edge detection is set</li> </ul> |
|     |          |           |     | <ul> <li>When the DTC is activated by an IRQ3 interrupt and the<br/>DISEL bit in MRB of the DTC is 0</li> </ul>                          |

• Port 1 data register (P1DR) Address: H'FFFF50

| Bit | Bit Name | Setting | R/W | Function                        |
|-----|----------|---------|-----|---------------------------------|
| 3   | P13DR    | 0/1     | R/W | 0: Pin P13 outputs a low level  |
|     |          |         |     | 1: Pin P13 outputs a high level |



#### (5) Flowchart









#### 5.6.3 eri4\_int Function

(1) Functional overview

Reception error interrupt processing routine.

(2) Argument

None

(3) Return value

None

(4) Description of internal register

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

Address: H'FFFE94

• Serial status register\_4 (SSR\_4)

| Bit | Bit Name | Setting | R/W    | Function                                                           |
|-----|----------|---------|--------|--------------------------------------------------------------------|
| 5   | ORER     | 0       | R/(W)* | Overrun Error                                                      |
|     |          |         |        | [Setting condition]                                                |
|     |          |         |        | When an overrun error occurs during reception                      |
|     |          |         |        | [Clearing condition]                                               |
|     |          |         |        | • When 0 is written to ORER after reading ORER = 1                 |
| 4   | FER      | 0       | R/(W)* | Framing Error                                                      |
|     |          |         |        | [Setting condition]                                                |
|     |          |         |        | When a framing error occurs during reception                       |
|     |          |         |        | [Clearing condition]                                               |
|     |          |         |        | <ul> <li>When 0 is written to FER after reading FER = 1</li> </ul> |
| 3   | PER      | 0       | R/(W)* | Parity Error                                                       |
|     |          |         |        | [Setting condition]                                                |
|     |          |         |        | When a parity error occurs during reception                        |
|     |          |         |        | [Clearing condition]                                               |
|     |          |         |        | • When 0 is written to PER after reading PER = 1                   |

Note: \* Only 0 can be written to clear the flag.

#### (5) Flowchart





#### 5.6.4 rxi4\_int Function

(1) Functional overview

Receive interrupt processing routine which receives one byte of data.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Serial control register\_4 (SCR\_4) Address: H'FFFE92

| Bit | Bit Name | Setting | R/W | Function                               |
|-----|----------|---------|-----|----------------------------------------|
| 6   | RIE      | 0       | R/W | Receive Interrupt Enable               |
|     |          |         |     | 0: RXI and ERI interrupts are disabled |
|     |          |         |     | 1: RXI and ERI interrupts are enabled  |
| 4   | RE       | 0       | R/W | Receive Enable                         |
|     |          |         |     | 0: Reception is disabled               |
|     |          |         |     | 1: Reception is enabled                |

• Serial status register\_4 (SSR\_4) Address: H'FFFE94

| Bit | Bit Name | Setting | R/W    | Function                                                                                                                                 |
|-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | RDRF     | 0       | R/(W)* | Receive Data Register Full                                                                                                               |
|     |          |         |        | Indicates whether RDR contains receive data.                                                                                             |
|     |          |         |        | [Setting condition]                                                                                                                      |
|     |          |         |        | <ul> <li>When reception is finished successfully, and receive data is<br/>transferred from RSR to RDR</li> </ul>                         |
|     |          |         |        | [Clearing conditions]                                                                                                                    |
|     |          |         |        | <ul> <li>When 0 is written to RDRF after reading RDRF = 1</li> </ul>                                                                     |
|     |          |         |        | <ul> <li>When the DMAC or DTC transfers data from RDR due to an<br/>RXI interrupt</li> </ul>                                             |
|     |          |         |        | Even if the RE bit in SCR is cleared to 0, the RDRF flag is unaffected and its previous state retained.                                  |
|     |          |         |        | If reception of the next data is completed while the RDRF flag is still set to 1, an overrun error occurs and the received data is lost. |

Note: \* Only 0 can be written to clear the flag.

• Receive data register\_4 (RDR\_4) Address: H'FFFE95

Function: 8-bit read-only register that stores receive data

Setting: Undefined



#### (5) Flowchart



### 5.6.5 txi4\_int Function

(1) Functional overview

Transmit interrupt processing routine which transmits one byte of data.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Serial control register\_4 (SCR\_4) Address: H'FFFE92

| Bit | Bit Name | Setting | R/W | Function                     |
|-----|----------|---------|-----|------------------------------|
| 7   | TIE      | 0       | R/W | Transmit Interrupt Enable    |
|     |          |         |     | 0: TXI interrupt is disabled |
|     |          |         |     | 1: TXI interrupt is enabled  |

• Transmit data register\_4 (TDR\_4) Address: H'FFFE93

Function: 8-bit readable/writable register that stores transmit data

Setting: trs\_dt[tcnt]



Serial status register\_4 (SSR\_4)

| Bit                                                                                   | Bit Name              | Setting                                                              | R/W    | Function                                                                                |
|---------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------|
| 7                                                                                     | TDRE                  | Undefined                                                            | R/(W)* | Transmit Data Register Empty                                                            |
|                                                                                       |                       |                                                                      |        | Indicates whether TDR contains transmit data.                                           |
|                                                                                       |                       |                                                                      |        | [Setting conditions]                                                                    |
|                                                                                       |                       |                                                                      |        | When the TE bit in SCR is 0                                                             |
|                                                                                       |                       |                                                                      |        | When data is transferred from TDR to TSR                                                |
| <ul><li>[Clearing conditions]</li><li>When 0 is written to TDRE after readi</li></ul> | [Clearing conditions] |                                                                      |        |                                                                                         |
|                                                                                       |                       | <ul> <li>When 0 is written to TDRE after reading TDRE = 1</li> </ul> |        |                                                                                         |
|                                                                                       |                       |                                                                      |        | <ul> <li>When the DMAC transfers transmit data to TDR due to a TXI interrupt</li> </ul> |

Address: H'FFFE94

Note: \* Only 0 can be written to clear the flag.

#### (5) Flowchart





### 5.6.6 tei4\_int Function

(1) Functional overview

Transmit end interrupt processing routine.

(2) Argument

None

(3) Return value

None

(4) Description of internal register

The internal registers used in this sample task are described below. The setting values shown below are the values used in this sample task and differ from their initial values.

• Serial control register\_4 (SCR\_4) Address: H'FFFE92

| Bit | Bit Name | Setting | R/W | Function                      |
|-----|----------|---------|-----|-------------------------------|
| 5   | TE       | 0       | R/W | Transmit Enable               |
|     |          |         |     | 0: Transmission is disabled   |
|     |          |         |     | 1: Transmission is enabled    |
| 2   | TEIE     | 0       | R/W | Transmit-End Interrupt Enable |
|     |          |         |     | 0: TEI interrupt is disabled  |
|     |          |         |     | 1: TEI interrupt is enabled   |

#### (5) Flowchart





## 6. Note on Usage

When the pin of the device functions as an input for the peripheral modules, the corresponding bits of the input buffer control register (PnICR) should be set to 1. For details, see the hardware manual.



## **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquirycsc@renesas.com

## **Revision Record**

|      |           | Descript | ion                          |
|------|-----------|----------|------------------------------|
| Rev. | Date      | Page     | Summary                      |
| 1.00 | Mar.10.06 | _        | First edition issued         |
| 2.00 | Mar.07.08 | 1, 24    | Page 1: Target devices added |
|      |           |          | Page 24: Note on usage added |
|      |           |          |                              |
|      |           |          |                              |
|      |           |          |                              |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.