# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Ring Buffer Processing Using Extended Repeat Area Function of the DMAC

## Introduction

The direct memory access controller (DMAC) performs ring buffer processing using the extended repeat area function.

# **Target Device**

H8SX/1653

#### **Contents**

| 1. | Specifications              | . 2 |
|----|-----------------------------|-----|
|    | Conditions for Application  |     |
|    | Description of Modules Used |     |
| 4. | Description of Operation    | . 6 |
| 5. | Description of Software     | . 7 |



## 1. Specifications

- A 256-byte ring buffer is allocated in on-chip RAM.
- The DMAC transfers 192-byte data blocks from the ring buffer to the destination area in on-chip RAM.
- The block transfer ends after a total of 512 bytes of data have been transferred.



Figure 1 Ring Buffer Processing by DMAC Extended Repeat Transfer

### Table 1 DMA Transfer Settings

| Item                 | Contents            |
|----------------------|---------------------|
| DMA transfer request | Auto request mode   |
| Bus mode             | Cycle stealing mode |
| Transfer mode        | Block transfer mode |
| Address mode         | Dual address mode   |
| Unit of transfer     | Longword            |



# 2. Conditions for Application

Table 2 Conditions for Application

| Item                                                             | Contents                                                                                                          |        |  |  |  |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------|--|--|--|
| Operating frequency                                              | Input clock:                                                                                                      | 12 MHz |  |  |  |
|                                                                  | System clock (Iφ):                                                                                                | 48 MHz |  |  |  |
|                                                                  | Peripheral module clock (Pφ):                                                                                     | 24 MHz |  |  |  |
|                                                                  | External bus clock (Βφ):                                                                                          | 48 MHz |  |  |  |
| Operating mode                                                   | ating mode Mode 6 (MD2 = 1, MD1 = 1, MD0 = 0)                                                                     |        |  |  |  |
| Development tool                                                 | High-performance Embedded Workshop Version 4.00.03                                                                |        |  |  |  |
| C/C++ compiler H8S, H8/300 Series C/C++ Compiler Version 6.01.01 |                                                                                                                   |        |  |  |  |
|                                                                  | (from Renesas Technology Corp.)                                                                                   |        |  |  |  |
| Compile option                                                   | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 -speed = (register,shift,struct,expression) |        |  |  |  |

# Table 3 Section Settings

| Address  | Section Name | Description                        |
|----------|--------------|------------------------------------|
| H'001000 | Р            | Program area                       |
| H'FF2000 | В            | Uninitialized data area (RAM area) |



### 3. Description of Modules Used

Figure 2 shows a block diagram of the DMAC. The block diagram of the DMAC is described below.

- DMA source address register\_0 (DSAR\_0)
  A 32-bit readable/writable register that specifies the source address of DMA transfer. This register has an address updating function so the value of this register is changed to the next source address after each transfer processing.
- DMA destination address register\_0 (DDAR\_0)
  A 32-bit readable/writable register that specifies the destination address of DMA transfer. This register has an address updating function so the value of this register is changed to the next destination address after each transfer processing.
- DMA offset register\_0 (DOFR\_0)
   A 32-bit readable/writable register that specifies the offset used in updating the source or destination address when offset addition is specified.
- DMA transfer count register\_0 (DTCR\_0)

  A 32-bit readable/writable register that specifies the size of the data to be transferred (total transfer size). The value of this register will be decremented by a value corresponding to the access size of the transferred data after each data transfer. In this sample task, the size of the data for transfer is set as 512 bytes (H'00000200) and the unit of data access is a longword. Accordingly, the value of this register is decremented by four during DMA transfer, indicating the size of the remaining data.
- DMA block size register\_0 (DBSR\_0)
   DBSR is enabled in repeat transfer mode or block transfer mode and specifies the repeat size or block size. It is disabled in normal transfer mode. In this sample task, the DMAC operates in block transfer mode with the block size specified as 192 bytes.
- DMA mode control register\_0 (DMDR\_0) Controls operation of the DMAC.
- DMA address control register\_0 (DACR\_0) Sets the operating mode and transfer mode.





Figure 2 Block Diagram of DMAC



### 4. Description of Operation

The following gives an overview of the extended repeat transfer in block transfer mode.

- First transfer
  - 192 bytes of data is transferred from the ring buffer to the destination area.



Figure 3 Example of Extended Repeat Transfer (1)

- Second transfer
  - 192 bytes of data is transferred from the ring buffer to the destination area.
  - When 64 bytes have been transferred, the source address is initialized to the start address of the ring buffer and data transfer to the destination area is continued.



Figure 4 Example of Extended Repeat Transfer (2)

- Third transfer
  - 128 bytes of data is transferred from the ring buffer to the destination area.



Figure 5 Example of Extended Repeat Transfer (3)



# 5. Description of Software

## 5.1 List of Functions

#### Table 4 List of Functions

| <b>Function Name</b> | Functions                                                                        |
|----------------------|----------------------------------------------------------------------------------|
| init                 | Initialization routine                                                           |
|                      | Sets the CCR, configures the clocks, cancels the module stop mode, and calls the |
|                      | main function.                                                                   |
| main                 | Main routine                                                                     |
|                      | Makes the settings for block transfer mode, source and destination addresses,    |
|                      | and extended repeat transfer.                                                    |
| dmtend0_int          | DMAC0 transfer end interrupt handling routine                                    |
|                      | Disables transfer by the DMAC and clears the flags. This interrupt processing is |
|                      | performed when transfer has been completed for the total transfer size.          |
| dmeend0_int          | DMAC0 repeat size end interrupt handling routine                                 |
|                      | Enables transfer by the DMAC. This interrupt processing is performed when        |
|                      | transfer of the data for the extended repeat size has been completed.            |

## 5.2 Vector Table

## Table 5 Interrupt and Exception Handling Vector Table

| Exception Handling | Exception Handling |                      |             |
|--------------------|--------------------|----------------------|-------------|
| Source             | Vector Number      | Vector Table Address | Routine     |
| Reset              | 0                  | H'000000             | main        |
| DMAC0 TEND         | 128                | H'000200             | dmtend0_int |
| DMAC0 EEND         | 136                | H'000220             | dmeend0_int |

# 5.3 RAM Usage

### Table 6 RAM Usage

| Type          | Variable Name | Description                            | Used In     |
|---------------|---------------|----------------------------------------|-------------|
| unsigned char | ramarea1[256] | Ring-buffer RAM area                   | main        |
| unsigned char | ramarea2[512] | Destination RAM area                   | main        |
| unsigned char | userf         | Transfer end flag                      | main,       |
|               |               | userf = 0: Transfer is in progress     | dmtend0_int |
|               |               | userf = 1: Transfer has been completed |             |



## 5.4 Description of Functions

#### 5.4.1 init Function

(1) Functional overview

Initialization routine which cancels the module stop mode, sets up the clocks, and calls the main function.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

System clock control register (SCKCR)
 Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                      |
|-----|----------|---------|-----|---------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (Iφ) Select                                      |
| 9   | ICK1     | 0       | R/W | These bits select the frequency of the system clock, which is |
| 8   | ICK0     | 0       | R/W | supplied to the CPU, DMAC, and DTC.                           |
|     |          |         |     | 000: Input clock × 4                                          |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                           |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module      |
| 4   | PCK0     | 1       | R/W | clock.                                                        |
|     |          |         |     | 001: Input clock × 2                                          |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.    |
| 0   | BCK0     | 0       | R/W | 000: Input clock × 4                                          |

• MSTPCRA, MSTPCRB, and MSTPCRC control module stop mode. Setting a bit in these registers to 1 places the corresponding module in module stop mode, while clearing the bit to 0 cancels module stop mode.



Module stop control register A (MSTPCRA)
 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                                                                               |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                                                                      |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.                                                          |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered                                                         |
|     |          |         |     | when the SLEEP instruction is executed by the CPU while all                                                            |
|     |          |         |     | the modules under control of the MSTPCR registers are                                                                  |
|     |          |         |     | placed in module stop mode. In all-module-clock-stop mode, even the bus controller and I/O ports are stopped to reduce |
|     |          |         |     | the supply current.                                                                                                    |
|     |          |         |     | 0: Disables transition to all-module-clock-stop mode.                                                                  |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                                                                   |
| 13  | MSTPA13  | 0       | R/W | DMA controller (DMAC)                                                                                                  |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                         |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer (TMR_3, TMR_2)                                                                                             |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer (TMR_1, TMR_0)                                                                                             |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                       |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                 |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                          |

Module stop control register B (MSTPCRB)
 Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 1       | R/W | Serial communication interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communication interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communication interface_1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communication interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface_1 (IIC_1) |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface_0 (IIC_0) |

• Module stop control register C (MSTPCRC)

Address: H'FFFDCC

| Bit | Bit Name | Setting | R/W | Function                                         |
|-----|----------|---------|-----|--------------------------------------------------|
| 15  | MSTPC15  | 1       | R/W | Serial communication interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14  | 1       | R/W | Serial communication interface_6 (SCI_6)         |
| 13  | MSTPC13  | 1       | R/W | 8-bit timer (TMR_4, TMR_5)                       |
| 12  | MSTPC12  | 1       | R/W | 8-bit timer (TMR_6, TMR_7)                       |
| 11  | MSTPC11  | 1       | R/W | Universal serial bus interface (USB)             |
| 10  | MSTPC10  | 1       | R/W | Cyclic redundancy check                          |
| 4   | MSTPC4   | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)             |
| 3   | MSTPC3   | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)             |
| 2   | MSTPC2   | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)             |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)             |
| 0   | MSTPC0   | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)             |







#### 5.4.2 main Function

(1) Functional overview

Makes settings for DMAC transfer and starts transfer.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• DMA source address register 0 (DSAR 0)

Address: H'FFFC00

Function: Specifies the source address for data transfer.

Setting: Start address of ramarea1

• DMA destination address register\_0 (DDAR\_0)

Address: H'FFFC04

Function: Specifies the destination address for data transfer.

Setting: Start address of ramarea2

• DMA transfer count register 0 (DTCR 0)

Address: H'FFFC0C

Function: Specifies the size of the data to be transferred.

Setting: H'00000200

• DMA block size register\_0 (DBSR\_0)

Address: H'FFFC10

Function: Specifies the block size in block transfer mode. When DBSR\_0 = H'00300030 and DTSZ = B'10 in

DMDR 0 (longword size), the block size is 192 bytes.

Setting: H'00300030



• DMA mode control register\_0 (DMDR\_0)

| Bit | Bit Name | Setting | Function |                                                                                               |
|-----|----------|---------|----------|-----------------------------------------------------------------------------------------------|
| 31  | DTE      | 0/1     | R/W      | Data Transfer Enable                                                                          |
|     |          |         |          | 0: Data transfer is disabled                                                                  |
|     |          |         |          | 1: Data transfer is enabled                                                                   |
| 26  | NRD      | 0       | R/W      | Next Request Delay                                                                            |
|     |          |         |          | Starts accepting the next transfer request after completion of the current transfer           |
|     |          |         |          | Starts accepting the next transfer request one cycle after completion of the current transfer |
| 16  | DTIF     | 0       | R/(W)*   | Data Transfer Interrupt Flag                                                                  |
|     |          |         |          | 0: Transfer end interrupt by the transfer counter has not been                                |
|     |          |         |          | requested                                                                                     |
|     |          |         |          | Transfer end interrupt by the transfer counter has been requested                             |
| 15  | DTSZ1    | 1       | R/W      | Data Access Size 1, 0                                                                         |
| 14  | DTSZ0    | 0       | R/W      | 10: Data is accessed in longword (32 bits) units                                              |
| 13  | MDS1     | 0       | R/W      | Transfer Mode Select 1, 0                                                                     |
| 12  | MDS0     | 1       | R/W      | 01: Block transfer mode                                                                       |
| 9   | ESIE     | 1       | R/W      | Transfer Escape Interrupt Enable                                                              |
|     |          |         |          | 0: Disables transfer escape end interrupts                                                    |
|     |          |         |          | 1: Enables transfer escape end interrupts                                                     |
| 8   | DTIE     | 1       | R/W      | Data Transfer End Interrupt Enable                                                            |
|     |          |         |          | 0: Disables transfer end interrupts                                                           |
|     |          |         |          | 1: Enables transfer end interrupts                                                            |
| 7   | DTF1     | 0       | R/W      | Data Transfer Factor 1, 0                                                                     |
| 6   | DTF0     | 0       | R/W      | 00: DMAC is activated by an auto request (cycle stealing)                                     |

Note: \* Only 0 can be written to clear the flag after reading the flag as 1.



• DMA address control register\_0 (DACR\_0)

| Bit | Bit Name | Setting | R/W  | Function                                                      |
|-----|----------|---------|------|---------------------------------------------------------------|
| 31  | AMS      | 0       | R/W  | Address Mode Select                                           |
| 01  | 7 (1010  | U       | 1000 | 0: Dual address mode                                          |
|     |          |         |      | 1: Single address mode                                        |
| 26  | RPTIE    | 1       | R/W  | Repeat Size End Interrupt Enable                              |
|     |          | •       |      | 0: Disables repeat size end interrupts                        |
|     |          |         |      | 1: Enables repeat size end interrupts                         |
| 25  | ARS1     | 1       | R/W  | Area Select 1, 0                                              |
| 24  | ARS0     | 0       | R/W  | 10: Does not specify the block area in block transfer mode    |
| 21  | SAT1     | 1       | R/W  | Source Address Update Mode 1, 0                               |
| 20  | SAT0     | 0       | R/W  | 10: Source address is incremented                             |
|     |          |         |      | When the unit of data access is a longword, incremented       |
|     |          |         |      | by 4                                                          |
| 17  | DAT1     | 1       | R/W  | Destination Address Update Mode 1, 0                          |
| 16  | DAT0     | 0       | R/W  | 10: Destination address is incremented                        |
|     |          |         |      | When the unit of data access is a longword, incremented       |
|     |          |         |      | by 4                                                          |
| 15  | SARIE    | 1       | R/W  | Interrupt Enable for Source Address Extended Area Overflow    |
|     |          |         |      | 0: Disables an interrupt request for an extended area         |
|     |          |         |      | overflow on the source address                                |
|     |          |         |      | 1: Enables an interrupt request for an extended area overflow |
| -   |          |         |      | on the source address                                         |
| 12  | SARA4    | 0       | R/W  | Source Address Extended Repeat Area                           |
| 11  | SARA3    | 1       | R/W  | These bits specify the extended repeat area on the source     |
| 10  | SARA2    | 0       | R/W  | address.                                                      |
| 9   | SARA1    | 0       | R/W  | 01000: Specifies 256 bytes starting from the address set in   |
| 8   | SARA0    | 0       | R/W  | DSAR as the repeat area                                       |





Address: H'FFFC14



### 5.4.3 dmtend0\_int Function

(1) Functional overview

DMAC0 transfer end interrupt handling routine

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• DMA mode control register\_0 (DMDR\_0)

| Bit | Bit Name | Setting | R/W | Function                                   |
|-----|----------|---------|-----|--------------------------------------------|
| 31  | DTE      | 0       | R/W | Data Transfer Enable                       |
|     |          |         |     | 0: Disables data transfer                  |
|     |          |         |     | 1: Enables data transfer                   |
| 9   | ESIE     | 0       | R/W | Transfer Escape Interrupt Enable           |
|     |          |         |     | 0: Disables transfer escape end interrupts |
|     |          |         |     | 1: Enables transfer escape end interrupts  |
| 8   | DTIE     | 0       | R/W | Data Transfer End Interrupt Enable         |
|     |          |         |     | 0: Disables transfer end interrupts        |
|     |          |         |     | 1: Enables transfer end interrupts         |



Address: H'FFFC14



## 5.4.4 dmeend0\_int Function

(1) Functional overview

DMAC0 repeat size end interrupt handling routine

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not initial values but the values used in this sample task.

• DMA mode control register\_0 (DMDR\_0)

| Bit | Bit Name | Setting | R/W | Function                     |
|-----|----------|---------|-----|------------------------------|
| 31  | DTE      | 1       | R/W | Data Transfer Enable         |
|     |          |         |     | 0: Data transfer is disabled |
|     |          |         |     | 1: Data transfer is enabled  |





# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Sep.11.06 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



## Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.