## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# M16C/62A Group

## **Operation of SI/O3,4**

## 1.0 Abstract

In transmitting data in this mode, choose functions from those listed in Table 1. Operations of the circled items are described below.

#### Table 1. Choosed functions

| Item                     | Set-up |                                | ltem                             | Set-up |          |
|--------------------------|--------|--------------------------------|----------------------------------|--------|----------|
| Transfer clock<br>source | ο      | Internal clock (f1 / f8 / f32) | Souti initial value set function | 0      | Not used |
|                          |        | External clock (CLKi pin)      |                                  |        | Used     |
| Transfer clock           | ο      | LSB first                      |                                  |        |          |
|                          |        | MSB first                      |                                  |        |          |

## 2.0 Introduction

Operation (1) Transfer begins upon writing the SI/Oi transmit data.

- The transmit data is sent out from the S<sub>OUTI</sub> pin synchronously with falling edges of the transfer clock.
- (2) When  $S_{out}$  finishes sending one byte of data, the interrupt request bit is set to 1.
- (3) After the transfer is completed,  $S_{OUT}$  holds the last data for a 1/2 transfer clock period before going to a high-impedance state.
- Do not write data to the SI/Oi transmit/receive register (i = 3, 4; addresses 0360<sub>16</sub>, 0364<sub>16</sub>) during a transfer.
  - Data can only be written to the SI/Oi transmit/receive register when the device is idle neither sending nor receiving data.

Figure 1 shows the operation timing



Figure 1. Operation timing of transmission in SI/O3, 4 mode



## 3.0 Set-up procedure

| Clearing the protect (set                                                                     | to write-enabled state)                                                                                                            |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| b7 Protect register [Address 000A16]<br>PRCR                                                  |                                                                                                                                    |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
| (i                                                                                            | Enables writing to port P9 direction register (address 03F316) and SI/Oi control register<br>(i=3,4) (addresses 036216 and 036616) |  |  |  |  |  |
| 1 : Write-enabled                                                                             |                                                                                                                                    |  |  |  |  |  |
| Setting SI/Oi transmit/receive control register (i=3, 4)                                      |                                                                                                                                    |  |  |  |  |  |
| b7 51/0   SI/Oi transmit/receive control register (i=3,4) [Address 036216, 036616] SiC(i=3,4) |                                                                                                                                    |  |  |  |  |  |
| Internal synchronous clock select bit                                                         |                                                                                                                                    |  |  |  |  |  |
| 0                                                                                             | b0<br>0 1 f1 is selected                                                                                                           |  |  |  |  |  |
| 1                                                                                             | 1 : f8 is selected<br>0 : f32 is selected                                                                                          |  |  |  |  |  |
|                                                                                               | 1 : Must not be set                                                                                                                |  |  |  |  |  |
| 0 : So∪⊓ output disable bit<br>0 : So∪⊓ output                                                |                                                                                                                                    |  |  |  |  |  |
|                                                                                               | : South output, CLK function                                                                                                       |  |  |  |  |  |
|                                                                                               | ansfer format select bit<br>:LSB first                                                                                             |  |  |  |  |  |
|                                                                                               | nchronous clock select bit<br>: Internal clock                                                                                     |  |  |  |  |  |
| 0                                                                                             | DUTi initial value set bit(Effective when bit 3=0)<br>: L output<br>: H output                                                     |  |  |  |  |  |
|                                                                                               | rotect register and SI/Oi control register successively.                                                                           |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
| Setting SI/Oi bit rate gene                                                                   | erator (i = 3, 4)                                                                                                                  |  |  |  |  |  |
| 67 60 S                                                                                       | I/Oi bit rate generator (i = 3, 4) [Address 036316, 036716]                                                                        |  |  |  |  |  |
| s literative s                                                                                | iBRG (i = 3, 4)                                                                                                                    |  |  |  |  |  |
|                                                                                               | an be set to 0016 to FF16 (Note 2)                                                                                                 |  |  |  |  |  |
|                                                                                               | e generator when transmission/reception is halted.                                                                                 |  |  |  |  |  |
|                                                                                               | :                                                                                                                                  |  |  |  |  |  |
| Writing transmit data                                                                         | N/O: transmit/reastive register (; 2, 4) [Address 0260/s, 0264/s]                                                                  |  |  |  |  |  |
|                                                                                               | SI/Oi transmit/receive register (i=3, 4) [Address 036016, 036416]<br>SiTRR (i=3, 4)                                                |  |  |  |  |  |
| s                                                                                             | Setting transmission data (Note 3)                                                                                                 |  |  |  |  |  |
| Note 3: Write to SI/Oi transm                                                                 | it/receive register when transmission/reception is halted.                                                                         |  |  |  |  |  |
| <                                                                                             |                                                                                                                                    |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
| SI/Oi interrupt 0<br>request bit                                                              |                                                                                                                                    |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
|                                                                                               | Wait for a 1/2 transfer clock period                                                                                               |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |
| Transfer the next data                                                                        |                                                                                                                                    |  |  |  |  |  |
|                                                                                               |                                                                                                                                    |  |  |  |  |  |



## 4.0 Programming Code

```
M16C/62A Program Collection
;
; FILE NAME : rjj05b0052_src.a30
; CPU : M16C/62A Group
 FUNCTION : Operation of SI/03,4
;
 HISTORY : 2003.05.16 Ver 1.00
;
;
 Copyright(C)2003, Renesas Technology Corp.
 Copyright(C)2003, Renesas Solutions Corp.
;
;
 All rights reserved.
;
    Include
.LIST OFF
    .LIST OFF ;Stops outputting lines to the assembler list file
.INCLUDE sfr62a.inc ;Reads the file that defined SFR
                   ;Starts outputting lines to the assembler list file
    .LIST
          ON
;
Symbol definition
;
RAM_TOP.EQU00400H;Start address of RAMRAM_END.EQU00FFFH;End address of RAMROM_TOP.EQU0F8000H;Start address of ROM
                   ;Start address of RAM
FIXED_VECT_TOP .EQU OFFFDCH ;Start address of fixed vector
Allocation of work RAM area
;
.SECTION WORKRAM, DATA
         RAM_TOP
    .ORG
WORKRAM_TOP:
        .EQU 3
C POWER
C_DATA_SIZE .EQU (1<< C_POWER) ;Data size
v_Trans_data: .BLKB C_DATA_SIZE ;Area of send data for sample
WORKRAM_END:
;
    Program area
Start up
;
.SECTION PROGRAM, CODE ;Declares section name and section type
         ROM_TOP
                   ;Declares start address
    .ORG
RESET:
    MOV.B #03H, prcr
                   ;Removes protect
                   ;Set processor mode registers 0 and 1
    MOV.B #0000000B, pm0 ; Single-chip mode
    MOV.B #0000000B, pm1 ; No expansion, No wait
                   ;Set system clock control registers 0 and 1
    MOV.B
         #00001000B, cm0
                   ; Xcin-Xcout High
         #00100000B, cm1 ; Xin-Xout High, Main clock is No divison
    MOV.B
    MOV.B #00H, prcr
                   ;Protects all registers
;
```



; Clears WORKRAM area MOV.W #0, R0 MOV.W #(RAM\_END-RAM\_TOP)/2, R3 MOV.W #WORKRAM\_TOP, A1 SSTR.W ; Makes transmit data for sample ( 1 to C\_DATA\_SIZE ) MOV.B #1, ROL ;1st data MOV.W #0, A0 ;Initialize offset address MAKE\_DATA: MOV.B ROL, v\_Trans\_data[A0] ; ADD.B #1, ROL ; ADD.W #1, A0 ; CMP.W #C\_DATA\_SIZE, A0 ; MAKE\_DATA JLTU ; ; ; SI/03.4 MOV.B #00h, s3ic ;Disabled SI/O3 interrupt and ;clear interrupt request bit to "0" ; ; Be sure to set the protect register and SI/Oi control register successively MOV.B #00000100B, prcr ;Clearing the protect ; +-----;Write-enabled (SI/Oi control register) #01001000B, s3c ;Setting SI/03 transmit/receive control register MOV.B ; ||| ||++-----;Internal synchronous clock select bit (00:f1 is selected) ||| |+-----;SOUTi output disable bit (0:SOUTi output) ; ; ||| +-----;SI/Oi port select bit (1:SOUTi output,CLK function) ||+----;Transfer format select bit (0:LSB first) ; +----;Synchronous clock select bit (1:Internal clock) ; +----;SOUTi initial value set bit (Effective when bit 3 = 0) ; #07H, s3brg ;Setting SI/O3 bit rate generator (1MHz, @16MHz f1) MOV.B ; ; Main program MOV.W #0, A0 ; Initialize offset ; Writing transmit data --> Transfer begins WRITE\_DATA: MOV.B v\_Trans\_data[A0], s3trr ; CHK\_SIO\_INT: ; Check SI/O interrupt request BTST ir\_s3ic JNC CHK SIO INT ; Wait for a 1/2 transfer clock period ; (ex.) ; In this sample, wait for a 1/2 transfer clock period by the following instructions. ; where, f1=16MHz is selected for synchronous clock and transfer rate=1MHz ;Clear interrupt request bit MOV.B #00, s3ic PREPARE\_NEXT\_DATA: ADD.W #1, A0 AND.W #(C\_DATA\_SIZE-1), A0 JNZ WRITE\_DATA ; COMPLETE\_TRANS: JMP COMPLETE\_TRANS ;



| ;                                       |                                    |        |                                               |  |  |  |  |  |  |
|-----------------------------------------|------------------------------------|--------|-----------------------------------------------|--|--|--|--|--|--|
| ;                                       | Dummy interrupt processing program |        |                                               |  |  |  |  |  |  |
| ;=====                                  |                                    |        |                                               |  |  |  |  |  |  |
| dummy:                                  |                                    |        |                                               |  |  |  |  |  |  |
|                                         | REIT                               |        |                                               |  |  |  |  |  |  |
| ;                                       |                                    |        |                                               |  |  |  |  |  |  |
| ;************************************** |                                    |        |                                               |  |  |  |  |  |  |
| ;                                       | Setting of fixed vector            |        |                                               |  |  |  |  |  |  |
| ;************************************** |                                    |        |                                               |  |  |  |  |  |  |
|                                         | .SECTION                           | F_VECT | , ROMDATA                                     |  |  |  |  |  |  |
|                                         | .ORG                               | FIXED_ | VECT_TOP                                      |  |  |  |  |  |  |
| ;                                       |                                    |        |                                               |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;Undefined instruction interrupt vector       |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;Overflow (INTO instruction) interrupt vector |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;BRK instruction interrupt vector             |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;Address match interrupt vector               |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;Single-step interrupt vector                 |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;Watchdog timer interrupt vector              |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;DBC interrupt vector                         |  |  |  |  |  |  |
|                                         | .LWORD                             | dummy  | ;NMI interrupt vector                         |  |  |  |  |  |  |
|                                         | .LWORD                             | RESET  | ;Sets reset vector                            |  |  |  |  |  |  |
| ;                                       |                                    |        |                                               |  |  |  |  |  |  |
|                                         | .END                               |        |                                               |  |  |  |  |  |  |



### 5.0 Reference

#### Renesas Technology Corporation Semiconductor Home page

http://www.renesas.com/

#### **Technical Support**

E-mail: support\_apl@renesas.com

#### **Data Sheet**

M16C/62A group Rev. C.1 (Use the latest version on the Home page: http://www.renesas.com/)

#### User's Manual

M16C/62A group Rev. 1.0 (Use the latest version on the Home page: http://www.renesas.com/)

## -Keep safety first in your circuit designs!-

• Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.