# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Generating One-Shot Pulse Output

### Introduction

A one-shot pulse is output in synchronization with the falling edge of an external signal. The delay and pulse width of the one-shot pulse can be set as desired.

## **Target Device**

H8SX/1653

### **Contents**

| 1. | Specifications              | . 2 |
|----|-----------------------------|-----|
| 2. | Conditions for Application  | . 2 |
| 3. | Description of Modules Used | . 3 |
| 4. | Description of Operation    | . 4 |
| 5. | Description of Software     | . 7 |



### 1. Specifications

- (1) A one-shot pulse is output in synchronization with the falling edge of an external signal as shown in figure 1.
- (2) The buffer operation of TPU\_3, and transfer function of the DMAC are used.
- (3) Any desired value can be set for the delay and pulse width.



Figure 1 One-Shot Pulse Output

# 2. Conditions for Application

**Table 1 Conditions for Application** 

| Item                                                             | Contents                                                                                                              |        |  |  |  |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------|--|--|--|
| Operating frequency                                              | Input clock:                                                                                                          | 12 MHz |  |  |  |
|                                                                  | System clock (Iφ):                                                                                                    | 48 MHz |  |  |  |
|                                                                  | Peripheral module clock (Pφ):                                                                                         | 24 MHz |  |  |  |
|                                                                  | External bus clock (Bφ):                                                                                              | 48 MHz |  |  |  |
| Operating mode                                                   | Mode 6 (MD2 = 1, MD1 = 1, MD0 = 0)                                                                                    |        |  |  |  |
| Development tool                                                 | High-performance Embedded Workshop Version 4.00.03                                                                    |        |  |  |  |
| C/C++ compiler H8S, H8/300 SERIES C/C++ Compiler Version 6.01.01 |                                                                                                                       |        |  |  |  |
| (from Renesas Technology Corp.)                                  |                                                                                                                       |        |  |  |  |
| Compile option                                                   | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3, -speed = (register, shift, struct, expression) |        |  |  |  |

Table 2 Section Setting

| Address  | Section Name | Description  |
|----------|--------------|--------------|
| H'001000 | Р            | Program area |



### 3. Description of Modules Used

In this sample task, a one-shot pulse is output by using DMAC\_0, DMAC\_1, and TPU\_3. Figure 2 shows a block diagram of the on-chip modules used in this sample task. In this sample task, the following functions of the TPU and DMAC modules are used to produce one-shot pulse output.

- TPU 3
  - Transfers the buffer register contents to the general registers on compare match (buffer operation).
  - Separately specifies general registers to function as output compare/input capture registers.
  - Clears the counter by input capture.
- DMAC 0
  - Activates the DMAC by input capture of the TPU.
  - Transfers the value for one-shot pulse delay to TGRB 3.
- DMAC 1
  - Activates the DMAC by input capture of the TPU.
  - Transfers the compare match output setting value to TIORH\_3.



Figure 2 Block Diagram of One-Shot Pulse Output



# 4. Description of Operation

# 4.1 Description of One-Shot Pulse Output Operation

Figure 3 illustrates the operation of one-shot pulse output. The hardware processing and software processing of figure 3 are explained in table 3.



Figure 3 Operation of One-Shot Pulse Output



## Table 3 Hardware and Software Processing

|     | Hardware Processing                          | Software Processing                |
|-----|----------------------------------------------|------------------------------------|
| (1) | • TPU_3                                      | No processing                      |
|     | (a) Generate input capture A.                |                                    |
|     | (b) Output initial output value "0" from the |                                    |
|     | TIOCB0 pin.                                  |                                    |
|     | • DMAC_0                                     |                                    |
|     | (a) Transfer the one-shot pulse delay value  |                                    |
|     | to TGRB_3.                                   |                                    |
|     | • DMAC_1                                     |                                    |
|     | (a) Transfer the pin function setting to     |                                    |
|     | TIORH_3.                                     |                                    |
| (2) | • TPU_3                                      | No processing                      |
|     | (a) Generate compare match B.                |                                    |
|     | (b) Buffer operation: Transfer the TGRD_3    |                                    |
|     | contents to TGRB_3.                          |                                    |
|     | (c) Toggle the output on the TIOCB3 pin.     |                                    |
| (3) | • TPU_3                                      | TGI3C interrupt processing         |
|     | (a) Generate compare match C.                | (a) Disable the TIOCB3 pin output. |
|     | (b) Generate a TGI3C interrupt.              | (b) Clear the status flag.         |



# 4.2 One-Shot Pulse Delay Timing

Figure 4 shows the delay timing of the one-shot pulse output. The delay time from the falling edge on the TIOCA3 pin till the point at which the TIOCB3 pin goes high is the value obtained by adding three clock cycles to the TGRB\_3 setting, as shown in figure 4.



Figure 4 One-Shot Pulse Delay Timing



# 5. Description of Software

## 5.1 List of Functions

Table 4 List of Functions

| <b>Function Name</b> | Functions                                                                                                                                                |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| init                 | Initialization routine                                                                                                                                   |
|                      | Sets the CCR, configures the clocks, cancels the module stop mode, and calls the main function.                                                          |
| main                 | Main routine                                                                                                                                             |
|                      | Sets the values for delay and pulse width in TGRB_3 and TGRD_3, respectively, and sets the TGI3C interrupt timing in TGRC_3 to outputs a one-shot pulse. |
| tgi3c_int            | Input capture interrupt handling routine                                                                                                                 |

# 5.2 Vector Table

Table 5 Interrupt and Exception Handling Vector Table

| Exception Handling Source | Vector Number | Vector Table Address | Exception Handling Routine |
|---------------------------|---------------|----------------------|----------------------------|
| Reset                     | 0             | H'000000             | main                       |
| TPU_3 TGI3C               | 103           | H'0001A0             | tgi3c_int                  |



# 5.3 ROM Usage

# Table 6 ROM Usage

| T              | Variable | Cattima | Description                                                          | llaad la |
|----------------|----------|---------|----------------------------------------------------------------------|----------|
| Type           | Name     | Setting | Description                                                          | Used In  |
| unsigned short | set_dly  | H'8000  | Delay time                                                           | main     |
|                |          |         | Specifies the delay for a one-shot pulse.                            |          |
|                |          |         | Delay = $(set\_dly + 3)/(P\phi/1)$                                   |          |
|                |          |         | = $(H'8000 + 3)/24 \text{ MHz} \approx 2048 [\mu s]$                 |          |
|                |          |         | Taking into consideration the DMAC operation time,                   |          |
|                |          |         | operation is possible in the following range.                        |          |
|                |          |         | H'0020 < set_dly < H'FFFE                                            |          |
| unsigned short | one_rst  | H'9000  | Low-Level Output Timing                                              | main     |
|                |          |         | Specifies the low-level output timing of a one-shot                  |          |
|                |          |         | pulse.                                                               |          |
|                |          |         | The pulse width is given as below from set_dly and                   |          |
|                |          |         | one_rst.                                                             |          |
|                |          |         | Pulse width = $(one_rst - set_dly)/(P\phi/1)$                        |          |
|                |          |         | = $(H'9000 - H'8000)/24 \text{ MHz} = 256 [\mu s]$                   |          |
|                |          |         | Taking into consideration the DMAC operation time,                   |          |
|                |          |         | operation is possible in the following ranges.                       |          |
|                |          |         | one_rst – set_dly ≥ 1                                                |          |
|                |          |         | H'0021 < one_rst < H'FFFF                                            |          |
| unsigned char  | io_cntr  | H'39    | Pin Function Setting                                                 | main     |
|                |          |         | This setting is transferred to TIORH_3 to specify the                |          |
|                |          |         | functions of the TIOCA3 and TIOCB3 pins.                             |          |
|                |          |         | Toggle output from the TIOCA3 pin on compare                         |          |
|                |          |         | match with TGRB_3                                                    |          |
|                |          |         | <ul> <li>Input capture takes place on the falling edge of</li> </ul> |          |
|                |          |         | the TIOCB3 pin                                                       |          |



# 5.4 Description of Functions

### 5.4.1 init Function

(1) Functional overview

Initialization routine which cancels the module stop mode, sets up the clocks, and calls the main function.

Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

System clock control register (SCKCR)

Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                      |
|-----|----------|---------|-----|---------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (Iφ) Select                                      |
| 9   | ICK1     | 0       | R/W | These bits select the frequency of the system clock, which is |
| 8   | ICK0     | 0       | R/W | supplied to the CPU, DMAC, and DTC.                           |
|     |          |         |     | 000: Input clock × 4                                          |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                           |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module      |
| 4   | PCK0     | 1       | R/W | clock.                                                        |
|     |          |         |     | 001: Input clock × 2                                          |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.    |
| 0   | BCK0     | 0       | R/W | 000: Input clock × 4                                          |



• MSTPCRA, MSTPCRB, and MSTPCRC control module stop mode. Setting a bit in these registers to 1 places the corresponding module in module stop mode, while clearing the bit to 0 cancels module stop mode.

Module stop control register A (MSTPCRA)
 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                                                                               |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                                                                      |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.                                                          |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered                                                         |
|     |          |         |     | when the SLEEP instruction is executed by the CPU while all                                                            |
|     |          |         |     | the modules under control of the MSTPCR registers are                                                                  |
|     |          |         |     | placed in module stop mode. In all-module-clock-stop mode, even the bus controller and I/O ports are stopped to reduce |
|     |          |         |     | the supply current.                                                                                                    |
|     |          |         |     | 0: Disables transition to all-module-clock-stop mode.                                                                  |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                                                                   |
| 13  | MSTPA13  | 0       | R/W | DMA controller (DMAC)                                                                                                  |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                         |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer (TMR_3, TMR_2)                                                                                             |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer (TMR_1, TMR_0)                                                                                             |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                       |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                 |
| 0   | MSTPA0   | 0       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                          |

Module stop control register B (MSTPCRB)

Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 1       | R/W | Serial communication interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communication interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communication interface_1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communication interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface_1 (IIC_1) |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface_0 (IIC_0) |

Address: H'FFFDCC



• Module stop control register C (MSTPCRC)

| Bit | Bit Name | Setting | R/W | Function                                         |
|-----|----------|---------|-----|--------------------------------------------------|
| 15  | MSTPC15  | 1       | R/W | Serial communication interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14  | 1       | R/W | Serial communication interface_6 (SCI_6)         |
| 13  | MSTPC13  | 1       | R/W | 8-bit timer (TMR_4, TMR_5)                       |
| 12  | MSTPC12  | 1       | R/W | 8-bit timer (TMR_6, TMR_7)                       |
| 11  | MSTPC11  | 1       | R/W | Universal serial bus interface (USB)             |
| 10  | MSTPC10  | 1       | R/W | Cyclic redundancy check                          |
| 4   | MSTPC4   | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)             |
| 3   | MSTPC3   | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)             |
| 2   | MSTPC2   | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)             |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)             |
| 0   | MSTPC0   | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)             |

### (5) Flowchart





#### 5.4.2 main Function

(1) Functional overview

Main routine which sets the delay and pulse width for the one-shot pulse.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

Port 2 input buffer control register (P2ICR)
 Address: H'FFFB91

| Bit | Bit Name | Setting | R/W | Function                                                                      |
|-----|----------|---------|-----|-------------------------------------------------------------------------------|
| 1   | P21ICR   | 1       | R/W | 0: Input buffer of the P21 pin is disabled and the input signal is fixed high |
|     |          |         |     | 1: Input buffer of the P21 pin is enabled and the pin state is                |
|     |          |         |     | reflected in the corresponding on-chip peripheral module                      |

Port function control register 9 (PFCR9)
 Address: H'FFFBC9

| Bit | Bit Name | Setting | R/W | Function                                                                                 |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------|
| 5   | TPUMS3A  | 1       | R/W | TPU I/O Pin Multiplex Function Select                                                    |
|     |          |         |     | Selects the TIOCA3 function.                                                             |
|     |          |         |     | Specifies P21 as the output compare output or input capture input pin                    |
|     |          |         |     | 1: Specifies P23 as the input capture input pin and P21 as the output compare output pin |

• DMA source address register 0 (DSAR 0)

Address: H'FFFC00

Function: Specifies the source address of data transfer.

Setting: &set\_dly

• DMA destination address register 0 (DDAR 0)

Address: H'FFFC04

Function: Specifies the destination address of data transfer.

Setting: &TGRB\_3

• DMA transfer count register 0 (DTCR 0)

Address: H'FFFC0C

Function: Specifies the size of the data for transfer. When DTCR\_0 = H'00000000, the DMAC operates in free-running mode.

Setting: H'00000000

• DMA block size register\_0 (DBSR\_0)

Address: H'FFFC10

Function: Specifies the repeat size in repeat transfer mode. When DBSR\_0 = H'00000000, the repeat size is the maximum value.

Setting: H'00000000



• DMA mode control register\_0 (DMDR\_0) Address: H'FFFC14

| Bit | Bit Name | Setting | Function |                                                                                                                                                                                                                                                                   |
|-----|----------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31  | DTE      | 0       | R/W      | Data Transfer Enable                                                                                                                                                                                                                                              |
|     |          |         |          | 0: Data transfer is disabled                                                                                                                                                                                                                                      |
|     |          |         |          | 1: Data transfer is enabled                                                                                                                                                                                                                                       |
| 16  | DTIF     | 0       | R/(W)*   | Data Transfer Interrupt Flag                                                                                                                                                                                                                                      |
|     |          |         |          | Transfer end interrupt by the transfer counter has not been requested                                                                                                                                                                                             |
|     |          |         |          | Transfer end interrupt by the transfer counter has been requested                                                                                                                                                                                                 |
| 15  | DTSZ1    | 0       | R/W      | Data Access Size 1, 0                                                                                                                                                                                                                                             |
| 14  | DTSZ0    | 1       | R/W      | 01: Data is accessed in word units (16 bits)                                                                                                                                                                                                                      |
| 13  | MDS1     | 1       | R/W      | Transfer Mode Select 1, 0                                                                                                                                                                                                                                         |
| 12  | MDS0     | 0       | R/W      | 10: Repeat transfer mode                                                                                                                                                                                                                                          |
| 7   | DTF1     | 1       | R/W      | Data Transfer Factor 1, 0                                                                                                                                                                                                                                         |
| 6   | DTF0     | 0       | R/W      | 10: DMAC is activated by an on-chip module interrupt                                                                                                                                                                                                              |
| 5   | DTA      | 1       | R/W      | Data Transfer Acknowledge                                                                                                                                                                                                                                         |
|     |          |         |          | This bit is valid in DMA transfer triggered by an on-chip module interrupt. This bit enables or disables automatic clearing of the interrupt source flag selected by DMRSR.  0: Clearing of the on-chip module interrupt source flag in DMA transfer is disabled. |
|     |          |         |          | Since the interrupt source is not cleared in DMA transfer, it should be cleared by the CPU or DTC transfer.                                                                                                                                                       |
|     |          |         |          | <ol> <li>Clearing of on-chip module interrupt source flag in DMA<br/>transfer is enabled.</li> </ol>                                                                                                                                                              |
|     |          |         |          | The interrupt source is cleared in DMA transfer, and an interrupt request is not generated to the CPU or DTC.                                                                                                                                                     |

Note: \* Only 0 can be written to clear the flag after reading the flag as 1.

Address: H'FFFC18



DMA address control register\_0 (DACR\_0)

| Bit | Bit Name | Setting | R/W | Function                                                 |
|-----|----------|---------|-----|----------------------------------------------------------|
| 31  | AMS      | 0       | R/W | Address Mode Select                                      |
|     |          |         |     | 0: Dual address mode                                     |
|     |          |         |     | 1: Single address mode                                   |
| 26  | RPTIE    | 0       | R/W | Repeat Size End Interrupt Enable                         |
|     |          |         |     | 0: Disables repeat size end interrupts                   |
|     |          |         |     | 1: Enables repeat size end interrupts                    |
| 25  | ARS1     | 0       | R/W | Area Select 1, 0                                         |
| 24  | ARS0     | 0       | R/W | 00: Select the source address side as the repeat area in |
|     |          |         |     | repeat transfer mode                                     |
| 21  | SAT1     | 0       | R/W | Source Address Update Mode 1, 0                          |
| 20  | SAT0     | 0       | R/W | 00: Source address is fixed                              |
| 17  | DAT1     | 0       | R/W | Destination Address Update Mode 1, 0                     |
| 16  | DAT0     | 0       | R/W | 00: Destination address is fixed                         |

• DMA source address register\_1 (DSAR\_1) Address: H'FFFC20

Function: Specifies the source address of data transfer.

Setting: &io cntr

• DMA destination address register 1 (DDAR 1) Address: H'FFFC24

Function: Specifies the destination address of data transfer.

Setting: &TIORH\_3

• DMA transfer count register 1 (DTCR 1) Address: H'FFFC2C

Function: Specifies the size of data for transfer. When DTCR\_1 = H'00000000, the DMAC operates in free-running mode.

Setting: H'00000000

• DMA block size register\_1 (DBSR\_1) Address: H'FFFC30

Function: Specifies the repeat size in repeat transfer mode. When DBSR\_1 = H'00000000, the repeat size is the

maximum value. Setting: H'00000000



• DMA mode control register\_1 (DMDR\_1) Address: H'FFFC34

| Bit | Bit Name | Setting | Function |                                                                                                                                                                                                                                                                   |
|-----|----------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31  | DTE      | 0       | R/W      | Data Transfer Enable                                                                                                                                                                                                                                              |
|     |          |         |          | 0: Data transfer is disabled                                                                                                                                                                                                                                      |
|     |          |         |          | 1: Data transfer is enabled                                                                                                                                                                                                                                       |
| 16  | DTIF     | 0       | R/(W)*   | Data Transfer Interrupt Flag                                                                                                                                                                                                                                      |
|     |          |         |          | Transfer end interrupt by the transfer counter has not been requested                                                                                                                                                                                             |
|     |          |         |          | Transfer end interrupt by the transfer counter has been requested                                                                                                                                                                                                 |
| 15  | DTSZ1    | 0       | R/W      | Data Access Size 1, 0                                                                                                                                                                                                                                             |
| 14  | DTSZ0    | 0       | R/W      | 00: Data is accessed in byte units (8 bits)                                                                                                                                                                                                                       |
| 13  | MDS1     | 1       | R/W      | Transfer Mode Select 1, 0                                                                                                                                                                                                                                         |
| 12  | MDS0     | 0       | R/W      | 10: Repeat transfer mode                                                                                                                                                                                                                                          |
| 7   | DTF1     | 1       | R/W      | Data Transfer Factor 1, 0                                                                                                                                                                                                                                         |
| 6   | DTF0     | 0       | R/W      | 10: DMAC is activated by an on-chip module interrupt                                                                                                                                                                                                              |
| 5   | DTA      | 1       | R/W      | Data Transfer Acknowledge                                                                                                                                                                                                                                         |
|     |          |         |          | This bit is valid in DMA transfer triggered by an on-chip module interrupt. This bit enables or disables automatic clearing of the interrupt source flag selected by DMRSR.  0: Clearing of the on-chip module interrupt source flag in DMA transfer is disabled. |
|     |          |         |          | Since the interrupt source is not cleared in DMA transfer, it should be cleared by the CPU or DTC transfer.  1: Clearing of on-chip module interrupt source flag in DMA transfer is enabled.  The interrupt source is cleared in DMA transfer, and an             |
|     |          |         |          | interrupt request is not generated to the CPU or DTC.                                                                                                                                                                                                             |

Note: \* Only 0 can be written to clear the flag after reading the flag as 1.



DMA address control register\_1 (DACR\_1)
 Address: H'FFFC38

| Bit | Bit Name | Setting | R/W | Function                                                 |
|-----|----------|---------|-----|----------------------------------------------------------|
| 31  | AMS      | 0       | R/W | Address Mode Select                                      |
|     |          |         |     | 0: Dual address mode                                     |
|     |          |         |     | 1: Single address mode                                   |
| 26  | RPTIE    | 0       | R/W | Repeat Size End Interrupt Enable                         |
|     |          |         |     | 0: Disables repeat size end interrupts                   |
|     |          |         |     | 1: Enables repeat size end interrupts                    |
| 25  | ARS1     | 0       | R/W | Area Select 1, 0                                         |
| 24  | ARS0     | 0       | R/W | 00: Select the source address side as the repeat area in |
|     |          |         |     | repeat transfer mode                                     |
| 21  | SAT1     | 0       | R/W | Source Address Update Mode 1, 0                          |
| 20  | SAT0     | 0       | R/W | 00: Source address is fixed                              |
| 17  | DAT1     | 0       | R/W | Destination Address Update Mode 1, 0                     |
| 16  | DAT0     | 0       | R/W | 00: Destination address is fixed                         |

• DMA module request select register\_0 (DMRSR\_0) Address: H'FFFD20

Function: 8-bit readable/writable register that specifies the on-chip module interrupt source. In this sample task, the on-chip module interrupt source is set as the TGI3A interrupt (101) of TPU\_3.

Setting: 101

• DMA module request select register\_1 (DMRSR\_1) Address: H'FFFD21

Function: 8-bit readable/writable register that specifies the on-chip module interrupt source. In this sample task, the on-chip module interrupt source is set as the TGI3A interrupt (101) of TPU 3.

Setting: 101

• Port 2 data register (P2DR) Address: H'FFFF51

| Bit | Bit Name | Setting | R/W | Function           |
|-----|----------|---------|-----|--------------------|
| 0   | P20DR    | 0       | R/W | 0: P20 pin is low  |
|     |          |         |     | 1: P20 pin is high |

Port 2 data direction register (P2DDR)
 Address: H'FFFB81

| Bit | Bit Name | Setting | R/W | Function                              |
|-----|----------|---------|-----|---------------------------------------|
| 0   | P20DDR   | 1       | R/W | 0: P20 pin functions as an input pin  |
|     |          |         |     | 1: P20 pin functions as an output pin |

• Timer start register (TSTR) Address: H'FFFFBC

| Bit | Bit Name | Setting | R/W | Function                                                    |
|-----|----------|---------|-----|-------------------------------------------------------------|
| 5   | CST5     | 0       | R/W | Counter Start 5 to 0                                        |
| 4   | CST4     | 0       | R/W | These bits start or stop the operation of the corresponding |
| 3   | CST3     | 1       | R/W | TCNT.                                                       |
| 2   | CST2     | 0       | R/W | 0: Stops counting by TCNT_5 to TCNT_0                       |
| 1   | CST1     | 0       | R/W | 1: Starts counting by TCNT_5 to TCNT_0                      |
| 0   | CST0     | 0       | R/W |                                                             |

Address: H'FFFFF0

Address: H'FFFFF1



• Timer control register\_3 (TCR\_3)

| Bit | Bit Name | Setting | R/W | Function                                                  |
|-----|----------|---------|-----|-----------------------------------------------------------|
| 7   | CCLR2    | 0       | R/W | Counter Clear 2 to 0                                      |
| 6   | CCLR1    | 0       | R/W | These bits select the TCNT_3 counter clearing condition.  |
| 5   | CCLR0    | 1       | R/W | 001: TCNT_3 cleared by TGRA_3 compare match/input capture |
| 4   | CKEG1    | 0       | R/W | Clock Edge 1 and 0                                        |
| 3   | CKEG0    | 0       | R/W | These bits select the input clock edge for counting.      |
|     |          |         |     | 00: Falling edge                                          |
| 2   | TPSC2    | 0       | R/W | Timer Prescaler 2 to 0                                    |
| 1   | TPSC1    | 0       | R/W | These bits select the TCNT_3 counter clock.               |
| 0   | TPSC0    | 0       | R/W | 000: Internal clock Pφ/1                                  |

• Timer mode register\_3 (TMDR\_3)

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                        |
|-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | BFB      | 0       | R/W | Buffer Operation B                                                                                                                                                                                                                                                                              |
|     |          |         |     | Specifies whether TGRB is to operate normally, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare does not take place.  0: TGRB operates normally 1: TGRB is used together with TGRD for buffer operation |

• Timer I/O control register H\_3 (TIORH\_3) Address: H'FFFFF2

| Bit | Bit Name | Setting | R/W | Function                                                    |
|-----|----------|---------|-----|-------------------------------------------------------------|
| 7   | IOB3     | 0       | R/W | I/O Control B3 to B0                                        |
| 6   | IOB2     | 0       | R/W | These bits specify the function of the TIOCB3 pin.          |
| 5   | IOB1     | 0       | R/W | When TGRB_3 functions as an output compare register:        |
| 4   | IOB0     | 0       | R/W | 0000: Output disabled                                       |
| 3   | IOA3     | 1       | R/W | I/O Control A3 to A0                                        |
| 2   | IOA2     | 0       | R/W | These bits specify the function of the TIOCA3 pin.          |
| 1   | IOA1     | 0       | R/W | When TGRA_3 functions as an input capture register:         |
| 0   | IOA0     | 1       | R/W | 1001: Input capture is performed on the falling edge of the |
|     |          |         |     | capture input signal from the TIOCB3 pin                    |

# H8SX Family Generating One-Shot Pulse Output

• Timer interrupt enable register\_3 (TIER\_3) Address: H'FFFFF4

| Bit | Bit Name | Setting | R/W | Function                                                                                            |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------|
| 2   | TGIEC    | 1       | R/W | TGR Interrupt Enable C                                                                              |
|     |          |         |     | Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1. |
|     |          |         |     | 0: Interrupt requests (TGIC) by TGFC bit is disabled                                                |
|     |          |         |     | 1: Interrupt requests (TGIC) by TGFC bit is enabled                                                 |
| 0   | TGIEA    | 1       | R/W | TGR Interrupt Enable A                                                                              |
|     |          |         |     | Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. |
|     |          |         |     | 0: Interrupt requests (TGIA) by TGFA bit is disabled                                                |
|     |          |         |     | 1: Interrupt requests (TGIA) by TGFA bit is enabled                                                 |

• Timer general register C\_3 (TGRC\_3) Address: H'FFFFC Function: Used as an output compare register. Sets the TGI3C interrupt timing. Setting: one\_rst

Timer general register D\_3 (TGRD\_3)

Address: H'FFFFE

Function: Used as an output compare register. Sets the low-level output timing of the pulse.

Setting: one\_rst



#### (5) Flowchart





# 5.4.3 tgi3c\_int Function

(1) Functional overview

TGI3C interrupt processing

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• Timer I/O control register H\_3 (TIORH\_3) Address: H'FFFFF2

| Bit | Bit Name | Setting | R/W | Function                                                               |
|-----|----------|---------|-----|------------------------------------------------------------------------|
| 7   | IOB3     | 0       | R/W | I/O Control B3 to B0                                                   |
| 6   | IOB2     | 0       | R/W | These bits specify the function of the TIOCB3 pin.                     |
| 5   | IOB1     | 0       | R/W | When TGRB_3 functions as an output compare register:                   |
| 4   | IOB0     | 0       | R/W | 0000: Output disabled                                                  |
| 3   | IOA3     | 1       | R/W | I/O Control A3 to A0                                                   |
| 2   | IOA2     | 0       | R/W | These bits specify the function of the TIOCA3 pin.                     |
| 1   | IOA1     | 0       | R/W | When TGRA_3 functions as an input capture register:                    |
| 0   | IOA0     | 1       | R/W | 1001: Input capture is performed on the falling edge of the TIOCB3 pin |

• Timer status register\_3 (TSR\_3) Address: H'FFFFF5

| Bit | Bit Name | Setting | R/W    | Function                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | TGFC     | 0       | R/(W)* | Input Capture/Output Compare Flag C When TGRC functions as an output compare register: [Setting condition]  • When TCNT_3 = TGRC_3 [Clearing condition]  • When 0 is written to TGFC after reading TGFC = 1                                                                                                                                                                                                                            |
| 0   | TGFA     | 0       | R/(W)* | <ul> <li>Input Capture/Output Compare Flag A</li> <li>When TGRA functions as an input capture register:</li> <li>[Setting condition]</li> <li>When the TCNT_3 value is transferred to TGRA_3 driven by the input capture signal</li> <li>[Clearing conditions]</li> <li>When the DMAC is activated by a TGIA interrupt while the DTA bit in DMDR of the DMAC is 1</li> <li>When 0 is written to TGFA after reading TGFA = 1</li> </ul> |

Note: \* Only 0 can be written to clear the flag.



### (5) Flowchart





# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      | Date      | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Sep.11.06 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.