

## March 25, 2013

## **R-Car H2 Product Specifications**

| Item                 | Specification                                                                                   |                                                                      |                                                           |
|----------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------|
| Product number       | R8A7790x                                                                                        |                                                                      |                                                           |
| Power supply voltage | 3.3/1.8 V (IO), 1.5/1.35 V (DDR3), 1.0 V (Core)                                                 |                                                                      |                                                           |
| CPU core             | ARM®CortexTM-A15<br>Quad                                                                        | ARM®CortexTM-A7 Quad (device option)                                 | SH-4A core<br>(device option)                             |
| Cache memory         | L1 Instruction cache:<br>32 KB<br>L1 Operand cache:<br>32 KB<br>L2 Cache:<br>2 MB               | L1 Instruction cache: 32 KB L1 Operand cache: 32 KB L2 cache: 512 KB | Instruction<br>cache:<br>32 KB<br>Operand cache:<br>32 KB |
| External memory      | DDR3-SDRAM  Maximum operating frequency: 800 MHz  Data bus width: 32 bits × 2 ch (6.4 GB/s × 2) |                                                                      |                                                           |
| Expansion bus        | Flash ROM and SRAM, Data bus width: 8 or 16 bits                                                |                                                                      |                                                           |
| Graphics             | PCI Express 2.0 (1 lane)  PowerVR Series6 G6400 (3D)  Renesas graphics processor (2D)           |                                                                      |                                                           |
|                      | Display Out × 3 ch (2 ch: LVDS, 1 ch: RGB888)  Video Input × 4 ch                               |                                                                      |                                                           |
|                      | Video codec module (H.264/AVC, MPEG-4, VC-1)                                                    |                                                                      |                                                           |
|                      | IP conversion module                                                                            |                                                                      |                                                           |
| Video                | JPEG accelerator                                                                                |                                                                      |                                                           |
|                      | TS Interface × 2 ch                                                                             |                                                                      |                                                           |
|                      | Video image processing (color conversion, image expansion, reduction, filter processing)        |                                                                      |                                                           |
|                      | Distortion compensation module (image renderer) × 4 ch                                          |                                                                      |                                                           |

| Item                       | Specification                                                                                                                |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------|
|                            | High performance Real-time Image recognition processor (IMP-                                                                 |
|                            | X4) (device option)                                                                                                          |
| Audio                      | Audio DSP                                                                                                                    |
|                            | Sampling rate converter × 10 ch                                                                                              |
|                            | Serial sound interface × 10 ch                                                                                               |
|                            | MOST DTCP                                                                                                                    |
| Storage Interface          | USB 3.0 Host interface × 1 port (wPHY)                                                                                       |
|                            | USB 2.0 Host interface × 3 port (wPHY)                                                                                       |
|                            | SD Host interface × 4 ch (SDXC, UHS-I)                                                                                       |
|                            | Multimedia card interface x 2 ch                                                                                             |
|                            | Serial ATA interface × 2 ch                                                                                                  |
|                            | Media local bus (MLB) Interface × 1 ch (6pin / 3pin interface                                                                |
|                            | selectable)                                                                                                                  |
| In car network             | CAN Interface x 2 ch                                                                                                         |
| and automotive peripherals | IEBus Interface                                                                                                              |
|                            | GPS baseband module (Galileo, GLONASS) (device option)                                                                       |
|                            | Ethernet controller AVB (IEEE802.1BA, 802.1AS, 802.1Qav and IEEE1722, GMII/MII, without PHY)                                 |
| Security                   | Crypto engine (AES, DES, Hash, RSA)                                                                                          |
|                            | SecureRAM                                                                                                                    |
| Other peripherals          | DMA controller<br>LBSC DMAC: 3 ch / SYS-DMAC: 30 ch / RT-DMAC: 3 ch / Audio-<br>DMAC: 26 ch / Audio (peripheral)-DMAC: 29 ch |
|                            | 32bit timer × 12 ch                                                                                                          |
|                            | PWM timer × 7 ch                                                                                                             |
|                            | I2C bus interface × 8 ch                                                                                                     |
|                            | Serial communication interface (SCIF) × 10 ch                                                                                |
|                            | Quad serial peripheral interface (QSPI) × 1 ch (for boot)                                                                    |
|                            | Clock-synchronized serial interface (MSIOF) × 4 ch (SPI/IIS)                                                                 |
|                            | Ethernet controller (IEEE802.3u, RMII, without PHY)                                                                          |

| Item                    | Specification                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                         | Interrupt controller (INTC)                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                         | Clock generator (CPG) with built-in PLL                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                         | On chip debugger interface                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Low power mode          | Dynamic Power Shutdown (CPU core, 3D, IMP) AVS and DVFS function DDR-SDRAM power supply backup mode                                                                                                                                                                                                                                                                                                                                       |  |
| Package                 | 831 pin Flip Chip BGA (27 mm × 27 mm)                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Development environment | ICE for ARM CPU available from different vendors.                                                                                                                                                                                                                                                                                                                                                                                         |  |
| Evaluation board        | A user system development reference platform offering the following features is also available, enabling the users to carry out efficient system development.  (1) Includes car information system-oriented peripheral circuits, providing users with an actual device verification environment.  (2) Can be used as a software development tool for application software, etc.  (3) Allows easy implementation of custom user functions. |  |
| Software<br>Platform    | Support OS: QNX® Neutrino® RTOS, Windows® Embedded Automotive, Linux Wide variety of H.264, MPEG-4 and VC-1 for video compliant with OpenMAX IL I/F in addition to BSPs compliant with OSs standard API are available to realize complete system concept.                                                                                                                                                                                 |  |

(Remarks) PowerVR SGX is a registered trademark of Imagination Technologies in the EU and other countries. ARM and Cortex are registered trademarks or trademarks of ARM Limited. QNX, QNX CAR, and Neutrino are trademarks of QNX Software Systems (QSS) Limited, which are registered trademarks and/or used in certain jurisdictions. QSS is not responsible for, and assumes no obligations or liability, and makes no representation, warranty, endorsement, or guarantee in relation to any aspect of any third-party products or services. Windows is a registered trademark of Microsoft Corporation. Linux is a registered trademark of Linus Torvalds. Other product and service names that appear in this press release are trademarks or registered trademarks of their respective owners.