### HS-26C31RH, HS-26C31EH Radiation Hardened Quad Differential Line Driver FN3401 Rev 7.00 May 23, 2013 The Intersil HS-26C31RH, HS-26C31EH are quad differential line drivers designed for digital data transmission over balanced lines and meets the requirements of EIA standard RS-422. Radiation hardened CMOS processing assures low power consumption, high speed, and reliable operation in the most severe radiation environments. The HS-26C31RH, HS-26C31EH accept CMOS levels and converts them to RS-422 compatible outputs. These circuits uses special outputs that enable the drivers to power-down without loading down the bus. Enable and disable pins allow several devices to be connected to the same data source and addressed independently. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed here must be used when ordering. Detailed Electrical Specifications for these devices are contained in SMD <u>5962-96663</u>. A "hot-link" is provided on our homepage for downloading. ### **Features** - Electrically screened to SMD #5962-96663 - · QML qualified per MIL-PRF-38535 requirements - 1.2 Micron radiation hardened CMOS - · Latchup free - EIA RS-422 compatible outputs (except for IOS) - CMOS inputs - · High impedance outputs when disabled or powered down - Low power dissipation..... 2.75mW standby (max) - Single 5V supply - Full -55°C to +125°C military temperature range ## **Applications** · Line transmitter for MIL-STD-1553 serial data bus # **Ordering Information** | ORDERING NUMBER (Note 1) | INTERNAL<br>MKT. NUMBER | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | |--------------------------|-----------------------------|--------------------|---------------------|----------------------|----------------| | 5962F9666301QEC | HS1-26C31RH-8 | Q 5962F96 6630QEC | -55 to +125 | 16 LD SBDIP | D16.3 | | 5962F9666301QXC | HS9-26C31RH-8 | Q 5962F96 66301QXC | -55 to +125 | 16 LD FLATPACK | K16.A | | 5962F9666301VEC | HS1-26C31RH-Q | Q 5962F96 66301VEC | -55 to +125 | 16 LD SBDIP | D16.3 | | 5962F9666301VXC | HS9-26C31RH-Q | Q 5962F96 66301VXC | -55 to +125 | 16 LD FLATPACK | K16.A | | HS1-26C31RH/PROTO | HS1-26C31RH/PROTO | HS1- 26C31RH/PROTO | -55 to +125 | 16 LD SBDIP | D16.3 | | HS0-26C31RH/SAMPLE | HS0-26C31RH/SAMPLE | | -55 to +125 | Die | | | HS9-26C31RH/PROTO | HS9-26C31RH/PROTO | HS9- 26C31RH/PROTO | -55 to +125 | 16 LD FLATPACK | K16.A | | 5962F9666301V9A | HS0-26C31RH-Q | | -55 to +125 | Die | | | 5962F9666303VEC | HS1-26C31EH-Q | Q 5962F96 66303VEC | -55 to +125 | 16 LD SBDIP | D16.3 | | 5962F9666303VXC | HS9-26C31EH-Q | Q 5962F96 66303VXC | -55 to +125 | 16 LD FLATPACK | | | 5962F9666303V9A | HS0-26C31EH-Q | | -55 to +125 | Die | | | 5962F9666301VYC | HS9G-26C31RH-Q (Note 2) | Q 5962F96 66301VYC | -55 to +125 | 16 LD FLATPACK | K16.A | | HS9G-26C31RH/PROTO | HS9G-26C31RH/PROTO (Note 2) | HS9G-26C31RH/PROTO | -55 to +125 | 16 LD FLATPACK | K16.A | ### NOTES: - 1. These Intersil Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. - 2. The lid of these packages are connected to the ground pin of the device. ## **Pin Configurations** HS1-26C31RH, HS1-26C31EH (16 LD SBDIP) CDIP2-T16 TOP VIEW HS9-26C31RH, HS9-26C31EH (16 LD FLATPACK) CDFP4-F16 TOP VIEW ## **Logic Diagram** © Copyright Intersil Americas LLC 2011-2013. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> ## **Die Characteristics** #### **DIE DIMENSIONS:** 96.5 mils x 195 mils x 21 mils (2450 x 4950) ### **INTERFACE MATERIALS:** #### **Glassivation:** Type: PSG (Phosphorus Silicon Glass) Thickness: 10kÅ ±1kÅ #### **Metallization:** M1: Mo/TiW Thickness: 5800Å M2: Al/Si/Cu (Top) Thickness: 10kÅ ±1kÅ #### Substrate: **AVLSI1RA** #### **Backside Finish:** Silicon #### **ASSEMBLY RELATED INFORMATION:** ### Substrate Potential (Powered Up): $V_{DD}$ ### **ADDITIONAL INFORMATION:** #### **Worst Case Current Density:** <2.0x10<sup>5</sup>A/cm<sup>2</sup> #### **Bond Pad Size:** 110µmx100µm # **Metallization Mask Layout** #### HS-26C31RH, HS-26C31EH