# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



Date: Nov. 02, 2009

# **RENESAS TECHNICAL UPDATE**

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology Corp.

| Product<br>Category   | MPU/MCU                                          |         | Document<br>No.         | TN-SH7-A752A/E                         | Rev. | 1.00 |
|-----------------------|--------------------------------------------------|---------|-------------------------|----------------------------------------|------|------|
| Title                 | SH7785 PCIC Master Access Parity Error Detection |         | Information<br>Category | Technical Notification                 |      |      |
| Applicable<br>Product | SH7785 Group                                     | Lot No. | Reference<br>Document   | SH7785 Hardware Manual<br>(REJ09B0261) |      |      |

There is a notification about the SH7785 PCIC parity error detection in a master read access.

### [Summary]

When the PCIC executes a master read access, the PCIC may not detect the parity error.

#### [Condition]

When all the following conditions (1)-(2) are satisfied, the PCIC can not detect a data parity error. And then the PERR# is not asserted, and PCIIR.MRDPEI is not set to 1 like the PCIC does not detect a data parity error.

- (1)PCIC (master) condition
  - (1-1) PER bit in a PCI command register is set to 1. (Using parity error detection (PERR#))
  - (1-2) PCI transaction: memory read access (single or burst)
- (2) External PCI device (target) condition
  - (2-1) Target initiated disconnect (with data): STOP# assert

## [System problem]

When a target initiated disconnect (with data) occurs, the parity error for the disconnected data cycle can not be detected and the PERR# is not asserted.

#### [Workaround]

There is no workaround by the PCIC.

- End of Text -