# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category                                                                         | MPU/MCU                                                              |         | Document<br>No.         | TN-RZ*-A0092A/E                                                   | Rev. | 1.00 |  |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------|-------------------------|-------------------------------------------------------------------|------|------|--|
| Title                                                                                       | RZ/G2H, G2M V1.3, V3.0, G2N and G2E Document corrections for Booting |         | Information<br>Category | Technical Notification                                            |      |      |  |
|                                                                                             | RZ/G Series, 2nd Generation                                          | Lot No. |                         |                                                                   |      |      |  |
| Applicable<br>Product                                                                       | blicable<br>coduct RZ/G2H<br>RZ/G2M V1.3, V3.0<br>RZ/G2E<br>RZ/G2E   |         | Reference<br>Document   | RZ/G Series, 2nd Gen<br>User's Manual: Hardw<br>(R01UH0808EJ0110) | 10   |      |  |
| This technical update describes document correction of RZ/G Series, 2nd Generation product. |                                                                      |         |                         |                                                                   |      |      |  |
| [Summary]                                                                                   |                                                                      |         |                         |                                                                   |      |      |  |
| Document corrections for "RZ/G Series, 2nd Generation User's Manual: Hardware Rev.1.10".    |                                                                      |         |                         |                                                                   |      |      |  |
| [Priority level]<br>Importance: "Normal"                                                    |                                                                      |         |                         |                                                                   |      |      |  |
|                                                                                             |                                                                      |         |                         |                                                                   |      |      |  |
| [Products]                                                                                  |                                                                      |         |                         |                                                                   |      |      |  |
| RZ/G2H                                                                                      |                                                                      |         |                         |                                                                   |      |      |  |
| RZ/G2M V1.3, V3.0                                                                           |                                                                      |         |                         |                                                                   |      |      |  |

RZ/G2N

RZ/G2E

[Section number and title]

Section 24. Booting



"This is empty adjustment page to compare next Current (from) and Correction (to) on facing page. "

(By using two pages view of PDF readers this enables previously and prospectively view on odd and even pages.)



1. Section 24. Booting, Page 24-6, 24.1.2.6 USB download Mode Pins, USB VBUS of supporting for RZ/G2E is corrected. Current (from):

# 24.1.2.6 USB Download Mode Pins

|             |          |     |                                                                                                     | <b>RZ/G Series 2nd Generation</b> |                            |              |              |
|-------------|----------|-----|-----------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|--------------|--------------|
| Name        | Pin Name | I/O | Function                                                                                            | RZ/G2H                            | RZ/G2M V1.3<br>RZ/G2M V3.0 | RZ/G2N       | RZ/G2E       |
| USB D+ data | DP0      | I/O | D+ Input/output of the<br>on-chip transceiver.<br>Connect this pin to the D+<br>pin of the USB bus. | $\checkmark$                      | _                          | $\checkmark$ | $\checkmark$ |
| USB D- data | DM0      | I/O | D- Input/output of the<br>on-chip transceiver.<br>Connect this pin to the D-<br>pin of the USB bus. | $\checkmark$                      | _                          | $\checkmark$ | $\checkmark$ |
| USB VBUS    | VBUS0    | I   | Connect to USB VBUS with external $30k\Omega \pm 1\%$ series resistor.                              | $\checkmark$                      | _                          |              | $\checkmark$ |



# 24.1.2.6 USB Download Mode Pins

|             |          |     |                                                                                                     | <b>RZ/G Series 2nd Generation</b> |                            |              | on           |
|-------------|----------|-----|-----------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|--------------|--------------|
| Name        | Pin Name | I/O | Function                                                                                            | RZ/G2H                            | RZ/G2M V1.3<br>RZ/G2M V3.0 | RZ/G2N       | RZ/G2E       |
| USB D+ data | DP0      | I/O | D+ Input/output of the<br>on-chip transceiver.<br>Connect this pin to the D+<br>pin of the USB bus. | $\checkmark$                      | _                          | $\checkmark$ | $\checkmark$ |
| USB D- data | DM0      | I/O | D- Input/output of the<br>on-chip transceiver.<br>Connect this pin to the D-<br>pin of the USB bus. | $\checkmark$                      | _                          | $\checkmark$ | $\checkmark$ |
| USB VBUS    | VBUS0    | I   | Connect to USB VBUS with external $30k\Omega \pm 1\%$ series resistor.                              | $\checkmark$                      | —                          |              | —            |

[Description]

Correction of USB VBUS supporting product, RZ/G2E is corrected.

[Reason for Correction]

Corrected the error because RZ/G2E don't support "USB Download Mode".



2. Section 24. Booting, Page 24-12, 24.2.5 eMMC Using DMA Boot Sequence, Boot ROM size is corrected.

Current (from):

## 24.2.5 eMMC Using DMA Boot Sequence

- The master boot processor jumps to H'EB10\_0000 (RZ/G2H, RZ/G2M V1.3, RZ/G2M V3.0, RZ/G2N, RZ/G2E AArch32) or H'00\_EB10\_C000(RZ/G2M V1.3, RZ/G2M V3.0 AArch64) or H'00\_EB11\_2800 (RZ/G2H, RZ/G2N, RZ/G2E AArch64). The processor executes the instructions in Boot ROM and 3KB data are transferred from eMMC to System RAM using MMC's DMA with 512-Byte transfer size.
- 2. These 3KB data contain Boot parameters, address information and data size information of IPL.
- 3. The amount of data specified by data size information is transferred to System RAM. After the transfer, the master processor jumps to the address specified by address information of IPL.

If boot operation from partition 1 fails, switching from boot partition 1 to partition 2 (dual boot mode) is performed.

Note: eMMC device must meet the following conditions.

- eMMC device that conforms to JEDEC eMMC standard 4.4 or higher
- Set the EXT\_CSD register byte179, PARTITION\_CONFIG bit[6] = H'0(No boot acknowledge sent).
- Set the EXT\_CSD register byte179, PARTITION\_CONFIG bit[5:3] = H'1 (Boot Area partition1).
- Set the EXT\_CSD register byte177, BOOT\_BUS\_CONDITIONS bit[4:3] = H'1(50MHz SDR).
- Set the EXT\_CSD register byte177, BOOT\_BUS\_CONDITIONS bit[1:0] = H'2(x8 bus widths).
- eMMC device's IO voltage should be 1.8V.

Place the boot data in eMMC boot area Partition 1 and 2 if dual boot mode is used.



## 24.2.5 eMMC Using DMA Boot Sequence

- The master boot processor jumps to H'EB10\_0000 (RZ/G2H, RZ/G2M V1.3, RZ/G2M V3.0, RZ/G2N, RZ/G2E AArch32) or H'00\_EB10\_C000(RZ/G2M V1.3, RZ/G2M V3.0 AArch64) or H'00\_EB11\_2800 (RZ/G2H, RZ/G2N, RZ/G2E AArch64). The processor executes the instructions in Boot ROM and 2KB data are transferred from eMMC to System RAM using MMC's DMA with 512-Byte transfer size.
- 2. These 2KB data contain Boot parameters, address information and data size information of IPL.
- 3. The amount of data specified by data size information is transferred to System RAM. After the transfer, the master processor jumps to the address specified by address information of IPL.

If boot operation from partition 1 fails, switching from boot partition 1 to partition 2 (dual boot mode) is performed.

Note: eMMC device must meet the following conditions.

- eMMC device that conforms to JEDEC eMMC standard 4.4 or higher
- Set the EXT\_CSD register byte179, PARTITION\_CONFIG bit[6] = H'0(No boot acknowledge sent).
- Set the EXT\_CSD register byte179, PARTITION\_CONFIG bit[5:3] = H'1 (Boot Area partition1).
- Set the EXT\_CSD register byte177, BOOT\_BUS\_CONDITIONS bit[4:3] = H'1(50MHz SDR).
- Set the EXT\_CSD register byte177, BOOT\_BUS\_CONDITIONS bit[1:0] = H'2(x8 bus widths).
- eMMC device's IO voltage should be 1.8V.
- Place the boot data in eMMC boot area Partition 1 and 2 if dual boot mode is used.

[Description]

Correction of transfer size.

[Reason for Correction]

General error correction.



3. Section 24. Booting, Page 24-14, 24.2.5 eMMC Using DMA Boot Sequence, Boot ROM size is corrected.

Current (from):









4. Section 24. Booting, Page 24-19, 24.3.1 IPL Address and Data Size Limitation. Clarified the IPL start address, and end address.

Current (from):

# 24.3 Usage Note



## 24.3.1 IPL Address and Data Size Limitation

 The IPL end address can be calculated by IPL address and data size. It should be lower than the address below.

 RZ/G2H, RZ/G2M V1.3, RZ/G2M V3.0, RZ/G2N:
 H'E635\_67FF

 RZ/G2E:
 H'E635\_7FFF

The IPL address of HyperFlash and Serial Flash ROM boot requires 64-byte alignment. And the IPL address of eMMC boot requires 512-byte alignment.

## 24.3.2 Cleanup

Before jumping to the IPL, Boot ROM program cleans hardware registers used for loading the IPL and the master boot processor, as listed below.

AArch32 Cortex-A57/Cortex-A53

— Disable I-cache.

AArch64 Cortex-A57/Cortex-A53

- SYS-DMAC registers are set to hardware initial value.
- Disables Stack Alignment check. Disables Alignment fault checking. Disable I-cache.

Note

- The PFC setting is not cleared after jumping to the IPL.
- The settings of RPC-IF module for the transfer is automatically set by MD pin settings. Therefore, registers of RPC-IF module are not cleaned in Boot ROM.
- In the case of eMMC boot, initialize the SDHI interface registers.
- IRQ and FIQ are disabled.



# 24.3 Usage Note



## 24.3.1 IPL Address and Data Size Limitation

The IPL end address can be calculated by IPL address and data size. The IPL should be between IPL start address and end address below.

| Product name                             | IPL start address | IPL end address |
|------------------------------------------|-------------------|-----------------|
| RZ/G2H, RZ/G2M V1.3, RZ/G2M V3.0, RZ/G2N | H'E630_2000       | H'E635_7FFF     |
| RZ/G2E                                   | H'E630_2000       | H'E631_7FFF     |

The IPL address of HyperFlash and Serial Flash ROM boot requires 64-byte alignment. And the IPL address of eMMC boot requires 512-byte alignment.

## 24.3.2 Cleanup

Before jumping to the IPL, Boot ROM program cleans hardware registers used for loading the IPL and the master boot processor, as listed below.

AArch32 Cortex-A57/Cortex-A53

— Disable I-cache.

AArch64 Cortex-A57/Cortex-A53

- SYS-DMAC registers are set to hardware initial value.
- Disables Stack Alignment check. Disables Alignment fault checking. Disable I-cache.

#### Note

- The PFC setting is not cleared after jumping to the IPL.
- The settings of RPC-IF module for the transfer is automatically set by MD pin settings. Therefore, registers of RPC-IF module are not cleaned in Boot ROM.
- In the case of eMMC boot, initialize the SDHI interface registers.
- IRQ and FIQ are disabled.

#### [Description]

-----

Correction of IPL end address and addition of IPL start address.

[Reason for Correction]

Clarified the address range of the initial program loader area to avoid misunderstanding of users.

End of Document -

