## **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                            |          | Document<br>No.         | TN-V85-A034A/E                                | Rev. | 1.00 |
|-----------------------|--------------------------------------------------------------------|----------|-------------------------|-----------------------------------------------|------|------|
| Title                 | Misdescription in the electrical characteristics of the bus timing |          | Information<br>Category | Technical Notification                        |      |      |
| Applicable<br>Product | In the main part                                                   | Lot No.  |                         | User's Manual : Hardware of affected products |      |      |
|                       |                                                                    | All lots | Reference<br>Document   |                                               |      |      |

In the User's Manual: hardware of the following Applicable Products of the electrical characteristics of the bus timing, it is corrected as follows.

## 1. Notification

Misdescription in the electrical characteristics of the bus timing is the item of  $\overline{RD} \uparrow \rightarrow \overline{CSn}$  holding time (tHRDC 2).

(1) In multiplexed bus mode/separate bus mode

(a) Read/write cycle (CLKOUT asynchronous)

 $(T_{A} = -40 \sim +85^{\circ}C, V_{DD} = EV_{DD} = UV_{DD} = AV_{REF0} = AV_{REF1}, V_{SS} = AV_{SS} = 0 V, C_{L} = 50 pF)$ 

| Parameter                                                          | Symbo  | ol   | Conditions | MIN.      | MAX. | Unit |
|--------------------------------------------------------------------|--------|------|------------|-----------|------|------|
| Hold time from $\overline{RD} \uparrow \rightarrow \overline{CSn}$ | tHRDC2 | <31> |            | (1+i) T-5 |      | ns   |

Remarks 1. T = 1/fcpu (fcpu: CPU operating clock frequency)

2. n: Number of wait clocks inserted in the bus cycle

The sampling timing changes when a programmable wait is inserted.

3. i: Number of idle states inserted after a read cycle (0 or 1)

4. The values in the above specifications are values for when clocks with a 1:1 duty ratio are input from X1.

## Read Cycle (CLKOUT Asynchronous): In Multiplexed Bus Mode/Separate Bus Mode

| CLKOUT (output)          | TW   T3   T1 | T1 |
|--------------------------|--------------|----|
| CS0, CS2,   CS3 (output) | <31>         |    |
| RD (output)              |              |    |



## 2. Applicable Products

| Products Series |              |              |              |  |  |
|-----------------|--------------|--------------|--------------|--|--|
| V850ES/JH3-E    | V850ES/JJ3-E | V850ES/JG3-H | V850ES/JH3-H |  |  |
| V850ES/JG3-U    | V850ES/JH3-U | V850ES/ST3   |              |  |  |

