# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                | Document<br>No.                                        | TN-RX*-A0258A/E       | Rev.                                        | 1.00 |  |
|-----------------------|--------------------------------------------------------|--------------------------------------------------------|-----------------------|---------------------------------------------|------|--|
| Title                 | Errata to the RX140 Group User's Manual: H<br>Rev.1.00 | ta to the RX140 Group User's Manual: Hardware<br>.1.00 |                       | Technical Notification                      |      |  |
|                       | Lot No.                                                |                                                        |                       |                                             |      |  |
| Applicable<br>Product |                                                        |                                                        | Reference<br>Document | RX140 Group User's N<br>Rev.1.00 (R01UH0905 |      |  |

This document describes corrections to the RX140 Group User's Manual: Hardware Rev.1.00.

# • Page 43 of 1514

The descriptions in Low power design and architecture in Features are corrected as follows.

# Before correction

# Low power design and architecture

- Operation from a single 1.8-V to 5.5-V supply
- Four low power consumption modes
- Low power timer (LPT) that operates during the software standby state
- Supply current High-speed operating mode: 58  $\mu$ A/MHz Supply current in software standby mode: 0.21  $\mu$ A (typ. T<sub>a</sub> = 25°C)
- Recovery time from software standby mode: 6.2 μs (Clock Source: HOCO 32 MHz)

## After correction

# ■ Low power design and architecture

- Operation from a single 1.8-V to 5.5-V supply
- Four low power consumption modes
- Low power timer (LPT) that operates during the software standby state
- Supply current High-speed operating mode: 58  $\mu$ A/MHz Supply current in software standby mode: 0.25  $\mu$ A (typ.) (T<sub>a</sub> = 25°C)
- Recovery time from software standby mode: 6.2 μs (typ.) (Clock Source: HOCO 32 MHz, T<sub>a</sub> = 25°C)



# • Page 181 of 1514

The setting for the CTSU internal clock is added to the description of the CKOSEL[3:0] bits in section 9.2.15, CLKOUT Output Control Register (CKOCR) as follows.

## Before correction

| Bit       | Symbol      | Bit Name                    | Description                                                                                                                                                                                     | R/W |
|-----------|-------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b11 to b8 | CKOSEL[3:0] | CLKOUT Output Source Select | <sup>b11 b8</sup><br>0 0 0 0: LOCO clock<br>0 0 0 1: HOCO clock<br>0 0 1 0: Main clock oscillator<br>0 0 1 1: Sub-clock oscillator<br>0 1 0 0: PLL<br>Settings other than above are prohibited. | R/M |

## After correction

| Bit       | Symbol      | Bit Name                    | Description                                                                                                                                                                                                                                                                    | R/W |
|-----------|-------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b11 to b8 | CKOSEL[3:0] | CLKOUT Output Source Select | <ul> <li>b11 b8</li> <li>0 0 0 0: LOCO clock</li> <li>0 0 1: HOCO clock</li> <li>0 0 1 0: Main clock oscillator</li> <li>0 1 1: Sub-clock oscillator</li> <li>0 1 0 0: PLL</li> <li>1 0 0 0: CTSU internal clock</li> <li>Settings other than above are prohibited.</li> </ul> | R/M |

# • Page 284 of 1514

The module and interrupt symbols for the true random number generator in Table 14.3, Interrupt Vector Table (3/6) are corrected as follows.

## Before correction

| Table 14.3 | Interrupt Vector Table (3/6) |
|------------|------------------------------|
|            |                              |

| Source of<br>Interrupt<br>Request<br>Generation | Name      | Vector<br>No.* <sup>1</sup> | Vector<br>Address<br>Offset | Interrupt<br>Detection<br>Method | CPU Interrupt | Start DTC    | SSBY Return | IER        | IPR    | DTCER    |
|-------------------------------------------------|-----------|-----------------------------|-----------------------------|----------------------------------|---------------|--------------|-------------|------------|--------|----------|
|                                                 |           |                             |                             | (Omitted)                        |               |              |             |            |        |          |
| TRNG                                            | TRNGRDI   | 113                         | 01C4h                       | Edge                             | $\checkmark$  | $\checkmark$ | N/A         | IER0E.IEN1 | IPR113 | DTCER113 |
|                                                 | (Omitted) |                             |                             |                                  |               |              |             |            |        |          |

## After correction

Table 14.3Interrupt Vector Table (3/6)

| Source of<br>Interrupt<br>Request<br>Generation | Name   | Vector<br>No.* <sup>1</sup> | Vector<br>Address<br>Offset | Interrupt<br>Detection<br>Method | CPU Interrupt | Start DTC    | SSBY Return | IER        | IPR    | DTCER    |
|-------------------------------------------------|--------|-----------------------------|-----------------------------|----------------------------------|---------------|--------------|-------------|------------|--------|----------|
|                                                 |        | •                           |                             | (Omitted)                        |               |              | •           |            |        |          |
| RNG                                             | RNGRDI | 113                         | 01C4h                       | Edge                             | $\checkmark$  | $\checkmark$ | N/A         | IER0E.IEN1 | IPR113 | DTCER113 |
| (Omitted)                                       |        |                             |                             |                                  |               |              |             |            |        |          |



# • Page 1305 of 1514

The descriptions in section 35.8.3, A/D Conversion Restarting Timing and Termination Timing are modified as follows.

#### Before correction

It takes a maximum of six ADCLK cycles for the idle analog unit of the 12-bit A/D converter to be restarted by setting the ADCSR.ADST bit to 1. It takes a maximum of three ADCLK cycles for the operating analog unit of the 12-bit A/D converter to be terminated by setting the ADCSR.ADST bit to 0.

# After correction

It takes a maximum of six ADCLK cycles for the idle analog unit of the 12-bit A/D converter to be restarted by setting the ADCSR.ADST bit to 1. It takes a maximum of three ADCLK cycles (1 PCLKB + 2 ADCLK when ADCLK is faster than PCLKB (PCLKB to ADCLK frequency ratio = 1:2)) for the operating analog unit of the 12-bit A/D converter to be terminated by setting the ADCSR.ADST bit to 0.

# • Page 1442 of 1514

Conditions of Table 42.12, DC Characteristics (9) are corrected as follows.

## Before correction

## Table 42.12DC Characteristics (9)

Conditions: 1.8 V ≤ VCC ≤ 5.5 V, 1.8 V ≤ AVCC0 ≤ 5.5 V, VSS = AVSS0 = 0 V,  $T_a = -40$  to +105°C

|          | Item                                                               | Symbol | Min. | Тур. | Max. | Unit | Test Conditions |
|----------|--------------------------------------------------------------------|--------|------|------|------|------|-----------------|
| 0        | At normal startup*1                                                | SrVCC  | 0.02 | _    | 20   | ms/V |                 |
| gradient | During fast startup time* <sup>2</sup>                             |        | 0.02 | _    | 2    |      |                 |
|          | Voltage monitoring 0 reset<br>enabled at startup* <sup>3, *4</sup> |        | 0.02 | -    | —    |      |                 |

## After correction

#### Table 42.12DC Characteristics (9)

Conditions:  $0 \text{ V} \le \text{VCC} \le 5.5 \text{ V}, 0 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}, \text{VSS} = \text{AVSS0} = 0 \text{ V}, \text{ T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item     |                                                                    | Symbol | Min. | Тур. | Max. | Unit | Test Conditions |
|----------|--------------------------------------------------------------------|--------|------|------|------|------|-----------------|
| 0        | At normal startup*1                                                | SrVCC  | 0.02 | _    | 20   | ms/V |                 |
| gradient | During fast startup time* <sup>2</sup>                             |        | 0.02 | _    | 2    |      |                 |
|          | Voltage monitoring 0 reset<br>enabled at startup* <sup>3, *4</sup> |        | 0.02 | _    | —    |      |                 |



# • Page 1445 of 1514

PJ7 in the second row of Permissible output low current in Table 42.15, Permissible Output Currents (2) is corrected to PG7 as follows.

## Before correction

## Table 42.15 Permissible Output Currents (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCCO} \le 5.5 \text{ V}$ , VSS = AVSSO = 0 V,  $\text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                | Item                                                                                              | Symbol           | Max. | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------------|------------------|------|------|
| Permissible output low current | Total of P03 to P07,<br>P40 to P47,<br>PJ6, PJ7                                                   | ΣΙ <sub>ΟL</sub> | 30   | mA   |
|                                | Total of P12 to P17,<br>P20, P21, P26 to P27,<br>P30 to P32, P34 to P37,<br>PH2, PH3,<br>PJ1, PJ7 |                  | 30   |      |
|                                | Total of P54, P55,<br>PB0 to PB7,<br>PC2 to PC7,<br>PH0, PH1                                      |                  | 30   |      |
|                                | Total of PA0 to PA6,<br>PD0 to PD2,<br>PE0 to PE5                                                 |                  | 30   |      |
|                                | Total of all output pins                                                                          |                  | 60   |      |

#### After correction

#### Table 42.15Permissible Output Currents (2)

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}$ , VSS = AVSS0 = 0 V,  $\text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ 

|                                | Item                                                                                              | Symbol           | Max. | Unit |
|--------------------------------|---------------------------------------------------------------------------------------------------|------------------|------|------|
| Permissible output low current | Total of P03 to P07,<br>P40 to P47,<br>PJ6, PJ7                                                   | ΣΙ <sub>ΟL</sub> | 30   | mA   |
|                                | Total of P12 to P17,<br>P20, P21, P26 to P27,<br>P30 to P32, P34 to P37,<br>PG7, PH2, PH3,<br>PJ1 |                  | 30   |      |
|                                | Total of P54, P55,<br>PB0 to PB7,<br>PC2 to PC7,<br>PH0, PH1                                      |                  | 30   |      |
|                                | Total of PA0 to PA6,<br>PD0 to PD2,<br>PE0 to PE5                                                 |                  | 30   |      |
|                                | Total of all output pins                                                                          | 1                | 60   |      |



# • Page 1450 of 1514

Note 5 is added to HOCO oscillation frequency error in Table 42.30, Clock Timing as follows.

#### Before correction

#### Table 42.30 Clock Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}$ , VSS = AVSS0 = 0 V,  $\text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                      | Symbol             | Min.    | Тур.       | Max. | Unit | Test Conditions                             |  |  |  |
|-------------------------------------------|--------------------|---------|------------|------|------|---------------------------------------------|--|--|--|
| (Omitted)                                 |                    |         |            |      |      |                                             |  |  |  |
| HOCO oscillation frequency                | f <sub>HOCO</sub>  | _       | 24, 32, 48 |      | MHz  |                                             |  |  |  |
| HOCO oscillation frequency error          | Δf <sub>HOCO</sub> | _       | —          | ±1.5 | %    | $T_a = -40$ to $-20^{\circ}C$               |  |  |  |
|                                           |                    | _       | —          | ±1.0 |      | $T_a = -20 \text{ to } +85^{\circ}\text{C}$ |  |  |  |
|                                           |                    | _       | —          | ±2.0 |      | T <sub>a</sub> = +85 to +105°C              |  |  |  |
| HOCO clock oscillation stabilization time | t <sub>HOCO</sub>  | _       | —          | 4.95 | μs   | Figure 42.13                                |  |  |  |
|                                           | (Or                | nitted) |            |      |      |                                             |  |  |  |

Note 1. Time until the clock can be used after the main clock oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating).

#### Note 2. Reference values when an 8-MHz resonator is used.

When specifying the main clock oscillator stabilization time, set the MOSCWTCR register with a stabilization time value that is equal to or greater than the resonator-manufacturer-recommended value.

After changing the setting of the MOSCCR.MOSTP bit so that the main clock oscillator operates, read the OSCOVFSR.MOOVF flag to confirm that is has become 1, and then start using the main clock.

Note 3. Reference value when a 32.768-kHz resonator is used. After changing the setting of the SOSCCR.SOSTP bit so that the sub-clock oscillator operates, only start using the sub-clock after the sub-clock oscillation stabilization wait time that is equal to or greater than the oscillator-manufacturer-recommended value has elapsed.

Note 4. Only 32.768-kHz can be used.

#### After correction

#### Table 42.30 Clock Timing

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCCO} \le 5.5 \text{ V}$ , VSS = AVSSO = 0 V,  $\text{T}_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| Item                                      | Symbol             | Min.    | Тур.       | Max. | Unit | Test Conditions                             |
|-------------------------------------------|--------------------|---------|------------|------|------|---------------------------------------------|
|                                           | (Or                | nitted) | • • •      |      |      | +                                           |
| HOCO oscillation frequency                | f <sub>HOCO</sub>  | _       | 24, 32, 48 |      | MHz  |                                             |
| HOCO oscillation frequency error*5        | Δf <sub>HOCO</sub> | _       | —          | ±1.5 | %    | $T_a = -40$ to $-20^{\circ}C$               |
|                                           |                    | _       | —          | ±1.0 |      | $T_a = -20 \text{ to } +85^{\circ}\text{C}$ |
|                                           |                    | _       | —          | ±2.0 |      | T <sub>a</sub> = +85 to +105°C              |
| HOCO clock oscillation stabilization time | t <sub>HOCO</sub>  | _       | —          | 4.95 | μs   | Figure 42.13                                |
|                                           | (Or                | nitted) |            |      | •    |                                             |

Note 1. Time until the clock can be used after the main clock oscillator stop bit (MOSCCR.MOSTP) is set to 0 (operating).

Note 2. Reference values when an 8-MHz resonator is used.

When specifying the main clock oscillator stabilization time, set the MOSCWTCR register with a stabilization time value that is equal to or greater than the resonator-manufacturer-recommended value.

After changing the setting of the MOSCCR.MOSTP bit so that the main clock oscillator operates, read the OSCOVFSR.MOOVF flag to confirm that is has become 1, and then start using the main clock.

Note 3. Reference value when a 32.768-kHz resonator is used. After changing the setting of the SOSCCR.SOSTP bit so that the sub-clock oscillator operates, only start using the sub-clock after the sub-clock oscillation stabilization wait time that is equal to or greater than the oscillator-manufacturer-recommended value has elapsed.

Note 4. Only 32.768-kHz can be used.

Note 5. Accuracy at production test.



# • Page 1483 of 1514

The typical value of INL integral nonlinearity error in Table 42.54, A/D Conversion Characteristics (5) is modified as follows.

#### Before correction

#### Table 42.54 A/D Conversion Characteristics (5)

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{VREFH0} = \text{AVCC0} \le 5.5 \text{ V}^{*1}$ , VSS = AVSS0 = VREFL0 = 0 V,  $\text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ , signal source impedance =  $5 \text{ k}\Omega$ 

Reference voltage = VREFH0

| Item                            | Min. | Тур. | Max. | Unit | Test Conditions |  |  |  |  |
|---------------------------------|------|------|------|------|-----------------|--|--|--|--|
| (Omitted)                       |      |      |      |      |                 |  |  |  |  |
| INL integral nonlinearity error | _    | ±1.0 | ±3.5 | LSB  |                 |  |  |  |  |

## After correction

#### Table 42.54 A/D Conversion Characteristics (5)

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{VREFH0} = \text{AVCC0} \le 5.5 \text{ V}^{*1}$ , VSS = AVSS0 = VREFL0 = 0 V,  $\text{T}_{a} = -40 \text{ to } +105^{\circ}\text{C}$ , signal source impedance =  $5 \text{ k}\Omega$ 

Reference voltage = VREFH0

| Item                            | Min. | Тур. | Max. | Unit | Test Conditions |  |  |  |  |  |
|---------------------------------|------|------|------|------|-----------------|--|--|--|--|--|
| (Omitted)                       |      |      |      |      |                 |  |  |  |  |  |
| INL integral nonlinearity error | —    | ±1.5 | ±3.5 | LSB  |                 |  |  |  |  |  |

# • Page 1497 of 1514

The unit for DataFlash STOP recovery time in Table 42.69, E2 DataFlash Characteristics (2): high-speed operating mode is corrected as follows.

#### Before correction

#### Table 42.69 E2 DataFlash Characteristics (2): high-speed operating mode

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}$ , VSS = AVSS0 = 0 V

Temperature range for the programming/erasure operation:  $T_a = -40$  to +105°C

| Item                         | Symbol             | FCLK = 1 MHz |      |      | FCLK = 32 MHz |      |      | FCLK = 48MHz |      |      | Unit |
|------------------------------|--------------------|--------------|------|------|---------------|------|------|--------------|------|------|------|
|                              |                    | Min.         | Тур. | Max. | Min.          | Тур. | Max. | Min.         | Тур. | Max. | Onic |
| (Omitted)                    |                    |              |      |      |               |      |      |              |      |      |      |
| DataFlash STOP recovery time | t <sub>DSTOP</sub> | 250          | _    | —    | 250           | —    | _    | 250          | _    | _    | μs   |

## After correction

#### Table 42.69 E2 DataFlash Characteristics (2): high-speed operating mode

Conditions:  $1.8 \text{ V} \le \text{VCC} \le 5.5 \text{ V}$ ,  $1.8 \text{ V} \le \text{AVCC0} \le 5.5 \text{ V}$ , VSS = AVSS0 = 0 VTemperature range for the programming/erasure operation:  $T_a = -40 \text{ to } +105^{\circ}\text{C}$ 

| ltem                         | Symbol             | FCLK = 1 MHz |      |      | FCLK = 32 MHz |      |      | FCLK = 48MHz |      |      | Unit |
|------------------------------|--------------------|--------------|------|------|---------------|------|------|--------------|------|------|------|
|                              |                    | Min.         | Тур. | Max. | Min.          | Тур. | Max. | Min.         | Тур. | Max. | Unit |
| (Omitted)                    |                    |              |      |      |               |      |      |              |      |      |      |
| DataFlash STOP recovery time | t <sub>DSTOP</sub> | 250          | _    | _    | 250           | —    | _    | 250          | _    | _    | ns   |

