Date: Nov. 28, 2012

## RENESAS TECHNICAL UPDATE

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                                 |         | Document<br>No.         | TN-SH7-A856A/E                                                | Rev. | 1.00 |
|-----------------------|-----------------------------------------------------------------------------------------|---------|-------------------------|---------------------------------------------------------------|------|------|
| Title                 | The error correction about target memory devices connected to memory controller(DBSC3). |         | Information<br>Category | Technical Notification                                        |      |      |
| Applicable<br>Product | SH7734                                                                                  | Lot No. |                         |                                                               |      |      |
|                       |                                                                                         | ALL     | Reference<br>Document   | SH7734 User's Manual : Hardware<br>Rev.1.00 (R01UH0233EJ0100) |      |      |

We would like to inform you of the following error correction about target memory devices connected to the memory controller(DBSC3).

[Error] Table 4.1 DBSC3 Functions (common to all the SDRAM types)

Memory to be connected DDR3-SDRAM compliant with JEDEC.

(The controller supports the connection of memory devices having capacities from 512 Mbits to 2 Gbits, with two devices connectable if the data bus width is 8 bits and one device connectable if the data bus width is 16 bits. SDRAM with a data bus width of 4 bits is not supported. The controller does not support write leveling.)

DDR2-SDRAM compliant with JEDEC.

(The controller supports the connection of memory devices having capacities from 256 Mbits to 2 Gbits, with two devices connectable if the data bus width is 8 bits and one device connectable if the data bus width is 16 bits. SDRAM with a data bus width of 4 bits is not supported.)

[Correction] Table 4.1 DBSC3 Functions (common to all the SDRAM types)

Memory to be connected DDR3-SDRAM compliant with JEDEC.

(The controller supports the connection of memory devices having capacities from 512 Mbits to 1 Gbits, with two devices connectable if the data bus width is 8 bits, memory devices having capacities from 512 Mbits to 2 Gbits, with one device connectable if the data bus width is 16 bits. SDRAM with a data bus width of 4 bits is not supported. The controller does not support write leveling.)

DDR2-SDRAM compliant with JEDEC.

(The controller supports the connection of memory devices having capacities from 256 Mbits to 1 Gbits, with two devices connectable if the data bus width is 8 bits, memory devices having capacities from 256 Mbits to 2 Gbits, with one device connectable if the data bus width is 16 bits. SDRAM with a data bus width of 4 bits is not supported.)

