Date: Oct. 23, 2024

# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | IIBU/ClockMatrix                            | Document<br>No.         |                        | Rev. | 3.00 |  |
|-----------------------|---------------------------------------------|-------------------------|------------------------|------|------|--|
| Title                 | 8A3xxxx Firmware Version v4.8.7 - Errata No | Information<br>Category | Technical Notification |      |      |  |
| Applicable<br>Product | 8A3xxxx, ClockMatrix                        | Lot No.                 | Reference<br>Document  |      |      |  |

#### **Devices Affected**

8A3xxxx devices running firmware version 4.8.7 loaded from internal ROM, or loaded into RAM from an EEPROM or by a host processor. Consult Renesas for information about later firmware versions that may eliminate these issues.

## Issue BRMBXR-3256 Description

A DPLL configured as a GPIO\_Slave will use hitless reference switching when it is triggered by GPIO to switch from Master to Slave. This behavior can cause a phase difference between the output of the master and the slave timing devices.

#### Work-Around

There are two options:

- 1. After a DPLL is triggered to switch from Master mode to Slave mode by a GPIO, use the DPLL\_HS\_TIE\_RESET control bit to reset the hitless switching time interval error and align the DPLL output with its input reference.
- 2. Change from Master mode to Slave mode using the DPLL\_REF\_MODE control register.

## **Issue BRMBXR-3301 Description**

PWM receivers configured for an external channel cannot receive all 128 bytes of payload if the carrier frequency is lower than 50kHz.

#### Work-Around

Ensure the carrier frequency is ≥ 50kHz.

#### Issue BRMBXR-3302 Description

If the OTP or EEPROM configuration has OUT\_SYNC\_DISABLE bit set to "1" then the output clock might not become active for a random interval of up to 8 seconds after power on reset. This issue does not happen after a warm reset.

#### Work-Around

Set the OUT\_SYNC\_DISABLE bit to "0" in OTP and EEPROM configurations.



## Issue BRMBXR-3308 Description

DPLL\_0 will not switch from disabled mode to write phase mode using the PLL\_MODE bit field unless DPLL\_0 is reset after changing the setting of the PLL\_MODE bit field.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3403 Description

The fine phase measurement algorithm may affect the decimator value of the DPLL when the FILTER\_STATUS\_UPDATE\_EN bit is set.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3416 Description

When a channel is in Phase Measurement mode and the frequency of the channel FOD is set to zero Hz; if a new reference input is selected, valid phase measurement data will not be available for 10s.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3427 Description

For every DPLL except the System DPLL:

If:

- The host makes any of the four configuration changes listed below to a DPLL.
- And, an already qualified reference has been selected for the DPLL.

Then:

• There is a chance that the DPLL feedback divider will not be properly aligned with the DPLL master divider. This situation will cause a constant phase offset between the DPLL input reference and the DPLL output clocks. The constant phase offset can exceed the Input - Output Alignment Variation (talign) datasheet limits.

The following are the applicable DPLL configuration changes:

- 1. DPLL n.DPLL MODE (trigger register) is written, after either of the following changes:
  - a. GLOBAL\_SYNC\_EN is changed from 0 to 1.
  - b. Source of the feedback clock for the DPLL is changed.
- 2. DPLL\_CTRL\_n.DPLL\_FOD\_FREQ register is written.
- 3. DPLL\_CTRL\_n.DPLL\_MASTER\_DIV register is written.
- 4. DPLL\_CTRL\_n.DPLL\_DCD\_FILTER\_CNFG is register is written.

This issue will not occur if the DPLL configuration changes are due to configurations loaded from EEPROM or OTP.

#### Work-Around

After the host executes one of the four configuration changes listed above, the host should:

- 1. Wait at least 10ms.
- 2. Trigger the input module for the currently selected reference by writing to INPUT\_n.IN\_MODE.

This work-around will cause the DPLL to properly align the feedback divider and the master divider and the DPLL will meet the Input - Output Alignment Variation (talign) datasheet limits.



Date: October 23, 2024

## Issue BRMBXR-3431 Description

If two consecutive DPLL restart events occur within 1ms then subsequent reference switching instructions may not be accepted by the DPLL state machine.

#### Work-Around

Ensure consecutive DPLL restart events do not occur within less than 1ms.

## Issue BRMBXR-3349 Description

Multiplexed outputs Q8 and Q11 may not be correctly aligned with their respective master dividers after a configuration is loaded by a host.

#### Work-Around

To ensure the multiplexed outputs Q8 and Q11 are correctly aligned with their respective master dividers after a configuration is loaded by a host. Wait 20ms after the initial configuration is loaded, then rewrite the Master Divider values for DPLL5 and DPLL6.

## Issue BRMBXR-3523 Description

Satellite channels do not align properly when they are in phase measurement mode.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3235 Description

The outputs of a channel in phase measurement mode are affected when new inputs are selected for phase measurement.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3553 Description

When a channel is configured as a "satellite channel", it is controlled by an internal automatic alignment algorithm that maintains alignment between the satellite channel and its source channel. On rare occasions, the automatic alignment algorithm can apply an unintended and small FFO to a satellite channel for up to 35 minutes.

#### Work-Around

There is no work-around for this issue.

## Issue BRMBXR-3555 Description

When a DISQUAL TIMER bit field is set to 1.25ms the reference monitor may generate false alarms.

#### Work-Around

Ensure the DISQUAL\_TIMER bit fields are not set to 1.25ms.

#### Issue BRMBXR-3599 Description

For coarse phase measurement mode, the phase measurement values are provided to the user in both the DPLLx\_FILTER\_STATUS field and the DPLLx\_PHASE\_STATUS field.

#### Work-Around

There is no work-around for this issue.

Date: October 23, 2024

## Date: October 23, 2024

# Issue BRMBXR-3636 Description

The DPLL phase pull-in procedure does not pull-in the phase offset when DPLL\_PHASE\_PULL\_IN\_OFFSET is 1ns and the DPLL\_PHASE\_PULL\_IN\_SLOPE\_LIMIT is 1ppb.

## **Work-Around**

There is no work-around for this issue.

# Issue BRMBXR-3644 Description

When tod\_frame\_access\_en = 1, if TOD frames are not discarded by the user, then over the course of many hours, TOD frames can accumulate in the receive FIFO.

## **Work-Around**

| <del>-</del> |    |     |         |      | •   |      |        |
|--------------|----|-----|---------|------|-----|------|--------|
| Ihara        | 10 | nn  | work-ar | nund | tor | thic | ICCLIA |
| 111010       | ıo | 110 | work-ar | ound | 101 | นเมอ | issuc. |

