## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

## Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7080 Group

## ×16-Bit SDRAM Interface

## Introduction

This application note describes how to connect and use an SDRAM (×16 bits). You can use this application note as reference information for designing user software.

## **Target Device**

SH7085 (R5F7085)

## Contents

| 1.  | Connecting an SDRAM          | . 2 |
|-----|------------------------------|-----|
|     |                              |     |
| 2.  | Power-On Sequence            | . 4 |
| 3.  | Flowchart                    | 14  |
| Web | site and Contact Information | 15  |



## 1. Connecting an SDRAM

#### **Applicable Conditions:**

| • | Microcomputer: | SH7085 (R5F7085) |
|---|----------------|------------------|
|---|----------------|------------------|

| • | Operating frequency: | Internal clock         | 80 MHz           |
|---|----------------------|------------------------|------------------|
|   |                      | Bus clock              | 40 MHz           |
|   |                      | Peripheral clock       | 40 MHz           |
|   |                      | MTU2 clock             | 40 MHz           |
|   |                      | MTU2S clock            | 80 MHz           |
|   | C compiler:          | V = 0.0002 manufacture | d by Donosos Too |

• C compiler: V.9.00.02 manufactured by Renesas Technology Corp.

The SH7080 Group MCU can directly connect an SDRAM satisfying the following conditions to area 2 (CS2 space) or area 3 (CS3 space):

- Row address: 11/12/13 bits
- Column address: 8/9/10 bits
- Number of banks: 4 or less banks
- The A10 pin of the SDRAM is used for setting the precharge mode.

Note: If you are using only one SDRAM chip, connect it to the CS3 space.

The operating modes supported by the SH7080 Group MCU are burst read/single write (burst length 1) and burst read/burst write (burst length 1).

In this sample task, a K4S641632H-TC75 (1 Mword  $\times$  16 bits  $\times$  4 banks; manufactured by Samsung Electronics Co., Ltd.) is connected to the CS3 space of the SH7085. Figure 1 shows connections between the SH7085 and the SDRAM.



Figure 1 Connection Example of SDRAM



The SH7080 Group issues the following commands to the SDRAM.

- NOP:
- Auto-refresh (REF):
- Self-refresh (SELF):
- Precharge all banks (PALL):
- Precharge specified bank (PRE):
- Bank active (ACTV):
- Read (READ):
- Read with precharge (READA):
- Write (WRIT):
- Write with precharge (WRITA):
- Write to the mode register (MRS):

- No operation
- Request for refreshing the SDRAM
- Execution of self-refreshing
- Precharging of all banks (transition to the idle state)
- Precharging of the specified bank (transition to the idle state)
- Selection of the bank to be accessed
  - Execution of read operation
- Issuing of the precharge command after a read operation
- Execution of a write operation
- Issuing of the precharge command after a write operation
- Setting of an SADRAM operating mode



## 2. Power-On Sequence

The following MCU internal modules must be set after power-on before the SDRAM can be used:

- Pin function controller (PFC)
- Bus state controller (BSC)
- SDRAM mode register

Setting of the individual registers assumes that the SDRAM is allocated in the CS3 space.

## 2.1 Setting the Pin Function Controller (PFC)

The PFC must be set so that the SDRAM pins can be used.

(1) Port A Control Register L2 (PACRL2)

This register selects the functions of multiplexed pins in port A (PA4 - PA7). Setting value: H'2000

| Bit   | Bit Name   | Setting Value | Function                        |  |
|-------|------------|---------------|---------------------------------|--|
| 15    | —          | 0             | Reserved                        |  |
| 14-12 | PA7MD[2:0] | 010           | 010: CS3 (Chip Select 3) output |  |
| 11    | —          | 0             | Reserved                        |  |
| 10-8  | PA6MD[2:0] | 000           | 000: PA6 input/output           |  |
| 7     | _          | 0             | Reserved                        |  |
| 6-4   | PA5MD[2:0] | 000           | 000: PA5 input/output           |  |
| 3     |            | 0             | Reserved                        |  |
| 2-0   | PA4MD[2:0] | 000           | 000: PA4 input/output           |  |
|       |            |               |                                 |  |

#### (2) Port A Control Register L3 (PACRL3)

This register selects the functions of multiplexed pins in port A (PA8 - PA11). Setting value: H'0055

| Bit   | Bit Name    | Setting Value | Function                       |
|-------|-------------|---------------|--------------------------------|
| 15    | _           | 0             | Reserved                       |
| 14-12 | PA11MD[2:0] | 000           | 000: PA11 input/output         |
| 11    | _           | 0             | Reserved                       |
| 10-8  | PA10MD[2:0] | 000           | 000: PA10 input/output         |
| 7     | _           | 0             | Reserved                       |
| 6-4   | PA9MD[2:0]  | 101           | 101: CKE (Clock Enable) output |
| 3     | _           | 0             | Reserved                       |
| 2-0   | PA8MD[2:0]  | 101           | 101: RDWR (Read/Write) output  |



## (3) Port A Control Register L4 (PACRL4)

This register selects the functions of multiplexed pins in port A (PA12 - PA15). Setting value: H'1011

| Bit   | Bit Name    | Setting Value | Function                                |
|-------|-------------|---------------|-----------------------------------------|
| 15    | —           | 0             | Reserved                                |
| 14-12 | PA15MD[2:0] | 001           | 001: CK (system clock) output           |
| 11    | —           | 0             | Reserved                                |
| 10-8  | PA14MD[2:0] | 000           | 000: PA14 input/output                  |
| 7     | —           | 0             | Reserved                                |
| 6-4   | PA13MD[2:0] | 001           | 001: DQMLU (upper side selected) output |
| 3     | —           | 0             | Reserved                                |
| 2-0   | PA12MD[2:0] | 001           | 001: DQMLL (lower side selected) output |

#### (4) Port B Control Register L2 (PBCRL2)

This register selects the functions of multiplexed pins in port B (PB4 - PB7). Setting value: H'0044

| Bit   | Bit Name   | Setting Value | Function               |  |
|-------|------------|---------------|------------------------|--|
| 15    | —          | 0             | Reserved               |  |
| 14-12 | PB7MD[2:0] | 000           | 000: PB7 input/output  |  |
| 11    | —          | 0             | Reserved               |  |
| 10-8  | PB6MD[2:0] | 000           | 000: PB6 input/output  |  |
| 7     | —          | 0             | Reserved               |  |
| 6-4   | PB5MD[2:0] | 100           | 100: CASL (CAS) output |  |
| 3     | _          | 0             | Reserved               |  |
| 2-0   | PB4MD[2:0] | 100           | 100: RASL (RAS) output |  |

(5) Port C Control Register L1 (PCCRL1)

This register selects the functions of multiplexed pins in port C (PC0 - PC3). Setting value: H'1111

| Bit   | Bit Name | Setting Value | Function                     |
|-------|----------|---------------|------------------------------|
| 15-13 | —        | 000           | Reserved                     |
| 12    | PC3MD0   | 1             | 1: A3 output                 |
| 11-9  | —        | 000           | Reserved                     |
| 8     | PC2MD0   | 1             | 1: A2 output                 |
| 7-5   | —        | 000           | Reserved                     |
| 4     | PC1MD0   | 1             | 1: A1 output                 |
| 3-1   | —        | 000           | Reserved                     |
| 0     | PC0MD0   | 1             | 1: A0 output (not connected) |



## (6) Port C Control Register L2 (PCCRL2)

This register selects the functions of multiplexed pins in port C (PC4 - PC7). Setting value: H'1111

| Bit   | Bit Name | Setting Value | Function     |
|-------|----------|---------------|--------------|
| 15-13 | —        | 000           | Reserved     |
| 12    | PC7MD0   | 1             | 1: A7 output |
| 11-9  | —        | 000           | Reserved     |
| 8     | PC6MD0   | 1             | 1: A6 output |
| 7-5   | —        | 000           | Reserved     |
| 4     | PC5MD0   | 1             | 1: A5 output |
| 3-1   |          | 000           | Reserved     |
| 0     | PC4MD0   | 1             | 1: A4 output |

#### (7) Port C Control Register L3 (PCCRL3)

This register selects the functions of multiplexed pins in port C (PC8 - PC11). Setting value: H'1111

| Bit   | Bit Name | Setting Value | Function      |
|-------|----------|---------------|---------------|
| 15-13 | —        | 000           | Reserved      |
| 12    | PC11MD0  | 1             | 1: A11 output |
| 11-9  | _        | 000           | Reserved      |
| 8     | PC10MD0  | 1             | 1: A10 output |
| 7-5   | _        | 000           | Reserved      |
| 4     | PC9MD0   | 1             | 1: A9 output  |
| 3-1   | _        | 000           | Reserved      |
| 0     | PC8MD0   | 1             | 1: A8 output  |

(8) Port C Control Register L4 (PCCRL4)

This register selects the functions of multiplexed pins in port C (PC12 - PC15). Setting value: H'1111

| Bit   | Bit Name | Setting Value | Function      |
|-------|----------|---------------|---------------|
| 15-13 | _        | 000           | Reserved      |
| 12    | PC15MD0  | 1             | 1: A15 output |
| 11-9  |          | 000           | Reserved      |
| 8     | PC14MD0  | 1             | 1: A14 output |
| 7-5   |          | 000           | Reserved      |
| 4     | PC13MD0  | 1             | 1: A13 output |
| 3-1   |          | 000           | Reserved      |
| 0     | PC12MD0  | 1             | 1: A12 output |



(9) Port D Control Register L1 (PDCRL1)

This register selects the functions of multiplexed pins in port D (PD0 - PD3). Setting value: H'1111

| Bit   | Bit Name   | Setting Value | Function             |
|-------|------------|---------------|----------------------|
| 15    | —          | 0             | Reserved             |
| 14-12 | PD3MD[2:0] | 001           | 001: D3 input/output |
| 11    | —          | 0             | Reserved             |
| 10-8  | PD2MD[2:0] | 001           | 001: D2 input/output |
| 7     | —          | 0             | Reserved             |
| 6-4   | PD1MD[2:0] | 001           | 001: D1 input/output |
| 3     | _          | 0             | Reserved             |
| 2-0   | PD0MD[2:0] | 001           | 001: D0 input/output |

#### (10) Port D Control Register L2 (PDCRL2)

This register selects the functions of multiplexed pins in port D (PD4 - PD7). Setting value: H'1111

| 15          0         Reserved           14-12         PD7MD[2:0]         001         001: D7 input/output           11          0         Reserved           10-8         PD6MD[2:0]         001         001: D6 input/output           7          0         Reserved           6-4         PD5MD[2:0]         001         001: D5 input/output           3         00         Reserved | Bit   | Bit Name   | Setting Value | Function             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|---------------|----------------------|
| 11         —         0         Reserved           10-8         PD6MD[2:0]         001         001: D6 input/output           7         —         0         Reserved           6-4         PD5MD[2:0]         001         001: D5 input/output                                                                                                                                            | 15    | —          | 0             | Reserved             |
| 10-8         PD6MD[2:0]         001         001: D6 input/output           7         —         0         Reserved           6-4         PD5MD[2:0]         001         001: D5 input/output                                                                                                                                                                                              | 14-12 | PD7MD[2:0] | 001           | 001: D7 input/output |
| 7         —         0         Reserved           6-4         PD5MD[2:0]         001         001: D5 input/output                                                                                                                                                                                                                                                                         | 11    | —          | 0             | Reserved             |
| 6-4 PD5MD[2:0] 001 001: D5 input/output                                                                                                                                                                                                                                                                                                                                                  | 10-8  | PD6MD[2:0] | 001           | 001: D6 input/output |
|                                                                                                                                                                                                                                                                                                                                                                                          | 7     | —          | 0             | Reserved             |
| 3 00 Beserved                                                                                                                                                                                                                                                                                                                                                                            | 6-4   | PD5MD[2:0] | 001           | 001: D5 input/output |
|                                                                                                                                                                                                                                                                                                                                                                                          | 3     | _          | 00            | Reserved             |
| 2-0 PD4MD[2:0] 001 001: D4 input/output                                                                                                                                                                                                                                                                                                                                                  | 2-0   | PD4MD[2:0] | 001           | 001: D4 input/output |

(11) Port D Control Register L3 (PDCRL3)

This register selects the functions of multiplexed pins in port D (PD8 - PD11). Setting value: H'1111

| Bit Name    | Setting Value                                            | Function                                                                                                  |
|-------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| —           | 00                                                       | Reserved                                                                                                  |
| PD11MD[1:0] | 01                                                       | 001: D11 input/output                                                                                     |
| _           | 0                                                        | Reserved                                                                                                  |
| PD10MD[2:0] | 001                                                      | 001: D10 input/output                                                                                     |
| _           | 0                                                        | Reserved                                                                                                  |
| PD9MD[2:0]  | 001                                                      | 001: D9 input/output                                                                                      |
| _           | 0                                                        | Reserved                                                                                                  |
| PD8MD[2:0]  | 001                                                      | 001: D8 input/output                                                                                      |
|             | <br>PD11MD[1:0]<br><br>PD10MD[2:0]<br><br>PD9MD[2:0]<br> | 00       PD11MD[1:0]     01        0       PD10MD[2:0]     001        0       PD9MD[2:0]     001        0 |



(12) Port D Control Register L4 (PDCRL4)

This register selects the functions of multiplexed pins in port D (PD12 - PD15). Setting value: H'1111

| Bit   | Bit Name    | Setting Value | Function             |
|-------|-------------|---------------|----------------------|
| 15-14 | —           | 00            | Reserved             |
| 13-12 | PD15MD[1:0] | 01            | 01: D15 input/output |
| 11-10 | —           | 00            | Reserved             |
| 9-8   | PD14MD[1:0] | 01            | 01: D14 input/output |
| 7-6   | —           | 00            | Reserved             |
| 5-4   | PD13MD[1:0] | 01            | 01: D13 input/output |
| 3-2   | —           | 00            | Reserved             |
| 1-0   | PD12MD[1:0] | 01            | 01: D12 input/output |



## 2.2 Setting the Bus State Controller (BSC)

(1) CS3 Space Bus Control Register (CS3BCR)

This register selects the type of memory to be connected to the CS3 space, the data bus width, and the number of wait cycles.

Setting value: H'36DB4400

| Bit   | Bit Name   | Setting Value | Function                                                                                      |
|-------|------------|---------------|-----------------------------------------------------------------------------------------------|
| 31-30 | _          | 00            | Reserved                                                                                      |
| 29-28 | IWW[1:0]   | 11            | <ol> <li>Inserts 4 idle cycles between write-read or write-<br/>write cycles.</li> </ol>      |
| 27    | —          | 0             | Reserved                                                                                      |
| 26-25 | IWRWD[1:0] | 11            | <ol> <li>Inserts 4 idle cycles between read-write cycles<br/>in a different space.</li> </ol> |
| 24    | —          | 0             | Reserved                                                                                      |
| 23-22 | IWRWS[1:0] | 11            | <ol> <li>Inserts 4 idle cycles between read-write cycles<br/>in the same space.</li> </ol>    |
| 21    | _          | 0             | Reserved                                                                                      |
| 20-19 | IWRRD[1:0] | 11            | <ol> <li>Inserts 4 idle cycles between read-read cycles<br/>in a different space.</li> </ol>  |
| 18    | _          | 0             | Reserved                                                                                      |
| 17-16 | IWRRS[1:0] | 11            | <ol> <li>Inserts 4 idle cycles between read-read cycles<br/>in the same space.</li> </ol>     |
| 15    | —          | 0             | Reserved                                                                                      |
| 14-12 | TYPE[2:0]  | 100           | 100: Connects the SDRAM.                                                                      |
| 11    | _          | 0             | Reserved                                                                                      |
| 10-9  | BSZ[1:0]   | 10            | 10: 16-bit data bus width                                                                     |
| 8-0   |            | 0-0           | Reserved                                                                                      |



#### (2) CS3 Space Wait Control Register (CS3WCR)

This register selects varying number of wait cycles related to memory located in the CS3 space. Setting value: H'00000480

| Bit   | Bit Name  | Setting Value | Function                                                                                                                               |
|-------|-----------|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 31-15 | —         | 0-0           | Reserved                                                                                                                               |
| 14-13 | TRP[1:0]  | 00            | 00: Inserts 1 idle cycle between issuing of the auto-<br>precharge or PRE command and issuing of the<br>ACTV command to the same bank. |
| 12    | —         | 0             | Reserved                                                                                                                               |
| 11-10 | TRCD[1:0] | 01            | 01: Inserts 2 idle cycles between issuing of the<br>ACTV command and issuing of the READ(A) or<br>WRIT(A) command.                     |
| 9     | —         | 0             | Reserved                                                                                                                               |
| 8-7   | A3CL[1:0] | 01            | 01: Sets the CAS latency to 2 cycles.                                                                                                  |
| 6-5   | _         | 00            | Reserved                                                                                                                               |
| 4-3   | TRWL[1:0] | 00            | 00: No idle cycles are inserted between issuing of<br>the WRITA or WRIT command and issuing of<br>the auto-precharge or PRE command.   |
| 2     | _         | 0             | Reserved                                                                                                                               |
| 1-0   | TRC[1:0]  | 00            | 00: Inserts 3 idle cycles between cancellation of the<br>REF command or self-refresh command and<br>issuing of the ACTV command.       |

#### (3) Refresh Time Constant Register (RTCOR)

This register issues a refresh request when the values of RTCNT and RTCOR match. Setting value: H'A55A009C

| Bit  | Bit Name | Setting Value | Function                                         |
|------|----------|---------------|--------------------------------------------------|
| 31-8 | —        | 0-0           | Reserved                                         |
| 7-0  |          | 1001          | LUOC: Sata the refresh interval to 15.6 up       |
| 7-0  |          | 1100          | H'9C: Sets the refresh interval to 15.6 $\mu$ s. |

Note: When writing data to this register, make the upper two bytes H'A55A. If this is not done, written data will be protected.

#### (4) Refresh Timer Counter (RTCNT)

This register counts up until the value of RTCNT matches the value of RTCOR. The clock selected by the RTCSR register is used for counting up.

Setting value: H'A55A0000

| Bit  | Bit Name | Setting Value | Function                  |
|------|----------|---------------|---------------------------|
| 31-8 | —        | 0-0           | Reserved                  |
| 7-0  |          | 0000          | H'00: Clears the counter. |
| 7-0  |          | 0000          |                           |

Note: When writing data to this register, set the upper two bytes to H'A55A. Otherwise, write protection will not be cleared.



## (5) SDRAM Control Register (SDCR)

This register selects how to refresh and access the SDRAM, and the type of the SDRAM. Setting value: H'00000808

| Bit   | Bit Name   | Setting Value | Function                                                               |
|-------|------------|---------------|------------------------------------------------------------------------|
| 31-21 | _          | 0-0           | Reserved                                                               |
| 20-19 | A2ROW[1:0] | 00            | 00: Sets the row address of area 2 to 11 bits.                         |
| 18    | _          | 0             | Reserved                                                               |
| 17-16 | A2COL[1:0] | 00            | 00: Sets the column address of area 2 to 8 bits.                       |
| 15-12 | _          | 0000          | Reserved                                                               |
| 11    | RFSH       | 1             | 1: Refreshes the SDRAM.                                                |
| 10    | RMODE      | 0             | 0: Auto-refreshing is performed.                                       |
| 9     | _          | 0             | Reserved                                                               |
| 8     | BACTV      | 0             | <ol> <li>Accesses the SDRAM in the auto-precharge<br/>mode.</li> </ol> |
| 7-5   | _          | 000           | Reserved                                                               |
| 4-3   | A3ROW[1:0] | 01            | 01: Sets the row address of area 3 to 12 bits                          |
| 2     | —          | 0             | Reserved                                                               |
| 1-0   | A3COL[1:0] | 00            | 00: Sets the column address of area 3 to 8 bits                        |

(6) Refresh Timer Control/Status Register (RTCSR)

This register selects various items related to refreshing of the SDRAM. Setting value: H'A55A0008

| Bit  | Bit Name | Setting Value | Function                                                                       |
|------|----------|---------------|--------------------------------------------------------------------------------|
| 31-8 | —        | 0-0           | Reserved                                                                       |
| 7    | CMF      | 0             | Compare match flag                                                             |
| 6    | CMIE     | 0             | 0: Disables interrupt requests by the CMF bit.                                 |
| 5-3  | CKS[2:0] | 001           | 001: Counts up RTCNT with a $B\phi/4$ clock.                                   |
| 2-0  | RRC[2:0] | 000           | 000: Refreshes the SDRAM one time when the<br>values of RTCNT and RTCOR match. |

Note: To write data to this register, set the upper two bytes to H'A55A. Otherwise, write protection will not be cleared.

## 2.3 Setting the SDRAM Mode Register

The SDRAM mode register is set by inputting a specific address signal to the SDRAM. The SDRAM mode register sets the CAS latency, burst length, and similar items.

The SH7080 Group MCU supports burst read/single write, burst read/burst write, burst length 1, wrap type (burst type) - sequential, and CAS latency 2 or 3.

If the value to be set for the mode address is X, writing to the SDRAM mode register allocated in area 3 would be accomplished with a word-write to the  $\langle X + H'FFF85000 \rangle$  address. If the register is allocated in area 2, the data would be written to the  $\langle X + H'FFF84000 \rangle$  address. Table 1 is a list of access addresses and the corresponding SDRAM operating modes available when the SDRAM mode register is set.

#### Table 1 Access Addresses and Operating Modes When the SDRAM Mode Register Is Set

(1) Area 2 setting

• Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address |
|----------------|-------------|----------------|
| 16             | 2           | H'FFF84440     |
| 10             | 3           | H'FFF84460     |
| 32             | 2           | H'FFF84880     |
| 52             | 3           | H'FFF848C0     |

• Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address |  |
|----------------|-------------|----------------|--|
| 16             | 2           | H'FFF84040     |  |
| 10             | 3           | H'FFF84060     |  |
| 20             | 2           | H'FFF84080     |  |
| 32             | 3           | H'FFF840C0     |  |

(2) Area 3 setting

• Burst read/single write (burst length 1)

| Data Bus Width | CAS Latency | Access Address          |
|----------------|-------------|-------------------------|
| 16             | 2           | H'FFF85440 <sup>*</sup> |
| 10             | 3           | H'FFF85460              |
| 32             | 2           | H'FFF85880              |
| 52             | 3           | H'FFF858C0              |

\*These are the settings in this sample task.

• Burst read/burst write (burst length 1)

| Data Bus Width | CAS Latency | Access Address |
|----------------|-------------|----------------|
| 16             | 2           | H'FFF85040     |
| 10             | 3           | H'FFF85060     |
| 32             | 2           | H'FFF85080     |
| 52             | 3           | H'FFF850C0     |



When the SDRAM mode register is set (that is, a word-write to the addresses described above is performed), a low level (0) is output to bit A12 and above of the address bus. In a 16-bit connection, the A0 pin is not used because a word address is specified. (In a 32-bit connection, the A0 and A1 pins are not used). Accordingly, the value X to be set in the mode register is a value shifted to the left 1 bit from the value set in the SDRAM mode register.

| Example: | Value in the SDRAM mode register | $r \rightarrow Value \text{ of } X$ |
|----------|----------------------------------|-------------------------------------|
|          | H'0020                           | $\rightarrow$ H'0040                |
|          | H'0030                           | → H'0060                            |

Table 2 is a list of SH7085 address pins used when the SDRAM mode register is set, the SDRAM address pins, and the function of the settings.

| SH7085 Address Pins | SDRAM Address Pins | Function               |
|---------------------|--------------------|------------------------|
| A1-A3               | A0-A2              | Burst length           |
| A4                  | A3                 | Wrap type (burst type) |
| A5-A7               | A4-A6              | CAS latency            |
| A8-A11              | A7-A10             | Operating mode         |
| A12 and above       | A11 and above      | Reserved               |

## Table 2 Address Pins and SDRAM Mode Register Settings

The SH7080 Group MCU issues the following commands in the order given to set the SDRAM mode register (wordwrite to the address indicated in table 1).

- Precharge all banks command
- Auto-refresh command (8 times)
- Write to the mode register command

When the mode register has been set, the SDRAM is usable.

The SDRAM requires a certain amount of idle time between power-on and execution of the precharge all banks command. For information on the required idle time, see the manual for the SDRAM you are using.

# RENESAS

## 3. Flowchart

## 3.1 Main Routine





## Website and Contact Information

Renesas Technology Corp. website:

http://www.renesas.com/

Customer support center:

E-mail: csc@renesas.com



## **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Sep.14.05 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



## Keep safety first in your circuit designs!

**KENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.