

# **RX Family**

R01AN1105EJ0101 Rev. 1.01 July 1, 2014

# RSPI Sequence Control and Interrupt Generation Timing

## **Abstract**

This document describes the sequence control for the serial peripheral interface (hereinafter referred to as RSPI) and interrupt timing for the RX Family MCUs.

#### **Products**

**RX** Family

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

# **Contents**

| 1. | Peripheral Functions                                                               | 3 |
|----|------------------------------------------------------------------------------------|---|
|    | 1.1 RSPI Master Mode and Sequence Control                                          | 3 |
|    | 1.2 Number of Transmit/Receive Frames Per Sequence and Interrupt Generation Timing | 4 |
| 2. | Application Example                                                                | 6 |
|    | 2.1 Sequence Control Application Example                                           |   |
| 3. | Reference Documents                                                                | 8 |

# 1. Peripheral Functions

# 1.1 RSPI Master Mode and Sequence Control

For RSPI master mode, in accordance with the sequence length set in the SPSCR register, data can be sequentially transmitted or received switching up to eight transfer formats by hardware.

Figure 1.1 shows the Configuration Diagram of the RSPI Operating in Master Mode.



Figure 1.1 Configuration Diagram of the RSPI Operating in Master Mode

Output to an external device is determined by the transfer format setting specified by the RSPI command (hereinafter referred to as command) and the data written to the transmit buffer. The frame consists of data and commands that relate to output to an external device.

Figure 1.2 shows the Basic Concept of a Frame.



Figure 1.2 Basic Concept of a Frame

# 1.2 Number of Transmit/Receive Frames Per Sequence and Interrupt Generation Timing

The number of transmit/receive frames in a sequence is determined by a combination of sequence length set with the SPSCR.SPSLN[2:0] bits and number of frames set with the SPDCR.SPFC[1:0] bits.

The number of commands in a sequence is determined by the sequence length, and the transmit/receive frame commands are set in registers SPCMD0 to SPCMD7.

The timing to generate a transmit buffer empty interrupt request and a receive buffer full interrupt request for each sequence is determined by the number of frames. When data transmission starts for the frame of the set number, a transmit buffer empty interrupt request is generated; when data reception starts, a receive buffer full interrupt request is generated.

Figure 1.3 shows the Number of Frames Per Sequence and Interrupt Generation Timing. Operation is not guaranteed if settings other than those shown in the figure are made to the SPSCR.SPSLN[2:0] bits and SPDCR.SPFC[1:0] bits.

|                                                 | First frame<br>of data | Second frame of data   | Third frame of data    | Fourth frame of data   | Fifth frame<br>of data | Sixth frame of data    | Seventh frame of data | Eighth frame of data   |
|-------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|-----------------------|------------------------|
|                                                 | Interrupt<br>generated |                        |                        |                        | <br>                   |                        | <br>                  |                        |
| SPSLN[2:0] bits are 000b (sequence length is 1) | SPTX0/SPRX0            |                        | !<br>!                 | !<br>!                 | !<br>!                 |                        | !<br>!                | <br>                   |
| SPFC[1:0] bits are 00b (1 frame)                | SPCMD0                 |                        | <br>                   | <br>                   | <br>                   | <br>                   | <br>                  | <br>                   |
|                                                 |                        | Interrupt<br>generated | <br> <br>              | <br> <br>              | <br>                   | <br>                   | <br>                  | <br>                   |
| SPSLN[2:0] bits are 000b (sequence length is 1) | SPTX0/SPRX0            | SPTX1/SPRX1            |                        | <br>                   | <br>                   | <br>                   | <br>                  | <br>                   |
| SPFC[1:0] bits are 01b (2 frames)               | SPCMD0                 | SPCMD0                 |                        | <br>                   | <br>                   | <br>                   | <br>                  | <br>                   |
|                                                 |                        | <br>                   | Interrupt generated    | <br>                   | <br>                   | <br>                   | <br>                  | <br>                   |
| SPSLN[2:0] bits are 000b (sequence length is 1) | SPTX0/SPRX0            | SPTX1/SPRX1            | SPTX2/SPRX2            |                        | !<br>!                 | !<br>                  |                       |                        |
| SPFC[1:0] bits are 10b (3 frames)               | SPCMD0                 | SPCMD0                 | SPCMD0                 |                        | <br>                   |                        | <br>                  |                        |
|                                                 |                        |                        | <br> <br>              | Interrupt generated    | <br> <br>              | <br>                   | <br>                  | <br>                   |
| SPSLN[2:0] bits are 000b (sequence length is 1) | SPTX0/SPRX0            | SPTX1/SPRX1            | SPTX2/SPRX2            | SPTX3/SPRX3            |                        | <br>                   | i<br>I                | i<br>I                 |
| SPFC[1:0] bits are 11b (4 frames)               | SPCMD0                 | SPCMD0                 | SPCMD0                 | SPCMD0                 |                        | <br>                   | İ<br>I                | İ<br>İ                 |
|                                                 | <u> </u>               | Interrupt<br>generated | <br>                   | !<br>!                 | <br> -                 | <u> </u><br>           | <br> -                | <br>                   |
| SPSLN[2:0] bits are 001b (sequence length is 2) | SPTX0/SPRX0            | SPTX1/SPRX1            |                        | <br>                   | <br>                   | <br>                   | <br>                  | <br>                   |
| SPFC[1:0] bits are 01b (2 frames)               | SPCMD0                 | SPCMD1                 |                        | <br>                   | !<br>                  |                        | !<br>                 | <br>                   |
|                                                 |                        | <br>                   | Interrupt<br>generated | <br>                   | <br>                   | i<br>I                 | <br>                  | i<br>I                 |
| SPSLN[2:0] bits are 010b (sequence length is 3) | SPTX0/SPRX0            | SPTX1/SPRX1            | SPTX2/SPRX2            |                        | <br>                   | <br>                   | <br>                  | <br>                   |
| SPFC[1:0] bits are 10b (3 frames)               | SPCMD0                 | SPCMD1                 | SPCMD2                 |                        | <br>                   | <br>                   | <br>                  | <br>                   |
|                                                 | İ                      | <br>                   | <br>                   | Interrupt generated    | <br>                   | <br>                   | <br>                  | <br>                   |
| SPSLN[2:0] bits are 011b (sequence length is 4) | SPTX0/SPRX0            | SPTX1/SPRX1            | SPTX2/SPRX2            | SPTX3/SPRX3            |                        | <br>                   | <br>                  | <br>                   |
| SPFC[1:0] bits are 11b (4 frames)               | SPCMD0                 | SPCMD1                 | SPCMD2                 | SPCMD3                 |                        | <br> <br>              | ;<br> <br>            | <br> -                 |
|                                                 | Interrupt generated    | <br>                   | ;<br>                 | i<br>I                 |
| SPSLN[2:0] bits are 100b (sequence length is 5) | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            |                        | <br>                  | <br>                   |
| SPFC[1:0] bits are 00b (1 frame)                | SPCMD0                 | SPCMD1                 | SPCMD2                 | SPCMD3                 | SPCMD4                 |                        | <br>                  | <br>                   |
|                                                 | Interrupt<br>generated | Interrupt<br>generated | Interrupt<br>generated | Interrupt<br>generated | Interrupt<br>generated | Interrupt<br>generated | <br>                  | <br>                   |
| SPSLN[2:0] bits are 101b (sequence length is 6) | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            |                       |                        |
| SPFC[1:0] bits are 00b (1 frame)                | SPCMD0                 | SPCMD1                 | SPCMD2                 | SPCMD3                 | SPCMD4                 | SPCMD5                 |                       |                        |
|                                                 | Interrupt generated                            |
| SPSLN[2:0] bits are 110b (sequence length is 7) | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0           |                        |
| SPFC[1:0] bits are 00b (1 frame)                | SPCMD0                 | SPCMD1                 | SPCMD2                 | SPCMD3                 | SPCMD4                 | SPCMD5                 | SPCMD6                |                        |
|                                                 | Interrupt generated    | Interrupt<br>generated | Interrupt generated   | Interrupt<br>generated |
| SPSLN[2:0] bits are 111b (sequence length is 8) | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0            | SPTX0/SPRX0           | SPTX0/SPRX             |
| SPFC[1:0] bits are 00b (1 frame)                | SPCMD0                 | SPCMD1                 | SPCMD2                 | SPCMD3                 | SPCMD4                 | SPCMD5                 | SPCMD6                | SPCMD7                 |
|                                                 | Frames labeled v       | vith "Interrupt ger    | nerated" show wh       | ere a transmit bu      | ffer empty interru     | pt or receive buff     | er full interrupt is  | generated.             |

Figure 1.3 Number of Frames Per Sequence and Interrupt Generation Timing

Figure 1.4 shows the frame creation operation when the SPSLN[2:0] bits are 011b (sequence length is 4) and the SPFC[1:0] bits are 11b (4 frames).



Figure 1.4 Example of Frame Creation Operation

# 2. Application Example

# 2.1 Sequence Control Application Example

This section describes an operation example when the SPSCR.SPSLN[2:0] bits are set to 010b (sequence length is 3) and the SPDCR.SPFC[1:0] bits are set to 010b (3 frames).

Figure 2.1 shows an example of connecting the MCU to an external device using the sequence control.



Figure 2.1 Connection Example

- (1) Set commands for the first and third to registers SPCMD0 to SPCMD2.

  Command for the first frame of data: SPCMD0 register ← 0400h (MSB first, SSL0 signal asserted)

  Command for the second frame of data: SPCMD1 register ← 0410h (MSB first, SSL1 signal asserted)

  Command for the third frame of data: SPCMD2 register ← 1420h (LSB first, SSL2 signal asserted)
- (2) Transmit and receive operations start when data for three frames are written to the SPDR register.
- (3) In accordance with the SPCMD0 register setting (low signal output from the SSL0 pin (asserted) and MSB first), transfer the first frame of data.
- (4) After the first frame of data has been transferred, transfer the second frame of data in accordance with the SPCMD1 register setting (low signal output from the SSL1 pin (asserted) and MSB first).
- (5) After the second frame of transmit data has been output, data in the SPTX2 register (transmit buffer for the third frame of data) is transferred to the shift register, and a transmit buffer empty interrupt request is generated.
- (6) After the second frame of data has been transferred, transfer the third frame of data in accordance with the SPCMD2 register setting (low signal output from the SSL2 pin (asserted) and LSB first).
- (7) After the third frame of receive data has been transferred to the SPRX2 register (receive buffer for the third frame of data), a reception complete interrupt request is generated.

Figure 2.2 shows an Operation Example of the Sequence Control.



Figure 2.2 Operation Example of the Sequence Control

#### 3. Reference Documents

User's Manual: Hardware

RX630 Group User's Manual: Hardware Rev.1.60 (R01UH0040EJ)

RX63N Group, RX631Group User's Manual: Hardware Rev.1.80 (R01UH0041EJ)

When using products other than the RX630, RX63N, and RX631 Groups, refer to the User's Manual:Hardware for the product used.

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

| Davisian History | RX Family Application Note RSPI Sequence Control and |  |  |  |  |
|------------------|------------------------------------------------------|--|--|--|--|
| Revision History | Interrupt Generation Timing                          |  |  |  |  |

| Boy  | Data         | Description |                                                                                   |  |  |  |
|------|--------------|-------------|-----------------------------------------------------------------------------------|--|--|--|
| Rev. | Date         | Page        | Summary                                                                           |  |  |  |
| 1.00 | Aug. 1, 2012 | _           | First edition issued                                                              |  |  |  |
| 1.01 | July 1, 2014 | 1           | Changed the target products to the RX family from RX630, RX63N, and RX631 Groups. |  |  |  |
|      |              |             |                                                                                   |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

# **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

## 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

## 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losse incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the ise of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tei: +86-10-2035-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 161F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2856-5688, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 105-Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 . ipei 10543, Taiwan

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Ku, Seoul, 135-920, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2014 Renesas Electronics Corporation. All rights reserved.