# **RX Family** Memory Access Driver Interface Module Using Firmware Integration Technology ## **Summary** This application note describes the memory access driver interface module using Firmware Integration Technology (FIT). It is referred to below as the MEMDRV FIT module. Note that the MEMDRV FIT module functions as an adapter between an upper layer consisting of serial NOR or NAND flash command control middleware and a lower layer consisting of an RSPI, QSPI, QSPIX, SCI (SPI mode) device driver, or RSCI (SPI mode) device driver. The MEMDRV FIT module does not include NOR/NAND flash command control middleware or a RSPI/QSPI/QSPIX device driver. These must be obtained separately. ## **Target Compilers** - Renesas Electronics C/C++ Compiler Package for RX Family - GCC for Renesas RX - IAR C/C++ Compiler for Renesas RX For details of the confirmed operation contents of each compiler, refer to "6.1 Confirmed Operation Environment". #### **Related Documents** - RX Family Board Support Package Module Using Firmware Integration Technology (R01AN1685) - RX Family RSPI Module Using Firmware Integration Technology (R01AN1827) - RX Family QSPI Clock Synchronous Single Master Control Module Using Firmware Integration Technology (R01AN1940) - RX Family SCI Multi-Mode Module Using Firmware Integration Technology (R01AN1815) - RX Family QSPIX Module Using Firmware Integration Technology (R01AN5685) - RX Family RSCI Module Using Firmware Integration Technology (R01AN5759) - RX Family DMA Controller DMACA Control Module Firmware Integration Technology (R01AN2063) - RX Family DTC Module Using Firmware Integration Technology (R01AN1819) - RX Family CMT Module Using Firmware Integration Technology (R01AN1856) - RX Family LONGQ Module Using Firmware Integration Technology (R01AN1889) ## Contents | 1. Overview | 4 | |--------------------------------------------------|----| | 1.1 MEMDRV FIT Module | 4 | | 1.2 Overview of MEMDRV FIT Module | 4 | | 1.3 Using the MEMDRV FIT module | 4 | | 1.3.1 Using MEMDRV FIT module in C++ project | 4 | | 1.4 Overview of API Functions | 5 | | 1.5 Processing Example | 6 | | 1.5.1 Software Configuration (NOR) | 6 | | 1.5.2 API Calling Procedures | 7 | | 2. API Information | 9 | | 2.1 Hardware Requirements | | | 2.2 Software Requirements | | | 2.3 Supported Toolchain | | | 2.4 Interrupt Vector | | | 2.5 Header Files | | | 2.6 Integer Types | 10 | | 2.7 Compile Settings | | | 2.8 Memory Usage | | | 2.9 Arguments | 15 | | 2.10 Return Values | 15 | | 2.11 Callback Function | 15 | | 2.12 Adding the FIT Module to Your Project | 16 | | 2.13 "for", " while", and "do while" Expressions | 17 | | 2.14 Limitations | 18 | | 2.14.1 RAM Location Limitations | 18 | | 3. API Functions | 10 | | R_MEMDRV_Open() | | | R_MEMDRV_Close() | | | R_MEMDRV_Enable() | | | R_MEMDRV_Disable() | | | R_MEMDRV_EnableTxData() | | | R_MEMDRV_DisableTxData() | | | R_MEMDRV_EnableRxData() | | | R_MEMDRV_DisableRxData() | | | R_MEMDRV_Tx() | | | R_MEMDRV_TxData() | | | R_MEMDRV_Rx() | | | | | # **RX Family** # Memory Access Driver Interface Module Using Firmware Integration Technology | R_MEMDRV_RxData() | 34 | |----------------------------------------------------------|----| | R_MEMDRV_ClearDMACFlagTx() | 36 | | R_MEMDRV_ClearDMACFlagRx() | 37 | | R_MEMDRV_1msInterval() | 38 | | R_MEMDRV_SetLogHdlAddress() | 39 | | R_MEMDRV_Log() | 40 | | R_MEMDRV_GetVersion() | 41 | | 4. Pin Settings | 42 | | 5. Demo Projects | 43 | | 5.1 rx65n_rsk_memdrv_sample, rx65n_rsk_memdrv_sample_gcc | 43 | | 5.2 rx671_rsk_memdrv_sample, rx671_rsk_memdrv_sample_gcc | 43 | | 5.3 Adding a Demo to a Workspace | 43 | | 5.4 Downloading Demo Projects | 43 | | 6. Appendix | 44 | | 6.1 Confirmed Operation Environment | 44 | | 6.2 Troubleshooting | 48 | | 7. Reference Documents | 49 | | Related Technical Updates | 49 | | Revision History | 50 | #### 1. Overview ## 1.1 MEMDRV FIT Module The MEMDRV FIT module can be incorporated into your project as an API. For instructions for adding the MEMDRV FIT module, refer to 2.12, Adding the FIT Module to Your Project. #### 1.2 Overview of MEMDRV FIT Module Table 1.1 gives an overview of MEMDRV FIT Module. Table 1.1 Overview | Item | | Contents | | | | |---------------------------|------------------------|-----------------------------------------------------|--|--|--| | Number of control devices | | Max 2 | | | | | Endian | | Corresponds to little endian / big endian | | | | | Firmware Integration Tech | nology(FIT) | Standard | | | | | FIT module to be used in | Basic setting | BSP FIT Module | | | | | combination | Serial communication | RSPI FIT Module(Single-SPI)(Note2) | | | | | | | QSPI SMstr FIT Module(Single/Dual/Quad-SPI) (Note3) | | | | | | | SCI FIT Module(SPI mode)(Note4) | | | | | | | QSPIX FIT Module(Single-SPI)(Note5) | | | | | | | RSCI FIT Module(SPI mode)(Note6) | | | | | | I / O setting | GPIO FIT Module | | | | | | Port setting | MPC FIT Module | | | | | | Data transfer (Note 1) | DMACA FIT Module | | | | | | | DTC FIT Module | | | | | | Timer (Note 1) | CMT FIT Module | | | | | | Data management | LONGQ FIT Module | | | | Note 1: Only when using DMAC transfer or DTC transfer Note 2: RX Family RSPI Module Using Firmware Integration Technology (R01AN1827) Note 3: RX Family QSPI Clock Synchronous Single Master Control Module Firmware Integration Technology (R01AN 1940) Note 4: RX Family SCI Multi-Mode Module Using Firmware Integration Technology (R01AN1815) Note 5: RX Family QSPIX Module Using Firmware Integration Technology (R01AN5685) Note 6: RX Family RSCI Module Using Firmware Integration Technology (R01AN5759) ## 1.3 Using the MEMDRV FIT module #### 1.3.1 Using MEMDRV FIT module in C++ project For C++ project, add MEMDRV FIT module interface header file within extern "C"{}: ``` extern "C" { #include "r_smc_entry.h" #include "r_memdrv_rx_if.h" } ``` ## 1.4 Overview of API Functions Table 1.2 lists the API functions contained in the MEMDRV FIT module. Table 1.2 API Functions | Function | Description | |-----------------------------|---------------------------------------------------------| | R_MEMDRV_Open() | Memory driver open processing | | R_MEMDRV_Close() | Memory driver close processing | | R_MEMDRV_Enable() | Memory driver enable processing | | R_MEMDRV_Disable() | Memory driver disable processing | | R_MEMDRV_EnableTxData() | Data transmit enable processing | | R_MEMDRV_DisableTxData() | Data transmit disable processing | | R_MEMDRV_EnableRxData() | Data receive enable processing | | R_MEMDRV_DisableRxData() | Data receive disable processing | | R_MEMDRV_Tx() | Command transmit processing | | R_MEMDRV_TxData() | Data transmit processing | | R_MEMDRV_Rx() | State or ID receive processing | | R_MEMDRV_RxData() | Data receive processing | | R_MEMDRV_ClearDMACFlagTx() | DMAC transmit–related interrupt flag clear | | R_MEMDRV_ClearDMACFlagRx() | DMAC receive–related interrupt flag clear | | R_MEMDRV_1msInterval() | Interval timer count processing | | R_MEMDRV_SetLogHdlAddress() | LONGQ FIT module handler address setting processing | | R_MEMDRV_Log() | Error log acquisition processing using LONGQ FIT module | | R_MEMDRV_GetVersion() | Memory driver version acquisition | ## 1.5 Processing Example ## 1.5.1 Software Configuration (NOR) Figure 1.1 shows the software configuration. Table 1.3 shows an overview of the various layers. Figure 1.1 Software Configuration **Table 1.3 Overview of Software Blocks** | Block Name | Overview | |-------------------------------------|-----------------------------------------------------------------------| | [1] Application | User application | | [2] User API layer | The user interface | | [3] Target slave device layer | The serial flash memory control module | | [4] Port dev layer & | The control module for controlling the slave device select signal | | Driver interface layer | with a microcontroller port. | | | The module for connecting to lower-layer device drivers. | | [5] Memory driver interface | Device driver adapter | | [6] Peripheral IP control | Device driver layer for executing the control functions listed below. | | (serial communication, ports, etc.) | FIT modules can be used to perform these control functions. | | | Serial communication (clock synchronous single-master | | | control) | | | I/O control | | | Pin settings | | | Data transfer | | | Timers | ## 1.5.2 API Calling Procedures Figure 1.2 shows the API calling procedure for CPU transmission and reception. Figure 1.2 API Calling Procedure for CPU Transmission and Reception Figure 1.3 shows the API calling procedure for using the DMAC or DTC. Figure 1.3 API Calling Procedure for Using DMAC/DTC #### 2. API Information The operation of the FIT module has been confirmed under the conditions listed below. ## 2.1 Hardware Requirements The MCU used must support the following functionality. - Serial communication (RSPI, QSPI, QSPIX, simple SPI mode of SCI, or simple SPI mode of RSCI) - I/O ports - DMAC or DTC data transfer (only when using the DMAC or DTC) - Timers (only when using the DMAC or DTC) ## 2.2 Software Requirements The driver is dependent on the following FIT modules. - r\_bsp Rev.5.20 or higher - r\_rspi\_rx (when using the RSPI FIT module) - r\_qspix\_rx (when using the QSPIX FIT module) - r\_qspi\_smstr\_rx (when using the QSPI SMstr FIT module for clock synchronous single-master control) - r\_sci\_rx (only for CPU transfer when using the SCI FIT module) - r\_rsci\_rx (only for CPU transfer when using the RSCI FIT module) - r dtc rx (only when using the DTC FIT module for data transfer) - r\_dmaca\_rx (only when using the DMACA FIT module for data transfer) - When substituting another timer or a software timer. - r\_longq (only when using the LONGQ FIT module with error log acquisition functionality enabled) ## 2.3 Supported Toolchain The operation of the FIT module has been confirmed with the toolchain listed in 6.1, Confirmed Operation Environment. ## 2.4 Interrupt Vector Interrupts are enabled during DMAC or DTC transfer operation. For details on interrupts, refer to the application note of the device driver used to control the MCU's serial communication function (clock synchronous single-master). ## 2.5 Header Files All the API calls and interface definitions used are listed in r\_memdrv\_rx\_if.h. # 2.6 Integer Types This project uses ANSI C99. These types are defined in stdint.h. # 2.7 Compile Settings The configuration option settings for the control software are specified in r\_memdrv\_rx\_config.h. The option names and setting values are described below. Table 2.1 Configuration Options (config.h) | Configuration | options in r_memdrv_rx_config.h | |----------------------------------------------|--------------------------------------------------------------------| | MEMDRV_CFG_DEVx_INCLUDED | This definition is related to device x. (1: enabled, 0: disabled) | | The default value for device 0 is "1". | This option must be set to "enabled" for at least one device. | | The default value for device 1 is "0". | | | The "x" in DEVx represents the device number | | | (x = 0 or 1). | | | MEMDRV_CFG_PARAM_CHECKING_ENAB | Selects whether or not parameter check processing is included in | | LE | the code. | | The default value is | Parameter check processing is omitted from the code if "0" is | | "BSP_CFG_PARAM_CHECKING_ENABLE". | selected, resulting in a smaller code size. | | | A setting of "0" means that parameter check processing is omitted | | | from the code. | | | A setting of "1" means that parameter check processing is included | | | in the code. | | MEMDRV_CFG_DEVx_MODE_TRNS | Defines the method used to transfer data to the MCU's on-chip | | The DEVx default value is as follows: | RAM. | | MEMDRV_TRNS_CPU | Choose one of the following settings: | | | MEMDRV_TRNS_CPU: CPU transfer (Software transfer) | | | MEMDRV_TRNS_DMAC: DMAC transfer | | | MEMDRV_TRNS_DTC: DTC transfer | | MEMDRV_CFG_DEVx_MODE_DRVR | Defines the device driver used. | | The DEVx default value is as follows: | Choose one of the following settings: | | MEMDRV_DRVR_RX_FIT_RSPI | | | | MEMDRV_DRVR_RX_FIT_RSPI: | | | RSPI FIT module | | | MEMDRV_DRVR_RX_FIT_QSPI_SMSTR: | | | QSPI clock synchronous single-master control FIT module | | | MEMDRV_DRVR_RX_FIT_SCI_SPI: | | | SCI clock synchronous control FIT module(working in SPI mode) | | | MEMDRV_DRVR_RX_FIT_QSPIX_IAM: | | | QSPIX FIT module (Indirect access mode) | | | MEMDRV_DRVR_RX_FIT_QSPIX_MMM: | | | QSPIX FIT module (Memory mapped mode) | | | MEMDRV_DRVR_RX_FIT_RSCI_SPI: | | | RSCI clock synchronous control FIT module(working in SPI mode) | | MEMDRV_CFG_DEVx_MODE_DRVR_CH | Defines the channel number of the device driver used. | | The DEV0 default value is as follows: | Choose one of the following (CH0 to CH15): | | MEMDRV_DRVR_CH0 | | | | MEMDRV_DRVR_CH0 | | | MEMDRV_DRVR_CH1 | | | | | | MEMDRV_DRVR_CH15 | | Configuration of | Configuration options in r_memdrv_rx_config.h | | | | | | |--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | MEMDRV_CFG_DEVx_TYPE | Device type: | | | | | | | The default value is 0. | 0 : NOR FLASH or EEPROM. | | | | | | | | 1 : NAND FLASH. | | | | | | | MEMDRV_CFG_DEVx_BR | Sets the bit rate used when issuing commands. | | | | | | | The default value is "(uint32_t)(1000000)". | Set the value to write to the bitrate register of the serial | | | | | | | | communication function (RSPI or QSPI or QSPIX). | | | | | | | MEMDRV_CFG_DEVx_BR_WRITE_DATA | Sets the bit rate used when outputting data. | | | | | | | The default value is "(uint32_t)(1000000)". | Set the value to write to the bitrate register of the serial | | | | | | | | communication function (RSPI or QSPI or QSPIX). | | | | | | | MEMDRV_CFG_DEVx_BR_READ_DATA | Sets the bit rate used when inputting data. | | | | | | | The default value is "(uint32_t)(1000000)". | Set the value to write to the bitrate register of the serial | | | | | | | | communication function (RSPI or QSPI or QSPIX). | | | | | | | MEMDRV_CFG_DEVx_DMAC_CH_NO_Tx | If the DAMC FIT module will be used, specify the DMAC channel | | | | | | | The DEV0 default value is "0". | number. | | | | | | | The DEV1 default value is "2". | This DMAC channel is used when transferring data from the MCU's | | | | | | | MEMBRY CEC DEVG DMAC CH NO Dv | on-chip RAM to the data buffer of the serial communication function. | | | | | | | MEMDRV_CFG_DEVx_DMAC_CH_NO_Rx The DEV0 default value is "1". | If the DAMC FIT module will be used, specify the DMAC channel number. | | | | | | | The DEV1 default value is 1. The DEV1 default value is "3". | This DMAC channel is used when transferring data from the data | | | | | | | THE DEVI delault value is 3. | buffer of the serial communication function to the MCU's on-chip | | | | | | | | RAM. | | | | | | | MEMDRV CFG DEVx DMAC INT PRL Tx | If the DAMC FIT module will be used, specify the DMAC interrupt | | | | | | | The DEVx default value is "10". | priority level. | | | | | | | | This DMAC channel is used when transferring data from the MCU's | | | | | | | | on-chip RAM to the data buffer of the serial communication function. | | | | | | | MEMDRV_CFG_DEVx_DMAC_INT_PRL_Rx | If the DAMC FIT module will be used, specify the DMAC interrupt | | | | | | | The DEVx default value is "10". | priority level. | | | | | | | | This DMAC channel is used when transferring data from the data | | | | | | | | buffer of the serial communication function to the MCU's on-chip | | | | | | | MEMBRY CEC LONGO ENABLE | RAM. | | | | | | | MEMDRV_CFG_LONGQ_ENABLE The default value is "0" (disabled) | When using the FIT module's BSP environment, you can specify whether or not to use debug error log acquisition processing (1: | | | | | | | The default value is "0" (disabled). | enabled, 0: disabled). | | | | | | | | When disabled, the processing is omitted from the code. | | | | | | | | When enabled, the processing is offitted from the code. | | | | | | | | The separate LONGQ FIT module is required in order to use this | | | | | | | | option. | | | | | | | | Also, enable #define xxx_LONGQ_ENABLE in the device driver. | | | | | | ## 2.8 Memory Usage Table 2.2 lists the required memory sizes for the MEMDRV FIT module. The ROM (code and constants) and RAM (global data) usage are determined by the configuration options described in 2.7, Compile Settings. The values listed apply when using the C compiler referenced in 2.3, Supported Toolchain, with the compile options set to their default values. The default compile options are optimization level: 2, optimization type: size priority, data endian order: little-endian. The memory usage will differ depending on the C compiler version and the compile options. The values in the table below are confirmed under the following conditions. Module Revision: r\_memdrv\_rx rev1.10 Compiler Version: Renesas Electronics C/C++ Compiler Package for RX Family V3.04.00 (The option of "-lang = c99" is added to the default settings of the integrated development environment.) GCC for Renesas RX 8.3.0.202202 (The option of "-std = gnu99" is added to the default settings of the integrated development environment.) IAR C/C++ Compiler for Renesas RX version 4.20.3 (The default settings of the integrated development environment.) Configuration Options: Default settings Table 2.2 Memory Sizes | ROM, RAM and Stack Memory Usage(Note 1) | | | | | | | | | | |-----------------------------------------|--------------|---------------------------|------------|----------------------------------|-------------------------------|----------------------------------|-------------------------------|----------------------------------|--| | Device | Category | Category | | Memory Used | | | | | | | | | | | Renesas Compiler | | GCC | | IAR Compiler | | | | | | | Without<br>Parameter<br>Checking | With<br>Parameter<br>Checking | Without<br>Parameter<br>Checking | With<br>Parameter<br>Checking | Without<br>Parameter<br>Checking | | | RX130 | ROM | 1 channel used | 2403 bytes | 2403 bytes | 5020 bytes | 4756 bytes | 5436 bytes | 5224 bytes | | | | ROW | 2 channels used | 2403 bytes | 2403 bytes | 5052 bytes | 4780 bytes | 5455 bytes | 5243 bytes | | | | DAM | 1 channel used | 25 bytes | | 28 bytes | | 27 bytes | | | | | RAM | 2 channels used | 25 bytes | | 28 bytes | | 27 bytes | | | | | Maximum size | Maximum usable stack size | | 12 bytes | | - | | 16 bytes | | | RX231 | ROM | 1 channel used | 2403 bytes | 2228 bytes | 5044 bytes | 4780 bytes | 5440 bytes | 5228 bytes | | | | ROW | 2 channels used | 2403 bytes | 2228 bytes | 5076 bytes | 4804 bytes | 5461 bytes | 5249 bytes | | | | DAM | 1 channel used | 25 bytes | | 28 bytes | | 27 bytes | | | | | RAM | 2 channels used | 25 bytes | | 28 bytes | | 27 bytes | | | | | Maximum size | Maximum usable stack size | | 12 bytes | | - | | 16 bytes | | | ROM, RAM and Stack Memory Usage(Note 1) | | | | | | | | | | |-----------------------------------------|-----------|---------------------------|------------|----------------------------------|-------------------------------|----------------------------------|-------------------------------|----------------------------------|--| | Device | Category | Category | | ed | | | | | | | | | | | Renesas Compiler | | GCC | | IAR Compiler | | | | | | | Without<br>Parameter<br>Checking | With<br>Parameter<br>Checking | Without<br>Parameter<br>Checking | With<br>Parameter<br>Checking | Without<br>Parameter<br>Checking | | | RX64M | ROM | 1 channel used | 2403 bytes | 2228 bytes | 5044 bytes | 4780 bytes | 6234 bytes | 6022 bytes | | | | KOW | 2 channels used | 2403 bytes | 2228 bytes | 5076 bytes | 4804 bytes | 6251 bytes | 6039 bytes | | | | RAM | 1 channel used | 25 bytes | | 28 bytes | | 29 bytes | | | | | RAIVI | 2 channels used | 25 bytes | | 28 bytes | | 29 bytes | | | | | Maximum u | Maximum usable stack size | | 12 bytes | | - | | 16 bytes | | | RX71M | ROM | 1 channel used | 2411 bytes | 2236 bytes | 5044 bytes | 4780 bytes | 6234 bytes | 6022 bytes | | | | ROW | 2 channels used | 2411 bytes | 2236 bytes | 5076 bytes | 4804 bytes | 6251 bytes | 6039 bytes | | | | DAM | 1 channel used | 37 bytes | | 40 bytes | | 41 bytes | | | | | RAM | 2 channels used | 37 bytes | | 40 bytes | | 41 bytes | | | | | Maximum u | Maximum usable stack size | | 12 bytes | | - | | 16 bytes | | Note 1: The values are confirmed under the following conditions. Endian: Little endian The clock synchronous single master control software: RSPI Data transfer mode: Software ## 2.9 Arguments The structure for the arguments of the API functions is shown. This structure is listed in r\_memdrv\_rx\_if.h, along with the prototype declarations of the API functions. #### 2.10 Return Values The API function return values are shown below. This enumerated type is listed in r\_memdrv\_rx\_if.h, along with the prototype declarations of the API functions. ``` typedef enum e memdrv err { = 1, /* Successful operation (device is busy) */ MEMDRV BUSY MEMDRV SUCCESS = 0, /* Successful operation */ MEMDRV ERR PARAM = -1, /* Parameter error */ = -2, /* Hardware error */ MEMDRV ERR HARD = -4, /* Write-protection error */ MEMDRV ERR WP MEMDRV ERR TIMEOUT = -6, /* Time out error */ MEMDRV_ERR_OTHER = -7 /* Other error */ } memdrv_err_t; ``` ## 2.11 Callback Function The MEMDRV FIT module does not use callback functions. ## 2.12 Adding the FIT Module to Your Project This module must be added to each project in which it is used. Renesas recommends the method using the Smart Configurator described in (1) or (2) or (4) below. However, the Smart Configurator only supports some RX devices. Please use the methods of (3) for RX devices that are not supported by the Smart Configurator. - (1) Adding the FIT module to your project using the Smart Configurator in e<sup>2</sup> studio By using the Smart Configurator in e<sup>2</sup> studio, the FIT module is automatically added to your project. Refer to "RX Smart Configurator User's Guide: e<sup>2</sup> studio (R20AN0451)" for details. - (2) Adding the FIT module to your project using the Smart Configurator in CS+ By using the Smart Configurator Standalone version in CS+, the FIT module is automatically added to your project. Refer to "RX Smart Configurator User's Guide: CS+ (R20AN0470)" for details. - (3) Adding the FIT module to your project in CS+ In CS+, please manually add the FIT module to your project. Refer to "RX Family Adding Firmware Integration Technology Modules to CS+ Projects (R01AN1826)" for details. - (4) Adding the FIT module to your project using the Smart Configurator in IAREW By using the Smart Configurator Standalone version, the FIT module is automatically added to your project. Refer to "RX Smart Configurator User's Guide: IAREW (R20AN0535)" for details. ## 2.13 "for", " while", and "do while" Expressions This module uses for, while, and do while expressions (loop processing) for standby states such as waiting for register values to be updated. These instances of loop processing are indicated by the keyword WAIT\_LOOP in the comments. Therefore, if you wish to incorporate failsafe processing into the instances of loop processing, you can locate them in the code by searching for the keyword WAIT\_LOOP. An example code listing is shown below. ``` Example use of while expression: /* WAIT LOOP */ while(0 == SYSTEM.OSCOVFSR.BIT.PLOVF) { /* The delay period needed is to make sure that the PLL has stabilized. */ } Example use of for expression: /* Initialize reference counters to 0. */ /* WAIT LOOP */ for (i = 0; i < BSP REG PROTECT TOTAL ITEMS; i++) { g protect counters[i] = 0; } Example use of do while expression: /* Reset completion waiting */ do { reg = phy_read(ether_channel, PHY_REG_CONTROL); count++; } while ((reg & FHY_CONTROL_RESET) && (count < ETHER_CFG_PHY_DELAY_RESET)); /* WAIT_LOOP */</pre> ``` ## 2.14 Limitations #### 2.14.1 RAM Location Limitations In FIT, if a value equivalent to NULL is set as the pointer argument of an API function, error might be returned due to parameter check. Therefore, do not pass a NULL equivalent value as pointer argument to an API function. The NULL value is defined as 0 because of the library function specifications. Therefore, the above phenomenon would occur when the variable or function passed to the API function pointer argument is located at the start address of RAM (address 0x0). In this case, change the section settings or prepare a dummy variable at the top of the RAM so that the variable or function passed to the API function pointer argument is not located at address 0x0. In the case of CCRX project (e<sup>2</sup> studio V7.5.0), the RAM start address is set as 0x4 to prevent the variable from being located at address 0x0. In the case of GCC project (e<sup>2</sup> studio V7.5.0) and IAR project (EWRX V4.12.1), the start address of RAM is 0x0, so the above measures are necessary. The default settings of the section may be changed due to IDE version upgrade. Please check the section settings when using the latest IDE. #### 3. API Functions ## R\_MEMDRV\_Open() This function opens the memory driver. This function must be run before calling other API functions. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/*parameter error*/MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Initializes the FIT module used for SPI/QSPI/SCI communication and data transfer (only when DTC/DMAC is selected). ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Open(devno, &memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_Close() This function closes the memory driver. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32 t cnt; Data length uint8 t * p data; Pointer to data storage location io_mode; uint8 t QSPI transfer mode (SINGLE/DUAL/QUAD) read_after_write; bool Whether or not to close SPI bus cycle. ``` ## **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/*parameter error*/MEMDRV_ERR_OTHER/* Other error */ ``` #### **Properties** Prototype declarations are contained in r memdrv rx if.h. ## **Description** Closes the FIT module used for SPI/QSPI/SCI communication and data transfer (only when DTC/DMAC is selected). ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Close(devno,&memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_Enable() This function enables the memory driver. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32 t cnt; Data length uint8 t * p_data; Pointer to data storage location io_mode; uint8 t QSPI transfer mode (SINGLE/DUAL/QUAD) read_after_write; bool Whether or not to close SPI bus cycle. ``` ## **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/*parameter error*/MEMDRV_ERR_OTHER/* Other error */ ``` #### **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Processing to enable the memory driver. #### **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret drv = R MEMDRV Enable(devno, &memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_Disable() This function disables the memory driver. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS /* Normal end */ MEMDRV_ERR_PARAM /*parameter error*/ ``` #### **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Disables the memory driver communication settings. #### **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Disable(devno,&memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_EnableTxData() This function enables data transmission. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32 t cnt; Data length uint8 t * p data; Pointer to data storage location io_mode; uint8 t QSPI transfer mode (SINGLE/DUAL/QUAD) read_after_write; bool Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Enables the DMAC/DTC FIT module used for data transmission. #### **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret drv = R MEMDRV EnableTxData(devno, &memdrv_info); ``` ## **Special Notes** #### R\_MEMDRV\_DisableTxData() This function disables data transmission by the memory driver. ## **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t * p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` ## **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r memdrv rx if.h. ## **Description** Disables the DMAC/DTC FIT module settings used for data transmission. ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_DisableTxData(devno,&memdrv_info); ``` #### **Special Notes** #### R\_MEMDRV\_EnableRxData() This function enables data reception. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Enables the DMAC/DTC FIT module settings used for data reception. #### **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_EnableRxData(devno,&memdrv_info); ``` #### **Special Notes** #### R\_MEMDRV\_DisableRxData() This function disables data reception by the memory driver. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r memdrv rx if.h. #### **Description** Disables the DMAC/DTC FIT module settings used for data reception. ## Example ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; memdrv_info.cnt = 0; memdrv_info.p_data = NULL; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_DisableRxData(devno,&memdrv_info); ``` #### **Special Notes** ## R\_MEMDRV\_Tx() This function performs command transmission processing. #### **Format** ``` memdrv_err_t R_MEMDRV_Tx ( uint8_t devno, st_memdrv_info_t *p_memdrv_info ) ``` #### **Parameters** ``` uint8 t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8 t * p_data; Pointer to data storage location io_mode; uint8 t QSPI transfer mode (SINGLE/DUAL/QUAD) bool read after write; Whether or not to close SPI bus cycle. read_in_memory_mapped; Whether or not to read access in memory mapped mode. ``` #### **Return Values** ``` MEMDRV SUCCESS /* Normal end */ MEMDRV ERR PARAM /* Parameter error */ MEMDRV ERR HARD /* Hardware error */ MEMDRV_ERR_OTHER /* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Transmits the data specified by the memory driver information structure. Supports CPU transfer only. ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; uint8_t * p_data; memdrv_info.cnt = 16; memdrv_info.p_data = p_data; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Tx(devno,&memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_TxData() This function performs data transmission processing. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_HARD/* Hardware error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Transmits the data specified by the memory driver information structure. Supports CPU, DMAC, and DTC transfer. ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; uint8_t * p_data; memdrv_info.cnt = 16; memdrv_info.p_data = p_data; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret drv = R MEMDRV TxData(devno, &memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_Rx() This function performs processing to receive the state and ID. #### **Format** #### **Parameters** ``` uint8_t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint8_t *p_data; Pointer to data storage location uint8_t io_mode; QSPI transfer mode (SINGLE/DUAL/QUAD) bool read_after_write; Whether or not to close SPI bus cycle. ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_HARD/* Hardware error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Receives the data specified by the memory driver information structure. Supports CPU transfer only. ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; uint8_t * p_data; memdrv_info.cnt = 16; memdrv_info.p_data = p_data; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Rx(devno,&memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_RxData() This function performs data reception processing. #### **Format** #### **Parameters** ``` uint8 t devno Device number st_memdrv_info_t *p_memdrv_info Memory driver information structure uint32_t cnt; Data length uint32_t p_addr; Read start address is specified when memory mapped mode is requested uint8 t * p_data; Pointer to data storage location io mode; QSPI transfer mode (SINGLE/DUAL/QUAD) uint8_t addr_size; Address size bool read_after_write; Whether or not to close SPI bus cycle. ``` ## **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_HARD/* Hardware error */MEMDRV_ERR_OTHER/* Other error */ ``` ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Receives the data specified by the memory driver information structure. Supports CPU, DMAC, and DTC transfer. ## **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; uint8_t * p_data; memdrv_info.cnt = 16; memdrv_info.p_data = p_data; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R MEMDRV_RxData(devno,&memdrv_info); ``` ## **Special Notes** ## R\_MEMDRV\_ClearDMACFlagTx() This function clears the transmit empty interrupt flag set at DMAC transfer end. #### **Format** #### **Parameters** uint8\_t channel Device channel number #### **Return Values** None ## **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Clears the transmit empty interrupt flag. Use an interrupt generated at DMAC transfer end. ## **Example** ``` uint8_t channel = 0; R MEMDRV ClearDMACFlagTx(channel); ``` ## **Special Notes** # R\_MEMDRV\_ClearDMACFlagRx() This function clears the receive buffer full interrupt flag set at DMAC transfer end. #### **Format** #### **Parameters** uint8\_t channel Device channel number #### **Return Values** None # **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. # **Description** Clears the receive buffer full interrupt flag. Use an interrupt generated at DMAC transfer end. ## **Example** ``` uint8_t channel = 0; R MEMDRV ClearDMACFlagRx(channel); ``` # **Special Notes** None # R\_MEMDRV\_1msInterval() This function performs interval timer count processing. ### **Format** ``` void R_MEMDRV_1msInterval ( void ) ``` #### **Parameters** None #### **Return Values** None # **Properties** Prototype declarations are contained in r memdrv rx if.h. # **Description** Increments the driver software's internal timer counter while waiting for DMAC or DTC transfer end. # **Example** ``` R MEMDRV 1msInterval(); ``` # **Special Notes** None # R\_MEMDRV\_SetLogHdlAddress() This function processes setting of the LONGQ FIT module handler address. #### **Format** #### **Parameters** ``` uint32_t user_long_que LONGQ FIT module handler address ``` #### **Return Values** ``` MEMDRV_SUCCESS/* Normal end */MEMDRV_ERR_PARAM/* Parameter error */MEMDRV_ERR_OTHER/* Other error */ ``` ### **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. ## **Description** Sets the handler address of the LONGQ FIT module in the memory driver. # **Example** ``` memdrv_err_t ret = MEMDRV_SUCCESS; uint32_t long_que_hndl_address = 0; ret = R MEMDRV SetLogHdlAddress(long que hndl address); ``` # **Special Notes** If MEMDRV\_CFG\_LONGQ\_ENABLE == 0 and this function is called, this function does nothing. # R\_MEMDRV\_Log() This function performs processing to get the error log using the LONGQ FIT module. #### **Format** #### **Parameters** ``` flg 0x00000001 (fixed value) fid 0x0000003f (fixed value) line 0x00001fff (fixed value) ``` #### **Return Values** ``` 0 /* Successful operation */ 1 /* Error */ ``` #### **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. # **Description** Gets the error log. Call this function to complete acquisition of the error log. #### **Example** ``` memdrv_err_t ret_drv = MEMDRV_SUCCESS; st_memdrv_info_t memdrv_info; uint8_t * p_data; memdrv_info.cnt = 16; memdrv_info.p_data = p_data; memdrv_info.io_mode = MEMDRV_MODE_SINGLE; memdrv_info.read_after_write = true; ret_drv = R_MEMDRV_Tx(devno, &memdrv_info); if(MEMDRV_SUCCESS != ret_drv) { R_MEMDRV_Log(0x00000001, 0x0000003f, 0x00001fff); R_MEMDRV_Close(devno, &memdrv_info); } ``` #### **Special Notes** Do not fail to add the separate LONGQ FIT module. # R\_MEMDRV\_GetVersion() This function gets the memory driver version information. #### **Format** ``` uint32_t R_MEMDRV_GetVersion ( void ) ``` #### **Parameters** None #### **Return Values** Upper 2 bytes: Major version (decimal notation) Lower 2 bytes: Minor version (decimal notation) # **Properties** Prototype declarations are contained in r\_memdrv\_rx\_if.h. # **Description** Returns the driver version information. # **Example** ``` uint32_t version = 0; version = R_MEMDRV_GetVersion(); ``` # **Special Notes** None # 4. Pin Settings In order to use the MEMDRV FIT module, it is necessary to assign pins to the peripheral function input and output signals with the multi-function pin controller (MPC) (referred to as "pin settings"). These settings should be made via the lower-layer driver config procedure. # 5. Demo Projects Demo projects include function main() that utilizes the FIT module and its dependent modules (e.g. r\_bsp). This FIT module includes the following demo projects. # 5.1 rx65n rsk memdrv sample, rx65n rsk memdrv sample gcc This is the sample application of MEMDRV FIT module written for the Renesas RSKRX65N board. The program demonstrates how to use the APIs to control and use MX25L serial flash memory as a slave through clock synchronous single master control software is RSPI FIT module, operation as a master device. #### **Setup and Execution** - 1. Build and download the sample application to the RSK board using the e2 studio debugger. - 2. Select the Renesas Virtual Debug Console view in e2 studio to view print information. - 3. Run the application in the debugger. - 4. Observe the version number print in the debug console window. - 5. "Success!" is displayed on the debug console window. #### **Boards Supported** RSKRX65N # 5.2 rx671\_rsk\_memdrv\_sample, rx671\_rsk\_memdrv\_sample\_gcc This is the sample application of MEMDRV FIT module written for the Renesas RSKRX671 board. The program demonstrates how to use the APIs to control and use MX25L serial flash memory as a slave through clock synchronous single master control software is QSPIX indirect access mode, operation as a master device. #### **Setup and Execution** - 1. Build and download the sample application to the RSK board using the e2 studio debugger. - 2. Select the Renesas Virtual Debug Console view in e2 studio to view print information. - 3. Run the application in the debugger. - 4. Observe the version number print in the debug console window. - 5. "Success!" is displayed on the debug console window. #### **Boards Supported** RSKRX671 ### 5.3 Adding a Demo to a Workspace Demo projects are found in the FITDemos subdirectory of the distribution file for this application note. To add a demo project to a workspace, select *File >> Import >> General >> Existing Projects into Workspace*, then click "Next". From the Import Projects dialog, choose the "Select archive file" radio button. "Browse" to the FITDemos subdirectory, select the desired demo zip file, then click "Finish". ### 5.4 Downloading Demo Projects Demo projects are not included in the RX Driver Package. When using the demo project, the FIT module needs to be downloaded. To download the FIT module, right click on this application note and select "Sample Code (download)" from the context menu in the *Smart Browser* >> *Application Notes* tab. # 6. Appendix # **6.1 Confirmed Operation Environment** This section describes operation confirmation environment for the MEMDRV FIT module. **Table 6.1 Confirmed Operation Environment (Rev.1.00)** | Item | Description | | | | |------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development environment | Renesas Electronics e <sup>2</sup> studio V7.3.0 | | | | | C compiler | Renesas Electronics C/C++ compiler for RX Family V.3.01.00 | | | | | | Compile option: The following option is added to the default settings of the integrated development environment. | | | | | | -lang = c99 | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.00 | | | | | Board used | Renesas Starter Kit+ for RX65N (product No.: RTK500565Nxxxxxxxx) | | | | | | Renesas Starter Kit for RX72T (product No.: RTK5572Txxxxxxxxxx) | | | | **Table 6.2 Confirmed Operation Environment (Rev.1.01)** | Item | Description | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio V7.3.0 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.10.01 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.01.00 Compiler option: The following option is added to the default settings of the integrated development environmentlang = c99 | | | | | | GCC for Renesas RX 4.08.04.201803 Compiler option: The following option is added to the default settings of the integrated development environment. -std=gnu99 | | | | | IAR C/C++ Compiler for Renesas RX version 4.10.01 | | | | | | | Compiler option: The default settings of the integrated development environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.01 | | | | | Board used | Renesas Starter Kit+ for RX65N (product No.: RTK500565Nxxxxxx) | | | | Table 6.3 Confirmed Operation Environment (Rev.1.02) | Item | Description | | | | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio V7.7.0 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.12.01 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.01.00 Compiler option: The following option is added to the default settings of the integrated development environmentlang = c99 | | | | | | GCC for Renesas RX 4.08.04.201902 Compiler option: The following option is added to the default settings of the integrated development environmentstd=gnu99 | | | | | | IAR C/C++ Compiler for Renesas RX version 4.12.01 | | | | | | Compiler option: The default settings of the integrated development environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.02 | | | | | Board used | Renesas Starter Kit+ for RX72M (product No.: RTK5572Mxxxxxxxxxx) | | | | # Table 6.4 Confirmed Operation Environment (Rev.1.03) | Item | Description | | | | |------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio 2020-07 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.14.01 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.02.00 | | | | | | Compiler option: The following option is added to the default settings of the integrated development environment. | | | | | | -lang = c99 | | | | | | GCC for Renesas RX 8.03.00.202002 | | | | | | Compiler option: The following option is added to the default settings of the integrated development environment. | | | | | | -std=gnu99 | | | | | | IAR C/C++ Compiler for Renesas RX version 4.14.01 | | | | | | Compiler option: The default settings of the integrated development environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.03 | | | | | Board used | Renesas Starter Kit+ for RX72N (product No.: RTK5572Nxxxxxxxxxx) | | | | # Table 6.5 Confirmed Operation Environment (Rev.1.04) | Item | Description | | | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio 2021-07 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.20.01 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.03.00 Compiler option: The following option is added to the default settings of the integrated development environment. | | | | | | -lang = c99 | | | | | | GCC for Renesas RX 8.03.00.202102 | | | | | | Compiler option: The following option is added to the default settings of integrated development environment. | | | | | -std = gnu99 | | | | | | | IAR C/C++ Compiler for Renesas RX version 4.20.01 | | | | | | Compiler option: The default settings of the integrated development | | | | | | environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.04 | | | | | Board used | Renesas Starter Kit+ for RX671 (product No.: RTK55671xxxxxxxxxx) | | | | # Table 6.6 Confirmed Operation Environment (Rev.1.05) | Item | Description | | | | |------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio 2023-01 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.20.03 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.04.00 | | | | | | Compiler option: The following option is added to the default settings of the integrated development environment. | | | | | | -lang = c99 | | | | | | GCC for Renesas RX 8.03.00.202202 | | | | | | Compiler option: The following option is added to the default settings of integrated development environment. | | | | | | -std = gnu99 | | | | | | IAR C/C++ Compiler for Renesas RX version 4.20.03 | | | | | | Compiler option: The default settings of the integrated development environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.05 | | | | | Board used | Evaluation Kit+ for RX671 (product No.: RTK5EK671xxxxxxxxxx) | | | | **Table 6.7 Confirmed Operation Environment (Rev.1.10)** | Item | Description | | | | |------------------------|-------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio 2023-01 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.20.03 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.04.00 | | | | | | Compiler option: The following option is added to the default settings of the | | | | | | integrated development environment. | | | | | | -lang = c99 | | | | | | GCC for Renesas RX 8.03.00.202202 | | | | | | Compiler option: The following option is added to the default settings of the | | | | | | integrated development environment. | | | | | | -std = gnu99 | | | | | | IAR C/C++ Compiler for Renesas RX version 4.20.03 | | | | | | Compiler option: The default settings of the integrated development | | | | | | environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.10 | | | | | Board used | Renesas Starter Kit+ for RX65N-2MB (product No.: RTK50565N2Cxxxxxxxx) | | | | | | Renesas Starter Kit+ for RX671 (product No.: RTK55671xxxxxxxxxx) | | | | # **Table 6.8 Confirmed Operation Environment (Rev.1.20)** | Item | Description | | | | |------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--| | Integrated development | Renesas Electronics e <sup>2</sup> studio 2023-04 | | | | | environment | IAR Embedded Workbench for Renesas RX 4.20.03 | | | | | C compiler | Renesas Electronics C/C++ Compiler Package for RX Family V.3.05.00 | | | | | | Compiler option: The following option is added to the default settings of the integrated development environment. | | | | | | -lang = c99 | | | | | | GCC for Renesas RX 8.03.00.202305 | | | | | | Compiler option: The following option is added to the default settings of the | | | | | | integrated development environment. | | | | | | -std = gnu99 | | | | | | IAR C/C++ Compiler for Renesas RX version 4.20.03 | | | | | | Compiler option: The default settings of the integrated development | | | | | | environment. | | | | | Endian order | Big-endian/little-endian | | | | | Module revision | Ver. 1.20 | | | | | Board used | Renesas Starter Kit+ for RX65N (product No.: RTK500565Nxxxxxxxx) | | | | | | Renesas Starter Kit+ for RX671 (product No.: RTK55671xxxxxxxxxx) | | | | # 6.2 Troubleshooting - 1. Q: I added the FIT module to my project, but when I build it I get the error "Could not open source file 'platform.h'." - A: The FIT module may not have been added to the project properly. Refer to the documents listed below to confirm the method for adding FIT modules: - Using CS+ Adding Firmware Integration Technology Modules to CS+ Projects (R01AN1826) - Using e<sup>2</sup> studio Adding Firmware Integration Technology Modules to Projects (R01AN1723) When using the FIT module, the RX Family board support package FIT module (BSP module) must also be added to the project. Refer to the application note "RX Family: Board Support Package Module Using Firmware Integration Technology" (R01AN1685) for instructions for adding the BSP module. - 2. Q: I added the FIT module to the project, but when I build it I get the error "This MCU is not supported by the current r memdry rx module." - A: The FIT module you added may not support the target device chosen in the user project. Check to make sure the FIT module supports the target device. - 3. Q: When using the GCC Projects (e² studio V7.5.0) or IAR Projects (EWRX V4.12.1), the function R MEMDRV Open execution failed. - A: The situation may correspond to the limitations in Chapter 2.14.1. Please refer to chapter 2.14.1. #### 7. Reference Documents User's Manual: Hardware The latest version can be downloaded from the Renesas Electronics website. Technical Update/Technical News The latest information can be downloaded from the Renesas Electronics website. User's Manual: Development Tools RX Family C/C++ Compiler CC-RX User's Manual (R20UT3248) The latest version can be downloaded from the Renesas Electronics website. # **Related Technical Updates** This module reflects the content of the following technical updates. There are no applicable technical updates. # **Revision History** | | | Description | | | |------|---------------|-------------|----------------------------------------------------------------------------------------------|--| | Rev. | Date | Page | Summary | | | 1.00 | Feb. 20, 2019 | | First edition issued | | | 1.01 | May. 20, 2019 | - | Update the following compilers | | | | | | GCC for Renesas RX | | | | | | IAR C/C++ Compiler for Renesas RX | | | | | 1 | Added Target Compilers. | | | | | 1 | Deleted R01AN1723, R01AN1826, R20AN0451 from Related Documents. | | | | | 9 | Added revision of dependent r_bsp module in 2.2 Software Requirements. | | | | | 10 | Table 2.1 Configuration Options (config.h), MEMDRV_CFG_DEVx_MODE_DRVR fixed. | | | | | 12 | 2.8 Memory Usage, amended. | | | | | 16 | Deleted Target devices describing "WAIT_LOOP" in 2.13 "for", "while" and "do while" comment. | | | | | 35 | Added Table 5.2 Operation Confirmation Environment (Ver. 1.01). | | | 1.02 | Nov. 22, 2019 | - | Modified the MEMDRV FIT module | | | | | 1 | Deleted Target Devices. | | | | | 1 | Deleted R01AN1833 from Related Documents. | | | | | 4 | Changed 1.2 Overview of MEMDRV FIT Module. | | | | | 6 | Changed 1.4.1 Software Configuration (NOR). | | | | | 10 | Added MEMDRV_CFG_DEVx_TYPE in 2.7 Compile Settings. | | | | | 12 | 2.8 Memory Usage, amended. | | | | | 14 | Changed 2.10 Return Values. | | | | | 16 | 2.14 Limitations, added. | | | | | 17-34 | Deleted the Reentrancy for each API in 3 API Functions. | | | | | | Changed "Special Notes" in 3.16 | | | | | | R_MEMDRV_SetLogHdlAddress(). | | | | | 37 | Added Table 5.3 Operation Confirmation Environment (Ver. 1.02). | | | | | 37 | Added Troubleshooting 3. | | | | | | Modified the MEMDRV FIT module due to the software issue | | | | | Program | Modified the MEMBION TH Modale due to the Software issue | | | | | | [Description] | | | | | | The serial flash FIT sets the upper limit of the number of bytes | | | | | | written/number of bytes read to 4,294,967,295 bytes (0xffffffff), | | | | | | but if you try to write 1024 bytes, no data is transferred. | | | | | | [Workaround] | | | | | | Use rev. 1.02 or a later version of the MEMDRV FIT module. | | | 1.03 | Sep. 10, 2020 | - | Modified the callback function processing during DMAC/DTC transfer. | | | | | 5 | Changed Table 1.2 API Functions. | | | | | 12 | 2.8 Memory Usage, amended. | | | | | 14 | Changed Section 2.12 Adding the FIT Module to Your Project. | | | | | | - 3 | | | | | Description | | | |--------|---------------|-------------|------------------------------------------------------------------------------------|--| | Rev. | Date | Page | Summary | | | 1.03 S | Sep. 10, 2020 | 37 | Added Table 5.4 Operation Confirmation Environment (Ver. 1.03). | | | | | Program | Since the r_rspi_rx FIT module has been updated, the | | | | | | following processing has been corrected. | | | | | | R_MEMDRV_ClearDMACFlagTx | | | | | | R_MEMDRV_ClearDMACFlagRx | | | | | | r_memdrv_rspi_callback | | | | | Program | Modified the MEMDRV FIT module due to the software issue | | | | | | [Description] | | | | | | In IAR and big endian, set the device driver to be used to RSP | | | | | | and set it to transfer data by Software transfer. If you transfer | | | | | | bytes or more of data with R_MEMDRV_TxData() and | | | | | | R_MEMDRV_RxData(), more data than the specified transfer size will be transferred. | | | | | | [Workaround] | | | | | | Use rev. 1.03 or a later version of the MEMDRV FIT module. | | | 1.04 | Oct. 30, 2021 | 1 | Added QSPIX to Summary. | | | | | 1 | Added R01AN5685 to Related Documents. | | | | | 3 | Changed 1.2 Overview of MEMDRV FIT Module. | | | | | 3 | 1.3 Using the MEMDRV FIT module,added | | | | | 8 | Changed 2.1 Hardware Requirements. | | | | | 8 | Changed 2.2 Software Requirements. | | | | | 9 | Added MEMDRV_DRVR_RX_FIT_QSPIX_IAM in 2.7 Compile | | | | | | Settings. | | | | | | Added QSPIX in communication function. | | | | | 11-12 | 2.8 Memory Usage, amended. | | | | | 16-32 | 3.API Functions, amended. | | | | | 37 | Added Table 5.5 Operation Confirmation Environment (Ver. 1.04). | | | | | Program | Since the r_qspix_rx FIT module has been added, the file | | | | | | "r_memdrv_rx.c" has been corrected. | | | 4.05 | M 40 0000 | | And the file "r_memdrv_qspix.c" has been added. | | | 1.05 | Mar. 16, 2023 | 1 | Added RSCI to Summary. | | | | | 1 | Added R01AN5759 to Related Documents. | | | | | 4 | Changed 1.2 Overview of MEMDRV FIT Module. | | | | | 9 | Changed 2.1 Hardware Requirements. | | | | | 9 | Changed 2.2 Software Requirements. | | | | | 11 | Added MEMDRY_DRVR_RX_FIT_QSPIX_MMM and | | | | | | MEMDRV_DRVR_RX_FIT_RSCI_SPI in 2.7 Compile Settings | | | | | | Added RSCI and QSPIX memory-mapped mode in communication function. | | | | | 13 | 2.8 Updated FIT module version, and compilers' version | | | | | 28, 34 | 3.API Functions, amended. | | | | | 45 | Added Table 5.6 Operation Confirmation Environment (Ver. | | | | | | 1.05). | | | | | | | | # Memory Access Driver Interface Module Using Firmware Integration Technology | | | Description | | |------|---------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 1.05 | Mar. 16, 2023 | Program | Since the r_rsci_rx FIT module has been added, the file "r_memdrv_rx.c" has been corrected. And the file "r_memdrv_rsci.c" has been added. Added support for RSCI and QSPIX Memory Mapped Mode. | | 1.10 | Jun. 07, 2023 | 13, 14<br>16 | 2.8 Memory Usage, amended. Deleted the description of FIT configurator from "2.12 Adding the FIT Module to Your Project" | | | | 46 | Added Table 5.7 Operation Confirmation Environment (Ver. 1.10). | | | | Program | Fixed issue that software lock was not released when RSPI communication timeout occurs, when MEMDRV FIT, RSPI FIT and DMAC/DTC FIT are used together. | | 1.20 | Aug. 29, 2023 | 43 | Added "5. Demo Projects" | | | | 47 | Added Table 6.8 Operation Confirmation Environment (Ver. 1.20). | | | | Program | Deleted the description of FIT configurator. | | | | | Updated demo projects. | # General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. - 1. Precaution against Electrostatic Discharge (ESD) - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. - 2. Processing at power-on - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. - 3. Input of signal during power-off state - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. - 4. Handling of unused pins - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. - 5. Clock signals - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). - 7. Prohibition of access to reserved addresses - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed. - 8. Differences between products - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.5.0-1 October 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan # www.renesas.com Trademarks Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### Contact information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.