

# RL78/G14, M16C/62P Group

# Migration Guide from M16C/62P to RL78/G14: I/O Ports

R01AN1995EJ0100 Rev.1.00 Dec. 10, 2013

### **Abstract**

This application note explains how to migrate I/O ports of the M16C/62P Group to port functions of RL78/G14 (100-pin products).

# **Target Device**

RL78/G14, M16C/62P Group

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

# Contents

| 1. | Differences between M16C/62P Group and RL78/G14                           | 3    |
|----|---------------------------------------------------------------------------|------|
|    | · ·                                                                       |      |
| 2. | Register Compatibility                                                    | 4    |
| _  |                                                                           |      |
|    | Comparison of I/O Port Functions                                          |      |
| ;  | 3.1 Port Direction Selection                                              |      |
|    | 3.1.1 M16C/62P Group                                                      | 5    |
|    | 3.1.2 RL78/G14                                                            | 5    |
|    | 3.1.3 RL78/G14 Only                                                       | 5    |
| ,  | 3.2 Port I/O Data                                                         | 6    |
|    | 3.2.1 M16C/62P Group                                                      |      |
|    | 3.2.2 RL78/G14                                                            |      |
|    | 3.3 On-chip Pull-up Control                                               |      |
|    | 3.3.1 M16C/62P Group                                                      |      |
|    | 3.3.2 RL78/G14                                                            |      |
|    | 3.4 Direction Register Write Protection Control                           |      |
|    | 3.4.1 M16C/62P Only                                                       |      |
|    | 3.5 Ports Commonly Used for Peripheral Functions                          |      |
| •  | 3.5.1 Switching between Digital I/O and Analog I/O (RL78/G14 Only)        |      |
|    | 3.5.2 Other Peripheral Functions                                          |      |
|    | 5.5.2 Other reprietal rundtions                                           | 3    |
| 4. | Connection of Unassigned Pins                                             | . 10 |
|    | 4.1 M16C/62P Group                                                        |      |
|    | 4.2 RL78/G14                                                              |      |
|    | T.L. (10) 0 14                                                            | . 10 |
| 5. | Notes                                                                     | . 10 |
|    | 5.1 Notes on Pin Setting of RL78/G14 Products Other Than 100-pin Products |      |
|    | <b>3</b>                                                                  |      |
| ร  | Reference Documents                                                       | 11   |

# 1. Differences between M16C/62P Group and RL78/G14

Table 1.1 shows differences in I/O ports.

Table 1.1 Differences in I/O Ports

| ltem                                  | M16C/62P Group              | RL78/G14                             |
|---------------------------------------|-----------------------------|--------------------------------------|
| Number of ports                       | 80-pin products: 70 ports   | 30-pin products: 26 ports            |
|                                       | 100-pin products: 87 ports  | 32-pin products: 28 ports            |
|                                       | 128-pin products: 113 ports | 36-pin products: 32 ports            |
|                                       |                             | 40-pin products: 36 ports            |
|                                       |                             | 44-pin products: 40 ports            |
|                                       |                             | 48-pin products: 44 ports            |
|                                       |                             | 52-pin products: 48 ports            |
|                                       |                             | 64-pin products: 58 ports            |
|                                       |                             | 80-pin products: 74 ports            |
|                                       |                             | 100-pin products: 92 ports           |
| I/O buffer power supply               | VCC1 (Note 3)               | • V <sub>DD</sub> (Note 1)           |
|                                       | VCC2 (Note 4)               | • EV <sub>DD0</sub> (Note 2)         |
|                                       |                             | • EVDD1 (Note 2)                     |
| Ground for port pins                  | Vss                         | • Vss <sup>(Note 1)</sup>            |
|                                       |                             | • EVsso (Note 2)                     |
|                                       |                             | • EVss1 (Note 2)                     |
| External bus connection               | Available                   | None                                 |
|                                       |                             |                                      |
| Through-current preventing function   | None                        | Available                            |
| for input buffers                     |                             |                                      |
| Controlling the input threshold value | None                        | Either of the two kinds of threshold |
|                                       |                             | values may be selected by the        |
|                                       |                             | PIMxx register.                      |
| Protection function against write to  | Available (Port 9 only)     | None                                 |
| the direction register                |                             |                                      |

PIMxx: xx = 0, 1, 3 to 5, 8, 14

#### Notes

- 1. Applies to ports P20 to P27, P121 to P124, P137, P150 to P156 and pins without port function.
- 2. Applies to ports other than P20 to P27, P121 to P124, P137, P150 to P156
- 3. Applies to ports P60 to P67, P70 to P77, P80 to P83, P85, P90 to P97, P100 to P107
- 4. Applies to ports P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57

# 2. Register Compatibility

Table 2.1 and Table 2.2 are comparison tables of registers regarding I/O ports.

Table 2.1 Register Compatibility (1/2)

| Item                                | M16C/62P Group                | RL78/G14                        |  |
|-------------------------------------|-------------------------------|---------------------------------|--|
| Port level control                  | Pxx register                  | Pxx register                    |  |
| Port direction selection            | PDxx register                 | PMxx register                   |  |
| Port assignment control             | _                             | PIOR0 register                  |  |
|                                     |                               | PIOR1 register                  |  |
| Clock port connection               | _                             | Select by the OSCSEL and EXCLK  |  |
|                                     | Fixed to XIN, XOUT ports      | bits in the CMC register        |  |
| Sub-clock port connection           | _                             | Select by the OSCSELS and       |  |
|                                     | CM04 bit in the CM0 register  | EXCLKS bits in the CMC register |  |
| Port input function selection       | _                             | PMS register                    |  |
| Port latch read function            | PCR register                  | _                               |  |
| Pull-up control                     | PUR0 register                 | PUxx register                   |  |
|                                     | PUR1 register                 |                                 |  |
|                                     | PUR2 register                 |                                 |  |
| Direction register write protection | PRC2 bit in the PRCR register | -                               |  |
| Input threshold value control       | -                             | PIMxx register                  |  |

<sup>-:</sup> No register is applicable.

Pxx: xx = 0 to 10 PDxx: xx = 0 to 10

PMxx: xx = 0 to 8, 10 to 12, 14, 15

Pxx: xx = 0 to 8, 10 to 15

PUxx: xx = 0, 1, 3 to 8, 10 to 12, 14 PIMxx: xx = 0, 1, 3 to 5, 8, 14

Table 2.2 Comparison of Registers (2/2)

| ltem                               | M16C/62P Group | RL78/G14                         |
|------------------------------------|----------------|----------------------------------|
| Port output mode selection         | -              | POMxx register                   |
| Digital I/O/analog I/O selection   | _              | PMCxx register     ADPC register |
| Through-current preventing setting | _              | GDIDIS register                  |

- : No register is applicable. POMxx: xx = 0, 1, 3 to 5, 7, 8, 14 PMCxx: xx = 0, 1, 10, 12, 14

#### 3. Comparison of I/O Port Functions

#### 3.1 Port Direction Selection

#### M16C/62P Group 3.1.1

In the M16C/62P Group, the port input/output mode is set by the PDxx register. Table 3.1 shows the PDxx register functions.

Table 3.1 PDxx Register Functions

| PDxx | Direction bit selection of the port Pxx             |  |
|------|-----------------------------------------------------|--|
| 0    | Input mode (the pin functions as an input port)     |  |
| 1    | 1 Output mode (the pin functions as an output port) |  |

PDxx: xx = 0 to 10 Pxx: xx = 0 to 10

#### 3.1.2 RL78/G14

In RL78/G14, the port I/O is set by using the PMxx register. Table 3.2 shows the PMxx register functions.

Table 3.2 PMxx Register Functions

| PMxx | PMxx pin I/O mode selection    |  |  |
|------|--------------------------------|--|--|
| 0    | Output mode (output buffer on) |  |  |
| 1    | Input mode (output buffer off) |  |  |

PMxx: xx = 0 to 8, 10 to 12, 14, 15

#### 3.1.3 RL78/G14 Only

In RL78/G14, the digital I/O/analog input port mode can be selected by setting the PMCxx register. Table 3.3 shows the PMCxx register functions.

Table 3.3 PMCxx Register Functions

|                | PMCxx | PMCxx pin I/O mode selection                             |  |
|----------------|-------|----------------------------------------------------------|--|
|                | 0     | Digital I/O (alternate function other than analog input) |  |
| 1 Analog input |       | Analog input                                             |  |

PMCxx: xx = 0, 1, 10, 12, 14

# 3.2 Port I/O Data

### 3.2.1 M16C/62P Group

In the M16C/62P Group, the port status is read from the port data register Pxx and the data set to the Pxx register is output from the port according to the mode set by the port direction select register PDxx. Contents read from the port data register P1 differ depending on the setting of the port control register PCR. Table 3.4 lists the PCR register functions. Table 3.5 shows relationship of registers PRC, PDxx, and Pxx.

Table 3.4 PCR Register Functions

| PCR | P1 register read mode selection                                                   |  |
|-----|-----------------------------------------------------------------------------------|--|
| 0   | When the port is set for input, the input levels of P1_0 to P1_7 pins are read.   |  |
|     | When set for output, the port latch is read.                                      |  |
| 1   | The port latch is read regardless of whether the port is set for input or output. |  |

Table 3.5 Relationship of PCR, PDxx, and Pxx Registers

| PCR                   | PDxx | Pxx | Description                                                                                          |
|-----------------------|------|-----|------------------------------------------------------------------------------------------------------|
| 0                     | 0    | Х   | When read, the port status is read.                                                                  |
| 0                     | 1    | 0   | When writing 0, output from the port is set to low. When read, the Pxx register value is read.       |
| 0                     | 1    | 1   | When writing 1, output from the port is set to high. When read, the Pxx register value is read.      |
| 1 <sup>(Note 1)</sup> | 0    | Х   | When reading P1, the P1 register value is read.                                                      |
| 1 <sup>(Note 1)</sup> | 1    | 0   | When writing 0, output from the port is set to low. When reading P1, the P1 register value is read.  |
| 1 <sup>(Note 1)</sup> | 1    | 1   | When writing 1, output from the port is set to high. When reading P1, the P1 register value is read. |

### Note

1. Only P1 in the PCR register is valid.

PDxx: xx = 0 to 10 Pxx: xx = 0 to 10

#### 3.2.2 RL78/G14

In RL78/G14, according to the mode set by the port direction selection register PMxx, the port status is read from the port data register Pxx and the data set to Pxx is output from the port. The read contents of the port data register Pxx vary depending on the port mode selection register PMS. Table 3.6 shows the functions of the PMS register and Table 3.7 describes a relationship of PMS, PMxx, and Pxx registers.

Table 3.6 PMS Register Functions

| PMS0 | Selection of data to be read when pin is output mode |  |
|------|------------------------------------------------------|--|
| 0    | Pxx register value is read.                          |  |
| 1    | Digital output level of the pin is read.             |  |

#### Notes

- 1. While the PMS0 bit in the PMS register is set to 1, do not change the value of the port register (Pxx) using a bit manipulation instruction. To change the value of the port register (Pxx), use an 8-bit data manipulation instruction.
- 2. When the digital output level of a pin that is held in the high-impedance state by the timer RD pulse output forced cutoff function, the read value is 0.

Table 3.7 Relationship of PMS, PMxx, and Pxx Registers

| PMS0 | PMxx | Pxx | Description                                                                                                   |  |
|------|------|-----|---------------------------------------------------------------------------------------------------------------|--|
| 0    | 1    | Х   | When read, the port status is read.                                                                           |  |
| 0    | 0    | 0   | When writing 0, output from the port is set to low. When read, the Pxx register value is read.                |  |
| 0    | 0    | 1   | When writing 1, output from the port is set to high. When read, the Pxx register value is read.               |  |
| 1    | 1    | Х   | When read, the port status is read.                                                                           |  |
| 1    | 0    | 0   | When writing 0, output from the port is set to low. When read, the digital output level of the port is read.  |  |
| 1    | 0    | 1   | When writing 1, output from the port is set to high. When read, the digital output level of the port is read. |  |

PMxx: xx = 0 to 8, 10 to 12, 14, 15

Pxx: xx = 0 to 8, 10 to 15

### 3.3 On-chip Pull-up Control

### 3.3.1 M16C/62P Group

In the M16C/62P Group, the PUR0 to PUR3 register bits can be used to select whether or not to pull the corresponding port up in 4 bit units. The port chosen to be pulled up has a pull-up resistor connected to it when the direction bit is set for input mode. Table 3.8 shows the PUR0 register functions.

Table 3.8 PUR0 Register Functions

| PUR0 |                                   | Description                               |
|------|-----------------------------------|-------------------------------------------|
| PU00 | Pull-up resistor for P0_0 to P0_3 | 0: On-chip pull-up resistor not connected |
| PU01 | Pull-up resistor for P0_4 to P0_7 | 1: On-chip pull-up resistor connected     |
| PU02 | Pull-up resistor for P1_0 to P1_3 |                                           |
| PU03 | Pull-up resistor for P1_4 to P1_7 |                                           |
| PU04 | Pull-up resistor for P2_0 to P2_3 |                                           |
| PU05 | Pull-up resistor for P2_4 to P2_7 |                                           |
| PU06 | Pull-up resistor for P3_0 to P3_3 |                                           |
| PU07 | Pull-up resistor for P3_4 to P3_7 |                                           |

### 3.3.2 RL78/G14

In RL78/G14, whether to use a pull-up resistor or not can be selected in 1-bit units by setting each bit of the PUxx register. To the ports with setting to connect pull-up resistor, a pull-up resistor is connected when the direction bit is set to input mode. Table 3.9 shows the PUxx register functions.

Table 3.9 PUxx Register Functions

| PUxx | On-chip pull-up resistor selection of Pxx |
|------|-------------------------------------------|
| 0    | On-chip pull-up resistor not connected    |
| 1    | On-chip pull-up resistor connected        |

PUxx: xx = 0, 1, 3 to 8, 10 to 12, 14

# 3.4 Direction Register Write Protection Control

#### 3.4.1 M16C/62P Only

The M16C/62P Group has a function to protect the port direction register not to be rewritten easily. The target is the port 9 only. To enable write to the port 9 direction register PD9, set the PRC2 bit in the protect register PRCR to "1" (write enabled). The PRC2 bit is set to "0" (write protected) by writing to any address after setting it to "1" (write enabled). The registers protected by the PRC2 bit should be changed in the next instruction after setting the PRC2 bit to "1". Make sure no interrupts or DMA transfers will occur between the instruction in which the PRC2 bit is set to "1" and the next instruction. Table 3.10 shows the PRCR register functions.

Table 3.10 PRCR Register Functions

| PRCR | Selection as to whether to protect or enable write |
|------|----------------------------------------------------|
| 0    | Write protected                                    |
| 1    | Write enabled                                      |

R01AN1995EJ0100 Rev.1.00 Dec. 10, 2013

### 3.5 Ports Commonly Used for Peripheral Functions

### 3.5.1 Switching between Digital I/O and Analog I/O (RL78/G14 Only)

In RL78/G14, the ADPC register is used to switch between digital I/O of ports and analog input of the A/D converter, and to switch between digital I/O of ports and analog output of D/A converter. Reset signal generation sets this register to analog I/O.

Target ports to switch between digital I/O of ports and analog input of the A/D converter are P20/ANI0, P21/ANI1, P22/ANI2/ANO0, P23/ANI3/ANO1, P24/ANI4 to P27/ANI7, and ANI8/P150 to ANI14/P156.

Target ports to switch between digital I/O of ports and analog output of the D/A converter are P22/ANI2/ANO0 and P23/ANI3/ANO1.

As the ADPC register switches pins ANI0 to ANIxx to analog input, careful consideration should be given to which analog input pins are used in the user system before setting them (xx: 1 to 14).

| Symbol | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|--------|---|---|---|---|-------|-------|-------|-------|
| ADPC   | 0 | 0 | 0 | 0 | ADPC3 | ADPC2 | ADPC1 | ADPC0 |

|       |         |        |       |             | Switch between Analog I/O (A) and Digital I/O (D) |            |           |            |           |           |          |          |          |          |               |               |          |          |
|-------|---------|--------|-------|-------------|---------------------------------------------------|------------|-----------|------------|-----------|-----------|----------|----------|----------|----------|---------------|---------------|----------|----------|
| ADPC3 | ADPC2   | ADPC1  | 0DADA | AN114/P156  | AN113/P155                                        | AN112/P154 | AN11/P153 | ANI10/P152 | ANI9/P151 | ANI8/P150 | ANI7/P27 | ANI6/P26 | ANI5/P25 | ANI4/P24 | ANI3/ANO1/P23 | ANI2/ANO0/P22 | ANI1/P21 | ANIO/P20 |
| 0     | 0       | 0      | 0     | Α           | Α                                                 | Α          | Α         | Α          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 0     | 0       | 0      | 1     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | D        | D             | D             | D        | D        |
| 0     | 0       | 1      | 0     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | D        | D             | D             | D        | Α        |
| 0     | 0       | 1      | 1     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | D        | D             | D             | Α        | Α        |
| 0     | 1       | 0      | 0     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | D        | D             | Α             | Α        | Α        |
| 0     | 1       | 0      | 1     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | D        | Α             | Α             | Α        | Α        |
| 0     | 1       | 1      | 0     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | D        | Α        | Α             | Α             | Α        | Α        |
| 0     | 1       | 1      | 1     | D           | D                                                 | D          | D         | D          | D         | D         | D        | D        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 0       | 0      | 0     | D           | D                                                 | D          | D         | D          | D         | D         | D        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 0       | 0      | 1     | D           | D                                                 | D          | D         | D          | D         | D         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 0       | 1      | 0     | D           | D                                                 | D          | D         | D          | D         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 0       | 1      | 1     | D           | D                                                 | D          | D         | D          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 1       | 0      | 0     | D           | D                                                 | D          | D         | Α          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 1       | 0      | 1     | D           | D                                                 | D          | Α         | Α          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 1       | 1      | 0     | D           | D                                                 | Α          | Α         | Α          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| 1     | 1       | 1      | 1     | D           | Α                                                 | Α          | Α         | Α          | Α         | Α         | Α        | Α        | Α        | Α        | Α             | Α             | Α        | Α        |
| Otl   | ner tha | an abo | ve    | Do not set. |                                                   |            |           |            |           |           |          |          |          |          |               |               |          |          |

### 3.5.2 Other Peripheral Functions

For details of differences in the ports commonly used for peripheral functions, refer to M16C/62P Group Hardware Manual and RL78/G14 User's Manual: Hardware.

R01AN1995EJ0100 Rev.1.00 Dec. 10, 2013

# Connection of Unassigned Pins

#### 4.1 M16C/62P Group

Table 4.1 shows an example of connection of the M16C/62P Group unassigned pins.

Table 4.1 Connection Example of Unassigned Pins of M16C/62P Group

| Port name                                             | Recommended connection of unassigned pins                                                 |  |  |  |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| Ports P0 to P7, P8_0 to P8_4, P8_6 to P8_7, P9 to P10 | Input: Set to input mode and independently connect to $V_{SS}$ via a resistor (pull-down) |  |  |  |
|                                                       | Output: Set to output mode and leave the port open.                                       |  |  |  |
| XOUT                                                  | Leave open.                                                                               |  |  |  |
| NMI (P8_5)                                            | Connect to Vcc1 via a resistor (pull-up).                                                 |  |  |  |
| AVcc                                                  | Connect to Vcc1.                                                                          |  |  |  |
| AVss, VREF, BYTE                                      | Connect to Vss.                                                                           |  |  |  |

#### 4.2 RL78/G14

Table 4.2 describes an example of connection of RL78/G14 unused pins

Table 4.2 Connection Example of Unassigned Pins of RL78/G14

| Port name                       | Recommended connection of unused pins                                                                                |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------|
| P00 to P06, P10 to P17, P30,    | Input: Independently connect to EV <sub>DD0</sub> , EV <sub>DD1</sub> or EV <sub>SS0</sub> , EV <sub>SS1</sub> via a |
| P31, P41 to P47, P50 to P57,    | resistor.                                                                                                            |
| P60 to P67, P70 to P77,         | Output: Leave open.                                                                                                  |
| P80 to P87, P100 to P102, P110, |                                                                                                                      |
| P111, P120, P140 to P147        |                                                                                                                      |
| P20 to P27, P150 to P156        | Input: Independently connect to V <sub>DD</sub> or V <sub>SS</sub> via a resistor.                                   |
|                                 | Output: Leave open.                                                                                                  |
| P40                             | Input: Independently connect to EV <sub>DD0</sub> via a resistor, or leave open.                                     |
|                                 | Output: Leave open.                                                                                                  |
| P130                            | Leave open.                                                                                                          |
| P121 to P124, P137              | Independently connect to $V_{DD}$ or $V_{SS}$ via a resistor.                                                        |
| RESET                           | Connect to V <sub>DD</sub> directly or via a resistor.                                                               |
| REGC                            | Connect to $V_{SS}$ via a capacitor (0.47 to 1 $\mu$ F).                                                             |

#### 5. **Notes**

#### Notes on Pin Setting of RL78/G14 Products Other Than 100-pin Products 5.1

The P15 pin in RL78/G14 (except 100-pin products) may be multiplexed with other output functions. For details on the multiplexed functions and pin handling, refer to the RL78/G14 User's Manual: Hardware.

# 6. Reference Documents

RL78/G14 User's Manual: Hardware Rev. 2.00 M16C/62P Group Hardware Manual Rev.2.41

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics Website http://www.renesas.com/

Inquiries

http://www.renesas.com/contact/

| REVISION | RL78/G14, M16C/62P Group Application Note            |
|----------|------------------------------------------------------|
| HISTORY  | Migration Guide from M16C/62P to RL78/G14: I/O Ports |

| Rev. | Date        |      | Description          |
|------|-------------|------|----------------------|
| Nev. | Date        | Page | Summary              |
| 1.00 | Dec.10,2013 | _    | First edition issued |
|      |             |      |                      |

All trademarks and registered trademarks are the property of their respective owners.

# **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assum no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 LanGao Rd., Putuo District, Shanghai, China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2013 Renesas Electronics Corporation. All rights reserved.