# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# R8C/35C Group

# A/D Key Read

This document describes the setting method and an application example to perform multiple key inputs via a single analog input using the A/D convertor (one-shot mode).

# 2. Introduction

The application example described in this document applies to the following MCU and parameters.

| • MCU            | : R8C/35C Group |
|------------------|-----------------|
| • VCC/AVCC. VREF | : 5 V           |

The sample program in this application note can be used with other R8C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using this application note.



# 3. Application Example

# 3.1 Program Outline

As Figure 3.1 shows, connect an analog input pin (one pin) with more than one key and resistor so the voltage applied to the analog input pin varies according to the key pressed.

The analog voltage input to the P0\_7/AN0 pin is A/D converted every 5 ms. After A/D conversion is performed 10 times, add the conversion results together, then subtract the largest and smallest values. Dividing this value by 8 (averaging) results in the A/D determination value. This means the A/D determination value is fixed every 50 ms.

Use the A/D conversion determination value to identify which key is pressed. Each key has a corresponding key code. Compare this key code with the key code calculated previous time. If they are same, set this key code as the determined key code.

#### Main settings

- Select the P0\_7/AN0 pin for analog input
- Select one-shot mode as the A/D operating mode
- Select f1 as the fAD clock source
- Select fAD divided-by-2 as the  $\phi$ AD operation clock
- Select 10-bit resolution
- Select a software trigger as the A/D conversion start condition
- Disable the A/D open-circuit detection assist function
- Generate the measure period in timer RA

Figure 3.1 shows a connection example of keys, Table 3.1 lists the values and key codes used for key determination, Figure 3.2 shows the block diagram of A/D converter, and Table 3.2 lists the pin used and its function.



#### Figure 3.1 Connection Example of Keys

#### Table 3.1 Values and Key Codes Used for Key Determination

| Pressed Key                  | No Key      | KEY 1      | KEY 2      | KEY 3      | KEY 4      | KEY 5    |
|------------------------------|-------------|------------|------------|------------|------------|----------|
| Desired AN0 voltage value    | 5 V         | 4 V        | 3.75 V     | 3.333 V    | 2.5 V      | 0 V      |
| Desired A/D conversion value | 1023        | 820        | 769        | 684        | 514        | 0        |
| Value for determination      | 1023 to 921 | 920 to 794 | 793 to 726 | 725 to 599 | 598 to 257 | 256 to 0 |
| Key code                     | 0           | 1          | 2          | 3          | 4          | 5        |





# Figure 3.2 A/D Converter Block Diagram

#### Table 3.2Pin and Function

| Pin Name | I/O   | Function      |
|----------|-------|---------------|
| P0_7/AN0 | Input | A/D key input |

# 3.1.1 Memory

#### Table 3.3 Memory

| Memory                  | Size      | Remarks                        |
|-------------------------|-----------|--------------------------------|
| ROM                     | 402 bytes | In the rej05b1331_src.c module |
| RAM                     | 14 bytes  | In the rej05b1331_src.c module |
| Maximum user stack      | 9 bytes   |                                |
| Maximum interrupt stack | 0 bytes   |                                |

Memory size varies depending on the C compiler version and compile options. The above applies to the following conditions:

C compiler: M16C/60, 30, 20, 10, and Tiny and R8C/Tiny Series Compiler V.5.45 Release 00 Compile option: -c -finfo -dir "\$(CONFIGDIR)" -R8C



# 4. Software

This section shows the initial setting procedures and values to set the example described in section **3. Application Example**. Refer to the latest **R8C/35C Group Hardware Manual** for details on individual registers.

The  $\times$  in the register's Setting Value represents bits not used in this application, blank spaces represent bits that do not change, and the dash represents reserved bits or bits that have nothing assigned.

# 4.1 Function Tables

| Declaration       | void mcu_init(void)                                   |       |          |  |  |
|-------------------|-------------------------------------------------------|-------|----------|--|--|
| Outline           | System clock setting                                  | g     |          |  |  |
| A ray una a rat   | Argument name                                         |       | Meaning  |  |  |
| Argument          | None                                                  |       | —        |  |  |
| Variable (global) | Variable name                                         |       | Contents |  |  |
| Vallable (global) | None                                                  |       | —        |  |  |
| Poturpod valuo    | Туре                                                  | Value | Meaning  |  |  |
| itelumeu value    | None —                                                |       | —        |  |  |
| Function          | Set the system clock (high-speed on-chip oscillator). |       |          |  |  |

| Declaration       | void timer_ra_init(void)                             |                       |          |  |
|-------------------|------------------------------------------------------|-----------------------|----------|--|
| Outline           | Timer RA associate                                   | d SFR initial setting |          |  |
| A ray una a rat   | Argument name                                        |                       | Meaning  |  |
| Argument          | None                                                 |                       | —        |  |
| Variable (global) | Variable name                                        |                       | Contents |  |
| valiable (global) | None                                                 |                       | —        |  |
| Poturned value    | Туре                                                 | Value                 | Meaning  |  |
| iteluineu value   | None —                                               |                       | —        |  |
| Function          | Set the SFR registers to use timer RA in timer mode. |                       |          |  |

| Declaration       | void _ad_init(void)                                           |            |          |  |  |
|-------------------|---------------------------------------------------------------|------------|----------|--|--|
| Outline           | A/D conversion initia                                         | al setting |          |  |  |
| Arrent            | Argument name                                                 |            | Meaning  |  |  |
| Argument          | None                                                          |            | —        |  |  |
| Variable (global) | Variable name                                                 |            | Contents |  |  |
| valiable (global) | None                                                          |            | —        |  |  |
| Poturnod voluo    | Туре                                                          | Value      | Meaning  |  |  |
| Returned value    | None —                                                        |            | —        |  |  |
| Function          | Set the SFR registers to use A/D conversion in one-shot mode. |            |          |  |  |



| Declaration       | void ad_in(void)                                                                                                                                                                                                                             |            |                              |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------|--|--|
| Outline           | A/D conversion/dete                                                                                                                                                                                                                          | ermination |                              |  |  |
| Argumont          | Argument name                                                                                                                                                                                                                                |            | Meaning                      |  |  |
| Aigument          | None                                                                                                                                                                                                                                         |            | —                            |  |  |
|                   | Variable name                                                                                                                                                                                                                                |            | Contents                     |  |  |
| Variable (global) | unsigned char f_ad_                                                                                                                                                                                                                          | _fix       | A/D value determination flag |  |  |
|                   | unsigned short ad_f                                                                                                                                                                                                                          | ïx         | A/D determination value      |  |  |
| Returned value    | Туре                                                                                                                                                                                                                                         | Value      | Meaning                      |  |  |
| Neturned value    | None                                                                                                                                                                                                                                         | —          | —                            |  |  |
| Function          | Perform A/D conversion and calculate A/D determination value. A/D determination value is calculated by averaging the A/D conversion results after subtracting the largest and smallest value from the sum of 10-time A/D conversion results. |            |                              |  |  |

| Declaration       | void ad_keyin(void)                                                                                                       |         |                              |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|---------|------------------------------|--|--|
| Outline           | A/D key determination                                                                                                     | on      |                              |  |  |
| Argument          | Argument name                                                                                                             |         | Meaning                      |  |  |
| Argument          | None                                                                                                                      |         | —                            |  |  |
|                   | Variable name                                                                                                             |         | Contents                     |  |  |
|                   | unsigned char f_ad_                                                                                                       | _fix    | A/D value determination flag |  |  |
| Variable (global) | unsigned short ad_f                                                                                                       | ix      | A/D determination value      |  |  |
|                   | unsigned char ad_k                                                                                                        | ey_code | Determined key code          |  |  |
|                   | unsigned char last_ad_fix                                                                                                 |         | Previous fixed key code      |  |  |
| Returned value    | Туре                                                                                                                      | Value   | Meaning                      |  |  |
| Retuined value    | None —                                                                                                                    |         | —                            |  |  |
| Function          | Compare current key code to the previous key code. If they are same, set the current key code as the determined key code. |         |                              |  |  |



# 4.2 Main Function

• Flowchart



#### • Register Setting

- (1) Wait until an timer RA interrupt request is generated.
- (2) Clear an timer RA interrupt request flag.

#### Interrupt Control Register (TRAIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | —  |    | _  | 0  | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                        | Function                            | R/W |  |
|-----|--------|---------------------------------|-------------------------------------|-----|--|
| b0  | ILVL0  | Interrupt priority lovel coloct |                                     | R/W |  |
| b1  | ILVL1  | bit                             | 0 0 0: Level 0 (interrupt disabled) |     |  |
| b2  | ILVL2  |                                 |                                     | R/W |  |
| b3  | IR     | Interrupt request bit           | 0: No interrupt requested           | R/W |  |



# 4.3 System Clock Setting

Flowchart





#### • Register Setting

(1) Enable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prote     | ect Regi | ster (Pl | RCR)     |                                                                                          |    |    |          |          |     |   |     |
|-----------|----------|----------|----------|------------------------------------------------------------------------------------------|----|----|----------|----------|-----|---|-----|
|           | Bit      | b7       | b6       | b5                                                                                       | b4 | b3 | b2       | b1       | b0  |   |     |
| Setting ' | Value    |          |          |                                                                                          |    | Х  | Х        | х        | 1   | ] |     |
|           |          |          |          |                                                                                          | -  |    |          |          |     |   |     |
| Bit       | Symbol   |          | Bit Nai  | ne                                                                                       |    |    | Fu       | nction   |     |   | R/W |
| b0        | PRC0     | Proteo   | ct bit 0 | Enables writing to registers CM0, CM1, CM3,<br>FRA1, FRA2, and FRA3.<br>1: Write enabled |    |    | CM3, OCI | D, FRA0, | R/W |   |     |

(2) Start the low-speed on-chip oscillator.

#### System Clock Control Register 1 (CM1)

|           | Bit    | b7     | b6         | b5            | b4          | b3     | b2         | b1           | b0      |       |
|-----------|--------|--------|------------|---------------|-------------|--------|------------|--------------|---------|-------|
| Setting V | Value  |        |            | —             | 0           | Х      | х          | х            | х       |       |
|           |        | •      |            |               |             |        |            |              |         | <br>- |
| Bit       | Symbol |        |            | Bit Name      |             |        |            | Functio      | n       | R/W   |
| b4        | CM14   | Low-sp | beed on-cl | hip oscillate | or stop bit | 0: Lov | v-speed on | -chip oscill | ator on | R/W   |

(3) Set the divide ratio of the high-speed on-chip oscillator.

High-Speed On-Chip Oscillator Control Register 2 (FRA2)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | —  | —  | —  | —  | —  | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                              | Function                        | R/W |
|-----|--------|-------------------------------------------------------|---------------------------------|-----|
| b0  | FRA20  |                                                       | Division selection              | R/W |
| b1  | FRA21  | High-speed on-chip oscillator frequency switching bit | speed on-chip oscillator clock. | R/W |
| b2  | FRA22  |                                                       | 0 0 0: Divide-by-2 mode         | R/W |

(4) Start the high-speed on-chip oscillator.

High-Speed On-Chip Oscillator Control Register 0 (FRA0)

|           | Bit    | b7    | b6         | b5            | b4           | b3    |          | b2      | b1          | b0         |     |
|-----------|--------|-------|------------|---------------|--------------|-------|----------|---------|-------------|------------|-----|
| Setting \ | Value  |       | _          | _             |              | Х     |          | —       |             | 1          |     |
|           |        |       |            |               |              |       |          |         |             |            |     |
| Bit       | Symbol |       |            | Bit Name      |              |       |          |         | Functio     | n          | R/W |
| b0        | FRA00  | High- | speed on-o | chip oscillat | tor enable l | bit 1 | : High-s | speed o | on-chip osc | illator on | R/W |

(5) Wait until oscillation stabilizes.



(6) Select the high-speed on-chip oscillator.

| High    | -Spee | ed O | n-Chi | p Oscillat | or Control  | Register     | 0 (FRA0) |            |            |                   |     |
|---------|-------|------|-------|------------|-------------|--------------|----------|------------|------------|-------------------|-----|
|         | Bit   | t    | 57    | b6         | b5          | b4           | b3       | b2         | b1         | b0                |     |
| Setting | Value | -    |       | —          | _           | —            | х        | —          | 1          |                   |     |
|         |       |      |       |            |             |              |          |            |            |                   |     |
| Bit     | Sym   | bol  |       |            | Bit Name    |              |          |            | Functi     | on                | R/W |
| b1      | FRA   | 01   | High- | speed on-c | hip oscilla | tor select b | it 1: Hi | gh-speed o | on-chip os | cillator selected | R/W |
|         |       |      |       |            |             |              |          |            |            |                   |     |

(7) Select the on-chip oscillator clock as the system clock.

| Osci    | Ilation St | top Det | ection Re   | gister (OC | CD) |          |              |              |       |   |       |
|---------|------------|---------|-------------|------------|-----|----------|--------------|--------------|-------|---|-------|
|         | Bit        | b7      | b6          | b5         | b4  | b3       | b2           | b1           | b0    |   |       |
| Setting | Value      | —       | _           | —          | _   | Х        | 1            | х            | х     | ] |       |
| Bit     | Symbol     |         | Bi          | t Name     |     |          |              | Function     |       |   | R/M   |
| Dit     | Cymbol     |         | Ы           | ( Nume     |     |          |              | 1 unction    |       |   | 10/00 |
| b2      | OCD2       | Syster  | n clock sel | ect bit    |     | 1: On-ch | ip oscillato | r clock sele | ected |   | R/W   |

(8) Set CPU clock division select bit 1.

| Svstem | Clock | Control | Register | 1 ( | (CM1) | )  |
|--------|-------|---------|----------|-----|-------|----|
|        |       |         |          |     | ( - / | ε. |

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  | 0  | —  |    | Х  | х  | х  | х  |

| Bit | Symbol | Bit Name                        | Function              | R/W |
|-----|--------|---------------------------------|-----------------------|-----|
| b6  | CM16   | CPU clock division select bit 1 | b7 b6                 | R/W |
| b7  | CM17   |                                 | 0 0: No division mode | R/W |

(9) Set CPU clock division select bit 0.

| Syst    | em Cloo | ck Contr | rol Registe  | er 0 (CM0      | )  |      |          |          |             |            |      |     |
|---------|---------|----------|--------------|----------------|----|------|----------|----------|-------------|------------|------|-----|
|         | Bit     | b7       | b6           | b5             | b4 |      | b3       | b2       | b1          | b0         |      |     |
| Setting | Value   | Х        | 0            | х              | х  |      | х        | х        | —           | —          | ]    |     |
|         |         |          |              |                |    |      |          |          |             |            |      |     |
| Bit     | Symbol  |          | Bit N        | ame            |    |      |          |          | Function    |            |      | R/W |
| b6      | CM06    | CPU clo  | ock divisior | n select bit ( | 0  | 0: B | its CM16 | and CM17 | 7 in CM1 re | gister ena | bled | R/W |
|         |         |          |              |                |    |      |          |          |             |            |      |     |

(10) Disable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Protect Register ( | PRCR) |
|--------------------|-------|
|--------------------|-------|

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | —  | _  |    | х  | х  | х  | 0  |
|               |    |    |    |    |    |    |    |    |

| Bit | Symbol | Bit Name      | Function                                                                                             | R/W |
|-----|--------|---------------|------------------------------------------------------------------------------------------------------|-----|
| b0  | PRC0   | Protect bit 0 | Enables writing to registers CM0, CM1, CM3, OCD, FRA0,<br>FRA1, FRA2, and FRA3.<br>0: Write disabled | R/W |



- 4.4 Timer RA associated SFR initial setting
  - Flowchart





#### Register Setting

(1) Disable an timer RA interrupt.

Interrupt Control Register (TRAIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | —  | _  | _  | 0  | 0  | 0  | 0  |
| -             |    |    |    |    |    |    |    |    |

| Bit | Symbol | Bit Name                        | Function                            | R/W |  |  |  |  |
|-----|--------|---------------------------------|-------------------------------------|-----|--|--|--|--|
| b0  | ILVL0  | Interrupt priority lovel coloct |                                     | R/W |  |  |  |  |
| b1  | ILVL1  | bit                             | 0 0 0: Level 0 (interrupt disabled) |     |  |  |  |  |
| b2  | ILVL2  |                                 |                                     | R/W |  |  |  |  |
| b3  | IR     | Interrupt request bit           | 0: No interrupt requested           | R/W |  |  |  |  |

(2) Stop the timer RA count.

#### Timer RA Control Register (TRACR)

|         | Bit    | b7    | b6         | b5        | b4       | b3             | b2 | b1 | b0 |  |  |  |  |
|---------|--------|-------|------------|-----------|----------|----------------|----|----|----|--|--|--|--|
| Setting | Value  |       | —          |           |          | —              |    |    | 0  |  |  |  |  |
|         |        |       |            |           |          |                |    |    |    |  |  |  |  |
| Bit     | Symbol |       | Bit Nan    | ne        |          | Function       |    |    |    |  |  |  |  |
| b0      | TSTART | Timer | RA count : | start bit | 0: Count | 0: Count stops |    |    |    |  |  |  |  |

(3) Wait until timer RA count stops.

#### (4) Initialize bits TSTART and TCSTF, and registers TRAPRE and TRA register.

# Timer RA Control Register (TRACR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | —  | —  | 0  | 0  | —  | 1  | 0  | 0  |

| Bit | Symbol | Bit Name                         | Function                                                                               | R/W |
|-----|--------|----------------------------------|----------------------------------------------------------------------------------------|-----|
| b0  | TSTART | Timer RA count start bit         | 0: Count stops                                                                         | R/W |
| b1  | TCSTF  | Timer RA count status flag       | 0: Count stops                                                                         | R   |
| b2  | TSTOP  | Timer RA count forcible stop bit | When this bit is set to 1, the count is forcibly stopped. When read, its content is 0. | R/W |
| b4  | TEDGF  | Active edge judgment flag        | 0: Active edge not received                                                            | R/W |
| b5  | TUNDF  | Timer RA underflow flag          | 0: No underflow                                                                        | R/W |



| (5) | Set | the | timer | RA | mode | register. |
|-----|-----|-----|-------|----|------|-----------|
|-----|-----|-----|-------|----|------|-----------|

| Timer RA Mode Register (TRAMR) |                                         |      |      |            |            |                |                       |      |          |    |     |     |  |
|--------------------------------|-----------------------------------------|------|------|------------|------------|----------------|-----------------------|------|----------|----|-----|-----|--|
|                                | Bit                                     | b7   | 7    | b6         | b5         | b4             | b3                    | b2   | b1       | b0 |     |     |  |
| Setting                        | Setting Value                           |      |      | 0          | 0          | 1              | —                     | 0    | 0        | 0  | ]   |     |  |
|                                | <del></del>                             |      |      |            |            |                | i                     |      |          |    |     |     |  |
| Bit                            | Sym                                     | nbol |      | Bit        | Name       |                |                       |      | Function |    |     | R/W |  |
| b0                             | TMC                                     | DD0  | Time |            |            |                |                       |      | R/W      |    |     |     |  |
| b1                             | TMC                                     | DD1  | bit  | er KA open | ating mode | select         | 0 0 0: Timer          | mode |          |    |     | R/W |  |
| b2                             | TMC                                     | DD2  | 2.10 |            |            |                |                       |      |          |    |     | R/W |  |
| b4                             | TC                                      | K0   |      |            |            |                |                       |      | R/W      |    |     |     |  |
| b5                             | TCK1 Timer RA count source select       |      |      |            |            | elect bit      | b6 b5 b4<br>0 0 1: f8 |      |          |    |     | R/W |  |
| b6                             | TC                                      | K2   |      |            |            |                |                       |      |          |    |     | R/W |  |
| b7                             | 7 TCKCUT Timer RA count source cutoff b |      |      |            | utoff bit  | 0: Provides of | count sourc           | e    |          |    | R/W |     |  |

## (6) Set the timer RA I/O control register.

# Timer RA I/O Control Register (TRAIOC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit | Symbol  | Bit Name                         | Function                                              | R/W |  |  |  |  |
|-----|---------|----------------------------------|-------------------------------------------------------|-----|--|--|--|--|
| b0  | TEDGSEL | TRAIO polarity switch bit        |                                                       | R/W |  |  |  |  |
| b1  | TOPCR   | TRAIO output control bit         | Set to 0 in timer mode.                               | R/W |  |  |  |  |
| b2  | TOENA   | TRAO output enable bit           |                                                       | R/W |  |  |  |  |
| b3  | TIOSEL  | Hardware LIN function select bit | Set to 0. When using hardware LIN function, set to 1. | R/W |  |  |  |  |
| b4  | TIPF0   | TRAIO input filter select hit    |                                                       |     |  |  |  |  |
| b5  | TIPF1   |                                  | Set to 0 in timer mode                                | R/W |  |  |  |  |
| b6  | TIOGT0  | TRAIO event input control bit    |                                                       | R/W |  |  |  |  |
| b7  | TIOGT1  |                                  |                                                       |     |  |  |  |  |

(7) Set "125-1" (7Ch) to the timer RA prescalor register.

| Timer RA Prescaler Register (TRAPRE) |       |        |       |    |              |             |           |         |     |  |  |  |  |
|--------------------------------------|-------|--------|-------|----|--------------|-------------|-----------|---------|-----|--|--|--|--|
|                                      | Bit   | b7     | b6    | b5 | b4           | b3          | b2        | b1      | b0  |  |  |  |  |
| Setting V                            | /alue | 0      | 1     | 1  | 1            | 1           | 1         | 0       | 0   |  |  |  |  |
|                                      | _     |        |       |    |              |             |           |         |     |  |  |  |  |
| Bit                                  |       | Ν      | /lode |    |              | Func        | Setting   | g Range | R/W |  |  |  |  |
| b7 to b0                             | Timer | · mode |       |    | Counts an ir | nternal cou | 00h to FF | h       | R/W |  |  |  |  |

(8) Set "100-1" (63h) to the timer RA register.

| Timer RA Register (TRA) |       |      |    |    |    |                                        |    |   |   |  |    |               |    |  |    |     |  |  |  |
|-------------------------|-------|------|----|----|----|----------------------------------------|----|---|---|--|----|---------------|----|--|----|-----|--|--|--|
|                         | Bit   | b7   |    | b6 | b5 | I                                      | 54 | b | 3 |  | b2 |               | b1 |  | b0 |     |  |  |  |
| Setting V               | /alue | 0    |    | 1  | 1  |                                        | 0  | ( | 0 |  | 0  |               | 1  |  | 1  |     |  |  |  |
|                         |       |      |    |    |    |                                        |    |   |   |  |    |               |    |  |    |     |  |  |  |
| Bit                     |       |      | Mo | de |    | Function                               |    |   |   |  |    | Setting Range |    |  | F  | R/W |  |  |  |
| b7 to b0                | Timer | mode |    |    |    | Counts on underflow of TRAPRE register |    |   |   |  | 00 | )h to F       | Fh |  | F  | R/W |  |  |  |



(9) Start timer RA counter.

| Timer RA Control Register (TRACR)  |       |     |   |                 |    |    |    |    |        |     |  |     |
|------------------------------------|-------|-----|---|-----------------|----|----|----|----|--------|-----|--|-----|
|                                    | Bit   | b   | 7 | b6              | b5 | b4 | b3 | b2 | b1     | b0  |  |     |
| Setting                            | Value | _   | _ |                 |    |    | —  |    |        | 1   |  |     |
|                                    | -     |     |   |                 |    | ÷  |    |    |        |     |  |     |
| Bit                                | Symb  | bol |   | Bit Nar         | ne |    |    | Fu | nction |     |  | R/W |
| b0 TSTART Timer RA count start bit |       |     |   | 1: Count starts |    |    |    |    |        | R/W |  |     |

(10) Wait until timer RA counter starts.



# 4.5 A/D Conversion Initial Setting

Flowchart





#### • Register Setting

(1) Enable writing to the port 0 direction register.

| Prot    | ect Re               | gist | er (PF | RCR)    |    |                     |                                                          |    |        |    |  |     |  |
|---------|----------------------|------|--------|---------|----|---------------------|----------------------------------------------------------|----|--------|----|--|-----|--|
|         | Bit                  | b    | 07     | b6      | b5 | b4                  | b3                                                       | b2 | b1     | b0 |  |     |  |
| Setting | Value                | -    | _      |         | —  | —                   |                                                          | 1  | х      | х  |  |     |  |
|         |                      |      |        |         |    |                     |                                                          |    |        |    |  |     |  |
| Bit     | Symb                 | ol   |        | Bit Nar | me |                     |                                                          | Fu | nction |    |  | R/W |  |
| b2      | 2 PRC2 Protect bit 2 |      |        |         |    | Enables<br>1: Write | Enables writing to the PD0 register.<br>1: Write enabled |    |        |    |  |     |  |

(2) Set P0\_7 direction bit to input port.

| Port P0 Direction Register (PD0) |       |      |             |         |          |                                            |    |        |    |   |     |  |
|----------------------------------|-------|------|-------------|---------|----------|--------------------------------------------|----|--------|----|---|-----|--|
|                                  | Bit   | b7   | b6          | b5      | b4       | b3                                         | b2 | b1     | b0 |   |     |  |
| Setting '                        | Value | 0    | Х           | х       | Х        | х                                          | Х  | х      | x  | ] |     |  |
| Bit                              | Symbo | bl   | Bit Nar     | ne      |          |                                            | Fu | nction |    |   | R/W |  |
| b7                               | PD0_7 | Port | P0_7 direct | ion bit | 0: Input | 0: Input mode (functions as an input port) |    |        |    |   |     |  |

(3) Disable A/D conversion interrupt.

| Interrupt Control Register (ADIC) |    |    |    |    |    |    |    |    |  |  |  |  |
|-----------------------------------|----|----|----|----|----|----|----|----|--|--|--|--|
| Bit                               | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |  |  |  |
| Setting Value                     |    | _  |    |    | 0  | 0  | 0  | 0  |  |  |  |  |

| Bit | Symbol | Bit Name                     | Function                            | R/W |
|-----|--------|------------------------------|-------------------------------------|-----|
| b0  | ILVL0  | laternum transmitudes select |                                     | R/W |
| b1  | ILVL1  | bit                          | 0 0 0: Level 0 (interrupt disabled) | R/W |
| b2  | ILVL2  |                              |                                     | R/W |
| b3  | IR     | Interrupt request bit        | 0: No interrupt requested           | R/W |

(4) Stop A/D conversion.

Bit b4 b7 b6 b5 b3 b2 b0 b1 Setting Value 0 \_\_\_\_ \_\_\_\_ \_ \_\_\_\_ \_\_\_\_ \_\_\_\_ \_\_\_\_

| D'' |        | D'AN                      | E i                    | D /// |
|-----|--------|---------------------------|------------------------|-------|
| Bit | Symbol | Bit Name                  | Function               | R/W   |
| b0  | ADST   | A/D conversion start flag | 0: Stop A/D conversion | R/W   |



(5) Enable writing to the registers OCVREFCR, VCA2, VD1LS, VW0C, VW1C, and VW2C.

| Prot    | Protect Register (PRCR) |        |         |    |                                |                                      |                        |         |             |       |     |  |
|---------|-------------------------|--------|---------|----|--------------------------------|--------------------------------------|------------------------|---------|-------------|-------|-----|--|
|         | Bit                     | b7     | b6      | b5 | b4                             | b3                                   | b2                     | b1      | b0          |       |     |  |
| Setting | Value                   |        | —       | _  | —                              | 1                                    |                        | х       | х           |       |     |  |
| Bit     | Symbol                  |        | Bit Nan | ne |                                |                                      | Fu                     | nction  |             |       | R/W |  |
| b3      | PRC3                    | Protec | t bit 3 |    | Enables<br>VW0C, V<br>1: Write | writing to r<br>VW1C, and<br>enabled | registers O<br>I VW2C. | CVREFCR | R, VCA2, VI | D1LS, | R/W |  |

(6) Cut off on-chip reference voltage from the analog input.

On-Chip Reference Voltage Control Register (OCVREFCR)

|         | Bit                                                            | b7   | b6 | b5     | b4                                                        | Ļ | b3 | b2 | b1      | b0 |  |     |
|---------|----------------------------------------------------------------|------|----|--------|-----------------------------------------------------------|---|----|----|---------|----|--|-----|
| Setting | Value                                                          | —    | —  | _      | —                                                         |   |    |    |         | 0  |  |     |
|         |                                                                |      |    |        |                                                           |   |    |    |         |    |  |     |
| Bit     | Sy                                                             | mbol | Bi | t Name |                                                           |   |    | F  | unction |    |  | R/W |
| b0      | OCVREFAN On-chip reference voltage to analog input connect bit |      |    |        | 0: On-chip reference voltage and analog input are cut off |   |    |    |         |    |  |     |

(7) Disable writing to the registers OCVREFCR, VCA2, VD1LS, VW0C, VW1C, and VW2C.

| Protect Register (PRCR) |        |        |         |    |                                                                                                |    |     |        |    |  |     |
|-------------------------|--------|--------|---------|----|------------------------------------------------------------------------------------------------|----|-----|--------|----|--|-----|
|                         | Bit    | b7     | b6      | b5 | b4                                                                                             | b3 | b2  | b1     | b0 |  |     |
| Setting V               | Value  |        |         |    |                                                                                                | 0  |     | х      | х  |  |     |
|                         |        | i      |         |    | 1                                                                                              |    |     |        |    |  |     |
| Bit                     | Symbol |        | Bit Nar | ne |                                                                                                |    | Fui | nction |    |  | R/W |
| b3                      | PRC3   | Protec | t bit 3 |    | Enables writing to registers OCVREFCR, VCA2, VD1LS, VW0C, VW1C, and VW2C.<br>0: Write disabled |    |     |        |    |  | R/W |

(8) Set the A/D mode register.

#### A/D Mode Register (ADMOD)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |

| Bit | Symbol | Bit Name                          | Function                                                            | R/W |
|-----|--------|-----------------------------------|---------------------------------------------------------------------|-----|
| b0  | CKS0   | Division select hit               | b1 b0                                                               | R/W |
| b1  | CKS1   |                                   | 1 0: fAD divided by 2                                               | R/W |
| b2  | CKS2   | Clock source select bit           | 0: Select f1                                                        | R/W |
| b3  | MD0    |                                   |                                                                     | R/W |
| b4  | MD1    | A/D operating mode select bit     | 0 0 0: One-shot mode                                                | R/W |
| b5  | MD2    |                                   |                                                                     | R/W |
| b6  | ADCAP0 | A/D conversion trigger select bit | b7 b6<br>0.0: A/D conversion start by software trigger (ADST bit in | R/W |
| b7  | ADCAP1 |                                   | the ADCON0 register)                                                | R/W |



(9) Set the analog input pin to AN0 and A/D input group to port P0.

| A/D Input Select Register (ADINSEL) |        |       |                             |      |            |                             |    |          |    |     |     |
|-------------------------------------|--------|-------|-----------------------------|------|------------|-----------------------------|----|----------|----|-----|-----|
|                                     | Bit    | b7    | b6                          | b5   | b4         | b3                          | b2 | b1       | b0 |     |     |
| Setting                             | Value  | 0     | 0                           | x    | х          | —                           | 0  | 0        | 0  | ]   |     |
|                                     |        |       |                             |      |            |                             |    |          |    |     |     |
| Bit                                 | Symbol |       | Bit                         | Name |            |                             |    | Function |    |     | R/W |
| b0                                  | CH0    |       |                             |      |            |                             |    |          |    |     | R/W |
| b1                                  | CH1    | Analo | Analog input pin select bit |      | 0 0 0: ANO |                             |    |          |    | R/W |     |
| b2                                  | CH2    |       | -                           |      |            |                             |    |          |    | R/W |     |
| b6                                  | ADGSEL |       | A/D input group select bit  |      |            | 0 0: Port P0 group selected |    |          |    |     | R/W |
| b7                                  | ADGSEL | 1     |                             |      |            |                             |    |          |    |     | R/W |

(10) Set A/D control register 1.

A/D Control Register 1 (ADCON1)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | х  | 0  | 1  | 1  |    | —  | —  | 0  |

| Bit | Symbol  | Bit Name                                                 | Function                                  | R/W |
|-----|---------|----------------------------------------------------------|-------------------------------------------|-----|
| b0  | ADEX0   | Extended analog input pin select bit                     | 0: Extended analog input pin not selected | R/W |
| b4  | BITS    | 8/10-bit mode select bit                                 | 1: 10-bit mode                            | R/W |
| b5  | ADSTBY  | A/D standby bit                                          | 1: A/D operation enabled                  | R/W |
| b6  | ADDDAEN | A/D open-circuit detection assist<br>function enable bit | 0: Disabled                               | R/W |



# 4.6 A/D Conversion/Determination

• Flowchart





| No od optie 10.2                |                                                                 |
|---------------------------------|-----------------------------------------------------------------|
|                                 |                                                                 |
| Yes (A/D conversio              | n is completed 10 times)                                        |
| ad_cnt ← 0                      | Clear conversion complete counter.                              |
| ad_sum ← ad_sum - ad_max        | Subtract the largest values from the sum of conversion results  |
| ad_sum ← ad_sum - ad_min        | Subtract the smallest values from the sum of conversion results |
| ad_fix $\leftarrow$ ad_sum >> 3 | By shifting the three-bit right, divide the sum by 8.           |
| ad_sum ← 0x0000                 | Clear the sum of the conversion results.                        |
| $f_ad_fix \leftarrow 1$         | A/D value determine flag ON                                     |
|                                 |                                                                 |
| ( return                        |                                                                 |

# Register Setting

(1) Start A/D conversion.

# A/D Control Register 0 (ADCON0)

| Bit | Symbol | Bit Name                  | Function                | R/W |
|-----|--------|---------------------------|-------------------------|-----|
| b0  | ADST   | A/D conversion start flag | 1: Start A/D conversion | R/W |

(2) Wait until A/D conversion is completed.

(3) Read A/D conversion result in AN0.



# 4.7 A/D Key Determination

Flowchart



Judge A/D value determination flag.

Clear A/D value determination flag.

Clear loop counter.

Judge whether all key codes have been checked.

Judge whether the A/D determination value is larger than table value.

Increment loop counter.

Judges whether the current key code matches the last key code.

Determine key code.

Update last key code.



# 5. Sample Program

A sample program can be downloaded from the Renesas Technology website. To download, click "Application Notes" in the left-hand side menu of the R8C Family page.

## 6. Reference Documents

Hardware Manual R8C/35C Group Hardware Manual Rev.0.10 The latest version can be downloaded from the Renesas Technology website.

Technical Update/Technical News The latest information can be downloaded from the Renesas Technology website.



# Website and Support

Renesas Technology website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry csc@renesas.com

| REVISION HISTORY | R8C/35C Group |
|------------------|---------------|
|                  | A/D Key Read  |

| Rov   | Date         |   | Description          |  |  |
|-------|--------------|---|----------------------|--|--|
| itev. | Nev. Dale    |   | Summary              |  |  |
| 1.00  | Oct 22, 2009 | - | First Edition issued |  |  |
|       |              |   |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners



#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
   You should not use the products or the technology described in this document for the purpose of military
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com )
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2009. Renesas Technology Corp., All rights reserved. Printed in Japan.