

# R8C/27 Group and R8C/33C Group

Differences between R8C/27 Group and R8C/33C Group

REJ05B1239-0100 Rev.1.00 July 20, 2010

### 1. Abstract

This document is reference material for identifying differences between the R8C/27 Group and R8C/33C Group.

### 2. Introduction

This document applies to the following microcomputers (MCUs):

• MCUs: R8C/27 Group and R8C/33C Group

# 3. R8C/33C Group Replaces R8C/27 Group

Since the R8C/33C Group is an upward compatible product of the R8C/27 Group, replacing the R8C/27 Group with the R8C/33C Group is easy. For more details, refer to 4. Group Differences and the hardware user's manual.

# 3.1 Upward Compatibility of Functions

Additional functions for the R8C/33C Group are as follows:

- (1) Add detection level selections to voltage detection 0 and voltage detection 1.
- (2) Add a data transfer controller (DTC).
- (3) Add a low-speed on-chip oscillator for the watchdog timer.
- (4) Add event input control to timer RA.
- (5) Add A/D trigger generation to timer RC.
- (6) Add one channel of the serial interface (UART2) with clock synchronous serial I/O mode, clock asynchronous serial I/O mode (UART mode), special mode (I<sup>2</sup>C mode), and multiprocessor communication function.
- (7) Add bus collision detection to the hardware LIN during Synch Break transmission.
- (8) Add repeat mode 1, single sweep mode, and repeat sweep mode to A/D converter operating mode. Add timer RC and an external trigger for the A/D conversion start conditions of repeat mode 0. Add AD1 to AD7 to the storage registers for the A/D conversion results.
- (9) Add a D/A converter.
- (10) Add comparator B.
- (11) Add a data protect function and background operation (BGO) function to the flash memory. Add two blocks of data flash.

# 4. Group Differences

# 4.1 Function and Specification Differences

Table 4.1 to Table 4.7 list differences in the functions and specifications. For more details regarding pin function differences, refer to 4.2 Pin Function Differences.

Table 4.1 Function and Specification Differences (1) (1)

|                            | Item                | R8C/27 Group                                                                                                                                                                                                                                                                                                                                     | R8C/33C Group                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory                     | ROM/RAM             | • 8 KB/512 B<br>•16 KB/1 KB<br>• 24 KB/1.5 KB<br>• 32 KB/1.5 KB                                                                                                                                                                                                                                                                                  | • 4 KB/512 B<br>• 8 KB/1 KB<br>• 16 KB/1.5 KB<br>• 24 KB/2 KB<br>• 32 KB/2.5 KB                                                                                                                                                                                                                                                                                                                             |
| Reset                      |                     | Reset source determination function: Not included     CPU clock after reset: low-speed on-chip oscillator divided by 8     Flash memory start time of reset sequence: 14 cycles of CPU clock                                                                                                                                                     | Reset source determination function: Included     CPU clock after reset: low-speed on-chip oscillator no division     Flash memory start time of reset sequence: 148 cycles of CPU clock                                                                                                                                                                                                                    |
| Voltage detection circuits | Voltage detection 0 | Voltage monitor 0: Included (2)     Detection voltage cannot be selected.     Digital filter function: Included (digital filter can be selected as included or not included)                                                                                                                                                                     | <ul> <li>Voltage monitor 0: Included</li> <li>Detection voltage can be selected<br/>(four levels).</li> <li>Digital filter function: Not included</li> </ul>                                                                                                                                                                                                                                                |
|                            | Voltage detection 1 | <ul> <li>Detection voltage cannot be selected.</li> <li>Detection edge cannot be selected.</li> <li>Digital filter sampling time: (fOCO-S divided by n) x 4 n: 1, 2, 4, 8</li> <li>Voltage monitor 1 reset: Included</li> <li>Voltage monitor 1 interrupt: Included (2) (non-maskable interrupt fixed)</li> <li>Monitor: Included (2)</li> </ul> | <ul> <li>Detection voltage can be selected (16 levels).</li> <li>Detection edge can be selected (one edge or both edges).</li> <li>Digital filter sampling time: (fOCO-S divided by n) x 2 n: 1, 2, 4, 8</li> <li>Voltage monitor 1 reset: Not included</li> <li>Voltage monitor 1 interrupt: Included (non-maskable interrupt or maskable interrupt can be selected)</li> <li>Monitor: Included</li> </ul> |
|                            | Voltage detection 2 | <ul> <li>Detection edge cannot be selected.</li> <li>Digital filter sampling time: (fOCO-S divided by n) x 4 n: 1, 2, 4, 8</li> <li>Voltage monitor 2 reset: Included</li> <li>Voltage monitor 2 interrupt: Included (non-maskable interrupt fixed)</li> </ul>                                                                                   | <ul> <li>Detection edge can be selected (one edge or both edges).</li> <li>Digital filter sampling time: (fOCO-S divided by n) x 2 n: 1, 2, 4, 8</li> <li>Voltage monitor 2 reset: Not included</li> <li>Voltage monitor 2 interrupt: Included (non-maskable interrupt or maskable interrupt can be selected.)</li> </ul>                                                                                   |

- 1. Refer to the hardware user's manual for details and electrical characteristics.
- 2. This only applies to the N and D versions in the R8C/27 Group.

Table 4.2 Function and Specification Differences (2) (1)

| Item                          | R8C/27 Group                                                                                                                                                                                                                                                                                                                                                                  | R8C/33C Group                                                                                                                                                                                                                                                                                                               |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O ports                     | <ul> <li>I/O ports: 25</li> <li>Input ports: 3</li> <li>Input threshold value cannot be selected.</li> <li>Ports for LED drive: 8 (2)</li> <li>Port input function cannot be selected.</li> </ul>                                                                                                                                                                             | Input port: 27 Input port: 1 Input threshold value can be selected. High current drive ports: 27 Port input function can be selected (selectable dependent/not dependent on the direction register).                                                                                                                        |
| Clock generation circuits     | <ul> <li>XCIN clock oscillation circuit can be used. (2)</li> <li>Clock source for fOCO128 depends on the FRA01 bit.</li> <li>fC cannot be selected as the peripheral function clock.</li> <li>Low-speed on-chip oscillator for watchdog timer: Not included</li> <li>XIN-XOUT drive capacity can be selected.</li> <li>XCIN-XCOUT drive capacity can be selected.</li> </ul> | XCIN clock oscillation circuit can be used.     Clock source for fOCO128 depends on the FRA03 bit.     fC can be selected as the peripheral function clock.     Low-speed on-chip oscillator for watchdog timer: Included     XIN-XOUT drive capacity cannot be selected.     XCIN-XCOUT drive capacity cannot be selected. |
| High-speed on-chip oscillator | <ul> <li>No correction value for 32 MHz</li> <li>Frequency correction data for all supply voltage ranges: Included</li> <li>Divide-by-2 or divide-by-3 for high-speed on-chip oscillator clock division ratio cannot be selected. (3)</li> </ul>                                                                                                                              | <ul> <li>Correction value for 32 MHz</li> <li>Frequency correction data for all supply voltage ranges: Not included</li> <li>Divide-by-2 or divide-by-3 for high-speed on-chip oscillator clock division ratio can be selected.</li> </ul>                                                                                  |
| Interrupts                    | Interrupt sources: 24 (2)  External interrupt inputs: 7 (INT x 3, key input x 4)                                                                                                                                                                                                                                                                                              | Interrupt sources: 32     External interrupt inputs: 7     (INT x 3, key input x 4)                                                                                                                                                                                                                                         |
| Watchdog timer                | <ul> <li>Underflow period cannot be selected</li> <li>Refresh acknowledgement period cannot be selected.</li> <li>15 bits x 1 channel</li> </ul>                                                                                                                                                                                                                              | <ul> <li>Underflow period can be selected (four steps).</li> <li>Refresh acknowledgement period can be selected (four steps).</li> <li>14 bits x 1 channel</li> </ul>                                                                                                                                                       |
| DTC                           | Not included                                                                                                                                                                                                                                                                                                                                                                  | Included                                                                                                                                                                                                                                                                                                                    |

- 1. Refer to the hardware user's manual for details and electrical characteristics.
- 2. These only apply to the N and D versions in the R8C/27 Group.
- 3. This only applies to the K version in the R8C/27 Group.

Table 4.3 Function and Specification Differences (3) (1)

| Item                                |                          | R8C/27 Group                                                                                                                                            | R8C/33C Group                                                                                                                                                                                     |
|-------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer RA                            | Count source             | • fC32 can be selected. (2)<br>• fC cannot be selected.                                                                                                 | fC32 can be selected.     fC can be selected.                                                                                                                                                     |
| Timer IVA                           | -                        | Event input control function: Not included                                                                                                              | Event input control function: Included                                                                                                                                                            |
|                                     | Count source             | fOCO-F cannot be selected.                                                                                                                              | fOCO-F can be selected.                                                                                                                                                                           |
|                                     | _                        | Module operation enable bit (MSTTRC bit): Not included                                                                                                  | Module operation enable bit (MSTTRC bit): Included                                                                                                                                                |
| Timer RC                            | Output compare function  | TRCGRC register cannot be used to control TRCIOA pin output. TRCGRD register cannot be used to control TRCIOB pin output. A/D trigger is not generated. | <ul> <li>TRCGRC register can be used to control TRCIOA pin output.</li> <li>TRCGRD register can be used to control TRCIOB pin output.</li> <li>A/D trigger generation can be selected.</li> </ul> |
|                                     | PWM mode                 | Use shared bit to set active level/initial output.  A/D trigger is not generated.                                                                       | <ul> <li>Use each bit to set active level/initial output.</li> <li>A/D trigger generation can be selected.</li> </ul>                                                                             |
|                                     | PWM2 mode                | A/D trigger is not generated.                                                                                                                           | A/D trigger generation can be selected.                                                                                                                                                           |
| Timer RE (real-<br>time clock mode) | 1                        | Included (2)                                                                                                                                            | Included                                                                                                                                                                                          |
|                                     | TREO pin output function | Either f2, f4, or f8 is output.                                                                                                                         | Either f2, fC, f4, f8, or 1 Hz is output.                                                                                                                                                         |
| Timer RE                            | Count source             | fC4 can be selected. (2)                                                                                                                                | fC4 can be selected.                                                                                                                                                                              |
| (output compare mode)               | TREO pin output function | Either f2, f4, or f8 is output.                                                                                                                         | Either f2, fC, f4, f8, or compare output is output.                                                                                                                                               |

- 1. Refer to the hardware user's manual for details and electrical characteristics.
- 2. These only apply to the N and D versions in the R8C/27 Group.

Table 4.4 Function and Specification Differences (4) (1)

| Item                                                                       |       | R8C/27 Group                                                                                                                                    | R8C/33C Group                                                                                                                                                               |
|----------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial interface (UART0) Count source                                      |       | fC cannot be selected.                                                                                                                          | fC can be selected.                                                                                                                                                         |
| Serial interface (UART1) Count source                                      |       | fC cannot be selected.                                                                                                                          | fC can be selected.                                                                                                                                                         |
| Serial interface (U.                                                       | ART2) | Not included                                                                                                                                    | Included                                                                                                                                                                    |
| Clock synchronous serial interface (synchronous serial communication unit) |       | Module operation enable bit (MSTIIC bit): Not included     Transfer data length: 8 bits fixed     Transmit/receive data register length: 8 bits | Module operation enable bit (MSTIIC bit): Included     Transfer data length: 8 bits to 16 bits can be selected.     Transmit/receive data register length: 16 bits          |
| Clock synchronous serial interface<br>(I <sup>2</sup> C-bus interface)     |       | Module operation enable bit (MSTIIC bit): Not included     Double or half transfer cannot be selected.     SDA digital delay: Not included      | <ul> <li>Module operation enable bit (MSTIIC bit): Included</li> <li>Double or half transfer can be selected.</li> <li>SDA digital delay: Included (three steps)</li> </ul> |
| Hardware LIN                                                               |       | Bus collision during Sync Break transmission cannot be detected.                                                                                | Bus collision during Sync Break transmission can be detected (enable/disable can be switched).                                                                              |

Refer to the hardware user's manual for details and electrical characteristics.

Table 4.5 Function and Specification Differences (5) (1)

|                  | Item                                         | R8C/27 Group                                 | R8C/33C Group                                                                                                                         |
|------------------|----------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|                  | Operating modes                              | One-shot mode Repeat mode                    | <ul> <li>One-shot mode</li> <li>Repeat mode 0</li> <li>Repeat mode 1</li> <li>Single sweep mode</li> <li>Repeat sweep mode</li> </ul> |
|                  | A/D conversion start conditions              | Software trigger                             | Software trigger     Timer RC     External trigger                                                                                    |
| A/D<br>converter | Registers for storing A/D conversion results | One                                          | Eight                                                                                                                                 |
|                  | Operating clocks (φAD)                       | • f1, f2, f4, and fOCO-F                     | • fAD, fAD divided by 2, fAD<br>divided by 4, fAD divided by 8<br>(fAD = f1 or fOCO-F)                                                |
|                  | Conversion rate (2)                          | 33 φAD cycles                                | Minimum 44 φAD cycles                                                                                                                 |
|                  | Sample and hold function                     | Included or not included:<br>Can be selected | Included or not included:<br>Cannot be selected (fixed as included)                                                                   |
|                  | On-chip reference voltage                    | Not included                                 | Included                                                                                                                              |
| D/A Converter    |                                              | Not included                                 | Included                                                                                                                              |
| Comparator B     |                                              | Not included                                 | Included                                                                                                                              |

- 1. Refer to the hardware user's manual for details and electrical characteristics.
- 2. The conversion rate is based on the conditions of one-shot mode, 10-bit resolution, and the sample and hold function.

Table 4.6 Function and Specification Differences (6) (1)

| Item R8C/27 Group |                                                           | R8C/33C Group                                                                  |
|-------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|
|                   | Program ROM size is 8 KB or 16 KB                         | Program ROM size is 2 KB, 4 KB, or 8                                           |
|                   | per block.                                                | KB per block.                                                                  |
|                   | <ul> <li>Data flash area: 1 KB × 2 blocks</li> </ul>      | Data flash area: 1 KB × 4 blocks                                               |
|                   | Data protect function: Not included                       | Data protect function: Included                                                |
|                   | BGO function: Not included                                | BGO function: Included                                                         |
|                   | Erase/write error interrupt: Not                          | Erase/write error interrupt: Included                                          |
|                   | included                                                  | Flash access error interrupt: Included                                         |
|                   | Flash access error interrupt : Not                        | Flash ready status interrupt: Included                                         |
|                   | included                                                  | Rewrite control program in EW0                                                 |
|                   | Flash ready status interrupt: Not                         | mode can be executed in program                                                |
|                   | included                                                  | ROM area when data flash area is                                               |
|                   | Rewrite control program in EW0 mode                       | rewritten.                                                                     |
|                   | is executed in areas other than flash                     | Mode after program or erase in EW0                                             |
|                   | memory.                                                   | mode: Read array mode                                                          |
|                   | •Mode after program or erase in EW0                       | Rewrite control for program ROM area:                                          |
|                   | mode: Read status register mode                           | Each block can be controlled by the                                            |
| Flash memory      | Rewrite control for program ROM area:                     | lock bit disable select bit (FMR13) and                                        |
|                   | Each block can be controlled by the                       | software command.                                                              |
|                   | rewrite disable bits (FMR15 and FMR16) in blocks 0 and 1. | Rewrite control for data flash area:     Each block can be controlled by block |
|                   | Rewrite control for data flash area:                      | A, block B, block C, and block D rewrite                                       |
|                   | Individual blocks cannot be controlled.                   | disable bits (FMR14, FMR15, FMR16,                                             |
|                   | CPU clock limit in EW0 mode: 5 MHz                        | and FMR17).                                                                    |
|                   | or below                                                  | CPU clock limit in EW0 mode: 20 MHz                                            |
|                   | Program suspend function: Included                        | or below                                                                       |
|                   | Read status register command:                             | Program suspend function: Not                                                  |
|                   | Included                                                  | included                                                                       |
|                   | Lock bit program command: Not                             | Read status register command: Not                                              |
|                   | included                                                  | included                                                                       |
|                   | Read lock bit status command: Not                         | Lock bit program command: Included                                             |
|                   | included                                                  | Read lock bit status command:                                                  |
|                   | Block blank check command: Not                            | Included                                                                       |
|                   | included                                                  | Block blank check command: Included                                            |

1. Refer to the hardware user's manual for details and electrical characteristics.

Table 4.7 Function and Specification Differences (7) (1)

| Item                    | R8C/27 Group                                                                                                                                                                                                                                                                               | R8C/33C Group                                                                                                                                                                                                                         |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage          | <ul> <li>VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz) (2)</li> <li>VCC = 3.0 to 5.5 V (f(XIN) = 16 MHz) (3)</li> <li>VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz)</li> <li>VCC = 2.2 to 5.5 V (f(XIN) = 5 MHz) (4)</li> </ul>                                                                              | <ul> <li>VCC = 2.7 to 5.5 V (f(XIN) = 20 MHz)</li> <li>VCC = 1.8 to 5.5 V (f(XIN) = 5 MHz)</li> <li>VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz)</li> </ul>                                                                                   |
| Low current consumption | <ul> <li>Typical 10 mA (4)         (VCC = 5 V, f(XIN) = 20 MHz)</li> <li>Typical 6 mA (4)         (VCC = 3 V, f(XIN) = 10 MHz)</li> <li>Typical 2.0 μA (4)         (VCC = 3 V, wait mode)         (f(XCIN) = 32 kHz)</li> <li>Typical 0.7 μA (4)         (VCC = 3 V, stop mode)</li> </ul> | <ul> <li>Typical 6.5 mA (VCC = 5 V, f(XIN) = 20 MHz)</li> <li>Typical 3.5 mA (VCC = 3 V, f(XIN) = 10 MHz)</li> <li>Typical 3.5 μA (VCC = 3 V, wait mode) (f(XCIN) = 32 kHz)</li> <li>Typical 2.0 μA (VCC = 3 V, stop mode)</li> </ul> |

- 1. Refer to the hardware user's manual for details and electrical characteristics.
- 2. This applies to all versions except for the K version in the R8C/27 Group.
- 3. This only applies to the K version in the R8C/27 Group.
- 4. These only apply to the N and D versions in the R8C/27 Group.

# 4.2 Pin Function Differences

Table 4.8 lists pin function differences.

**Table 4.8** Pin Function Differences

| Pin Name | R8C/27 Group        | R8C/33C Group                |
|----------|---------------------|------------------------------|
| XCIN     | P4_6 <sup>(1)</sup> | P4_6                         |
| XCOUT    | P4_7 <sup>(1)</sup> | P4_7                         |
| ĪNT1     | P1_7, P1_5, P3_6    | P1_7, P1_5, P2_0             |
| TRCCLK   | P3_3                | P3_3, P1_4                   |
| TRCTRG   | P1_1                | P1_1, P0_2, P0_1, P0_0       |
| TRCIOA   | P1_1                | P1_1, P0_2, P0_1, P0_0       |
| TRCIOB   | P1_2                | P1_2, P2_0, P0_5, P0_4, P0_3 |
| TRCIOC   | P3_4, P5_3          | P3_4, P2_1, P1_3, P0_7       |
| TRCIOD   | P3_5, P5_4          | P3_5, P2_2, P1_0, P0_6       |
| CLK1     | P0_5                | P0_3                         |
| RXD1     | P4_5, P3_7, P3_6    | P0_2                         |
| TXD1     | P3_7, P3_6, P0_0    | P0_1                         |
| CLK2     | _                   | P3_5                         |
| RXD2     | _                   | P4_5, P3_7, P3_4             |
| TXD2     | _                   | P3_7, P3_4                   |
| CTS2     | _                   | P3_3                         |
| RTS2     | _                   | P3_3                         |
| SCL2     | _                   | P4_5, P3_7, P3_4             |
| SDA2     | _                   | P3_7, P3_4                   |
| SDA      | P3_4                | P3_7                         |
| SSI      | P3_3, P1_6          | P3_4                         |
| SCS      | P3_4                | P3_3                         |
| ADTRG    | _                   | P4_5                         |
| DA0      | _                   | P0_6                         |
| DA1      | _                   | P0_7                         |
| IVCMP1   | _                   | P1_7                         |
| IVCMP3   | _                   | P3_3                         |
| IVREF1   | _                   | P1_6                         |
| IVREF3   | _                   | P3_4                         |

Note:

1. These only apply to the N and D versions in the R8C/27 Group.

# 4.3 SFR Differences

Table 4.9 to Table 4.13 list differences in the SFRs.

Table 4.9 SFR Differences (1)

| R8C/27 Group | R8C/33C Group | Remarks                                                                                                                                                                                                                               |
|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _            | RSTFR         |                                                                                                                                                                                                                                       |
| _            | CMPA          |                                                                                                                                                                                                                                       |
| _            | VCAC          |                                                                                                                                                                                                                                       |
| VCA1         | VCA1          | Allocation addresses are different.                                                                                                                                                                                                   |
| VCA2         | VCA2          | Bit 5 added <sup>(1)</sup> Allocation addresses are different.                                                                                                                                                                        |
| _            | VD1LS         |                                                                                                                                                                                                                                       |
| VW0C         | VW0C          | <ul><li>Reset values are different.</li><li>Bits 1 and 4 to 7 deleted</li></ul>                                                                                                                                                       |
| VW1C         | VW1C          | <ul> <li>Reset values are different.</li> <li>Bits 2 and 3 added <sup>(1)</sup></li> <li>Bit 6 deleted</li> <li>Allocation addresses are different.</li> </ul>                                                                        |
| VW2C         | VW2C          | <ul><li>Reset values are different.</li><li>Bit 6 deleted and allocation addresses are different.</li></ul>                                                                                                                           |
| _            | P2            |                                                                                                                                                                                                                                       |
| _            | PD2           |                                                                                                                                                                                                                                       |
| P3           | P3            | Bit 6 deleted                                                                                                                                                                                                                         |
| PD3          | PD3           | Bit 6 deleted                                                                                                                                                                                                                         |
| PD4          | PD4           | Bits 6 and 7 added                                                                                                                                                                                                                    |
| P5           | _             |                                                                                                                                                                                                                                       |
| PD5          | _             |                                                                                                                                                                                                                                       |
| PINSR1       | _             |                                                                                                                                                                                                                                       |
| PINSR2       | _             | Bit 6 moved to bit 0 in TRBRCSR register.                                                                                                                                                                                             |
| PINSR3       | _             | <ul> <li>Bit 3 moved to bits 0 to 2 in TRCPSR1 register and functions added</li> <li>Bit 4 moved to bits 4 to 6 in TRCPSR1 register and functions added</li> </ul>                                                                    |
| PMR          | _             | <ul> <li>Bit 0 moved to bits 1 to 3 in INTSR register and functions added</li> <li>Functions in bits 3, 4, and 6 deleted</li> <li>Bit 5 moved to bit 0 in U1SR register</li> <li>Bit 7 moved to bit 0 in SSUIICSR register</li> </ul> |
| _            | TRASR         |                                                                                                                                                                                                                                       |
| _            | TRBRCSR       |                                                                                                                                                                                                                                       |
|              | TRCPSR0       |                                                                                                                                                                                                                                       |
|              | TRCPSR1       |                                                                                                                                                                                                                                       |
| _            | U0SR          |                                                                                                                                                                                                                                       |
| _            | U1SR          |                                                                                                                                                                                                                                       |
| _            | U2SR0         |                                                                                                                                                                                                                                       |
| _            | U2SR1         |                                                                                                                                                                                                                                       |
| _            | SSUIICSR      |                                                                                                                                                                                                                                       |
| _            | INTSR         |                                                                                                                                                                                                                                       |
| _            | PINSR         |                                                                                                                                                                                                                                       |

Note:

1. These only apply to the J and K versions in the R8C/27 Group.

Table 4.10 SFR Differences (2)

| R8C/27 Group         | R8C/33C Group | Remarks                                                                                                                                             |
|----------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| PUR0                 | PUR0          | Bit 4 added and allocation addresses are different.                                                                                                 |
| PUR1                 | PUR1          | <ul><li>Functions in bit 1 added and bits 2 and 3 deleted</li><li>Allocation addresses are different.</li></ul>                                     |
| P1DRR <sup>(1)</sup> | P1DRR         | Allocation addresses are different.                                                                                                                 |
| _                    | P2DRR         |                                                                                                                                                     |
| _                    | DRR0          |                                                                                                                                                     |
| _                    | DRR1          |                                                                                                                                                     |
| _                    | VLT0          |                                                                                                                                                     |
| _                    | VLT1          |                                                                                                                                                     |
| СМО                  | СМО           | <ul><li>Reset values are different.</li><li>Functions in bits 3 and 4 changed and bit 7 added</li></ul>                                             |
| CM1                  | CM1           | Bit 5 deleted                                                                                                                                       |
| -                    | CM3           |                                                                                                                                                     |
| CPSRF (1)            | CPSRF         |                                                                                                                                                     |
| FRA0                 | FRA0          | Bit 3 added                                                                                                                                         |
| _                    | FRA3          |                                                                                                                                                     |
| FRA4 <sup>(1)</sup>  | FRA4          | Functions are different.                                                                                                                            |
| _                    | FRA5          |                                                                                                                                                     |
| FRA6 <sup>(1)</sup>  | FRA6          | Functions are different.                                                                                                                            |
| FRA7 <sup>(1)</sup>  | FRA7          | Functions and allocation addresses are different.                                                                                                   |
| PRCR                 | PRCR          | Functions in bits 0 and 3 changed                                                                                                                   |
| _                    | FMRDYIC       |                                                                                                                                                     |
| _                    | S2TIC         |                                                                                                                                                     |
| _                    | S2RIC         |                                                                                                                                                     |
| _                    | U2BCNIC       |                                                                                                                                                     |
| _                    | VCMP1IC       |                                                                                                                                                     |
| _                    | VCMP2IC       |                                                                                                                                                     |
| INTEN                | INTEN         | Allocation addresses are different.                                                                                                                 |
| INTF                 | INTF          | Allocation addresses are different.                                                                                                                 |
| KIEN                 | KIEN          | Allocation addresses are different.                                                                                                                 |
| AIER                 | AIER0         | <ul> <li>Register name changed and allocation addresses are<br/>different.</li> <li>Functions in bit 1 moved to bit 0 in AIER1 register.</li> </ul> |
| _                    | AIER1         |                                                                                                                                                     |
| RMAD0                | RMAD0         | Allocation addresses and reset values are different.                                                                                                |
| RMAD1                | RMAD1         | Allocation addresses and reset values are different.                                                                                                |
| WDC                  | WDTC          | <ul><li>Reset values are different.</li><li>Register name changed and bit 5 added</li></ul>                                                         |

1. These only apply to the N and D versions in the R8C/27 Group.

Table 4.11 SFR Differences (3)

| R8C/27 Group | R8C/33C Group | Remarks                                                                                                          |
|--------------|---------------|------------------------------------------------------------------------------------------------------------------|
| _            | DTCTL         |                                                                                                                  |
| _            | DTCEN0        |                                                                                                                  |
| _            | DTCEN1        |                                                                                                                  |
| _            | DTCEN2        |                                                                                                                  |
| _            | DTCEN3        |                                                                                                                  |
| _            | DTCEN5        |                                                                                                                  |
| _            | DTCEN6        |                                                                                                                  |
| _            | DTCD0         |                                                                                                                  |
| _            | DTCD1         |                                                                                                                  |
| _            | DTCD2         |                                                                                                                  |
| _            | DTCD3         |                                                                                                                  |
| _            | DTCD4         |                                                                                                                  |
| _            | DTCD5         |                                                                                                                  |
| _            | DTCD6         |                                                                                                                  |
| _            | DTCD7         |                                                                                                                  |
| _            | DTCD8         |                                                                                                                  |
| _            | DTCD9         |                                                                                                                  |
| _            | DTCD10        |                                                                                                                  |
| _            | DTCD11        |                                                                                                                  |
| _            | DTCD12        |                                                                                                                  |
| _            | DTCD13        |                                                                                                                  |
| _            | DTCD14        |                                                                                                                  |
| _            | DTCD15        |                                                                                                                  |
| _            | DTCD16        |                                                                                                                  |
| _            | DTCD17        |                                                                                                                  |
| _            | DTCD18        |                                                                                                                  |
| _            | DTCD19        |                                                                                                                  |
| _            | DTCD20        |                                                                                                                  |
| _            | DTCD21        |                                                                                                                  |
| _            | DTCD22        |                                                                                                                  |
| _            | DTCD23        |                                                                                                                  |
| TRAIOC       | TRAIOC        | <ul><li>Functions in bit 3 changed</li><li>Functions in bit 3 moved to bits 0 and 1 in TRASR register,</li></ul> |
|              |               | and bits 1 to 3 in INTSR register  • Bits 6 and 7 added                                                          |
| TRAMR        | TRAMR         | Functions added to bits 4 to 6                                                                                   |
| _            | MSTCR         |                                                                                                                  |
| TRCCR1       | TRCCR1        | Functions added to bits 4 to 6                                                                                   |
| TRCIOR1      | TRCIOR1       | Bits 3 and 7 added                                                                                               |
| TRCCR2       | TRCCR2        | Bits 0 to 2 added                                                                                                |
|              | TRCADCR       |                                                                                                                  |
| TREHR (1)    | TREHR         |                                                                                                                  |
| TREWK (1)    | TREWK         |                                                                                                                  |
| TRECSR       | TRECSR        | Bit 4 added and functions added to bits 5 and 6                                                                  |

1. These only apply to the N and D versions in the R8C/27 Group.

Table 4.12 SFR Differences (4)

| R8C/27 Group | R8C/33C Group | Remarks                                                                                                                                                             |
|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| U0C0         | U0C0          | Functions added to bits 0 and 1                                                                                                                                     |
| U1MR         | U1MR          | Allocation addresses are different.                                                                                                                                 |
| U1BRG        | U1BRG         | Allocation addresses are different.                                                                                                                                 |
| U1TB         | U1TB          | Allocation addresses are different.                                                                                                                                 |
| U1C0         | U1C0          | Allocation addresses are different and functions added to bits 0 and 1.                                                                                             |
| U1C1         | U1C1          | Allocation addresses are different.                                                                                                                                 |
| U1RB         | U1RB          | Allocation addresses are different.                                                                                                                                 |
| _            | U2MR          |                                                                                                                                                                     |
| _            | U2BRG         |                                                                                                                                                                     |
| _            | U2TB          |                                                                                                                                                                     |
| _            | U2C0          |                                                                                                                                                                     |
| _            | U2C1          |                                                                                                                                                                     |
| _            | U2RB          |                                                                                                                                                                     |
| _            | URXDF         |                                                                                                                                                                     |
| _            | U2SMR         |                                                                                                                                                                     |
| _            | U2SMR2        |                                                                                                                                                                     |
| _            | U2SMR3        |                                                                                                                                                                     |
| _            | U2SMR4        |                                                                                                                                                                     |
| _            | U2SMR5        |                                                                                                                                                                     |
| _            | SSBR          |                                                                                                                                                                     |
| SSTDR/ICDRT  | SSTDR/ICDRT   | SSTDR register sizes and allocation addresses are different.                                                                                                        |
| _            | SSTDRH        | 7                                                                                                                                                                   |
| SSRDR/ICDRR  | SSRDR/ICDRR   | SSRDR register sizes and allocation addresses are different.                                                                                                        |
| _            | SSRDRH        | 7                                                                                                                                                                   |
| SSCRH/ICCR1  | SSCRH/ICCR1   | Allocation addresses are different.                                                                                                                                 |
| SSCRL/ICCR2  | SSCRL/ICCR2   | Allocation addresses are different.                                                                                                                                 |
| SSMR/ICMR    | SSMR/ICMR     | <ul> <li>Reset values are different (only for SSMR register).</li> <li>Allocation addresses are different.</li> <li>Bit 3 added (only for SSMR register)</li> </ul> |
| SSMR2/SAR    | SSMR2/SAR     | Allocation addresses are different.                                                                                                                                 |
| SSER/ICIER   | SSER/ICIER    | Allocation addresses are different.                                                                                                                                 |
| SSSR/ICSR    | SSSR/ICSR     | Allocation addresses are different.                                                                                                                                 |
| _            | LINCR2        |                                                                                                                                                                     |
|              | •             |                                                                                                                                                                     |

Table 4.13 SFR Differences (5)

| R8C/27 Group | R8C/33C Group | Remarks                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _            | OCVREFCR      |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AD           | AD0           | Register name changed                                                                                                                                                                                                                                                                                                                                                                                                 |
| _            | AD1           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD2           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD3           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD4           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD5           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD6           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | AD7           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | ADMOD         |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | ADINSEL       |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ADCON0       | ADCON0        | <ul> <li>Functions in bits 0 to 2 moved to bits 0 to 2 in ADINSEL register</li> <li>Functions in bit 3 moved to bits 3 to 5 in ADMOD register and functions added</li> <li>Functions in bit 4 moved to bits 6 and 7 in ADINSEL register and functions added</li> <li>Functions in bit 6 moved to bit 0</li> <li>Functions in bit 7 moved to bits 0 to 2 in ADMOD register and functions added</li> </ul>              |
| ADCON1       | ADCON1        | <ul> <li>Bit 0 added</li> <li>Functions in bit 3 moved to bit 4</li> <li>Functions in bit 4 moved to bits 0 to 2 in ADMOD register and functions added</li> <li>Bit 5 symbol names changed</li> <li>Bits 6 and 7 added</li> </ul>                                                                                                                                                                                     |
| ADCON2       | _             |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | DA0           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | DA1           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | DACON         |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | INTCMP        |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _            | FST           |                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FMR0         | FMR0          | <ul> <li>Reset values are different.</li> <li>Functions in bit 0 moved to bit 7 in FST register</li> <li>Functions in bit 2 changed</li> <li>Bits 4 and 5 added</li> <li>Functions in bit 6 moved to bit 4 in FST register</li> <li>Functions in bit 6 changed</li> <li>Functions in bit 7 moved to bit 5 in FST register</li> <li>Functions in bit 7 changed</li> <li>Allocation addresses are different.</li> </ul> |
| FMR1         | FMR1          | <ul> <li>Functions in bit 1 moved to bit 2 in FMR0 register</li> <li>Bits 3, 4, and 7 added</li> <li>Functions in bits 5 and 6 changed</li> </ul>                                                                                                                                                                                                                                                                     |
| FMR4         | FMR2          | <ul><li>Functions in bits 0 and 2 changed</li><li>Bits 3, 4, and 6 deleted</li></ul>                                                                                                                                                                                                                                                                                                                                  |

Table 4.14 Option Function Select Area Differences (1)

| R8C/27 Group | R8C/33C Group | Remarks                                                                          |
|--------------|---------------|----------------------------------------------------------------------------------|
| OFS          | OFS           | Bit 4 added and functions in bit 5 changed     Functions in bit 5 moved to bit 6 |
| _            | OFS2          |                                                                                  |

1. The option function select area is allocated in the flash memory, not in the SFRs.

# 4.4 Interrupt Vector Differences

Table 4.15 lists differences in the fixed vector table and Table 4.16 lists differences in the relocatable vector table.

Table 4.15 Differences in Fixed Vector Table

| Vector addresses     | Interrupt Source of        | Interrupt Source of        |
|----------------------|----------------------------|----------------------------|
| Addresses (L) to (H) | R8C/27 Group               | R8C/33C Group              |
| 0FFF0h to 0FFF3h     | Watchdog timer             | Watchdog timer             |
|                      | Oscillation stop detection | Oscillation stop detection |
|                      | Voltage monitor 1 (1)      | Voltage monitor 1          |
|                      | Voltage monitor 2          | Voltage monitor 2          |

#### Note:

1. This only applies to the N and D versions in the R8C/27 Group.

Table 4.16 Relocatable Vector Table Differences

| Software Interrupt | Interrupt Source of | Interrupt Source of           |
|--------------------|---------------------|-------------------------------|
| Number             | R8C/27 Group        | R8C/33C Group                 |
| 1                  | _                   | Flash memory ready            |
| 11                 | _                   | UART2 transmit/NACK2          |
| 12                 | _                   | UART2 receive/ACK2            |
| 30                 | <del>-</del>        | UART2 bus collision detection |
| 50                 | <del>-</del>        | Voltage monitor 1             |
| 51                 |                     | Voltage monitor 2             |

# 5. Reference Documents

R8C/27 Group User's Manual: Hardware Rev.2.10 R8C/33C Group User's Manual: Hardware Rev.1.00

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry

| Revision History | R8C/27 Group and R8C/33C Group                     |
|------------------|----------------------------------------------------|
|                  | Differences between R8C/27 Group and R8C/33C Group |

| Rev.  | Date          |      | Description          |  |
|-------|---------------|------|----------------------|--|
| ixev. | v. Date       | Page | Summary              |  |
| 1.00  | July 20, 2010 | _    | First edition issued |  |
|       |               |      |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft: aerospace equipment: submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Limites State United Programs From Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tet: +952-2866-9318, Fax: +852-2866-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwar Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632
Tel: +65-627-80-3000, Fax: +65-6278-8001
Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-558-5141

© 2010 Renesas Electronics Corporation. All rights reserved.