# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Multiple-Bit Shifting

#### Introduction

This application note describes the multiple-bit shift function, which is one enhancement to the instruction set for the H8SX family relative to the set for the H8S.

## **Target Devices**

H8SX family

#### **Contents**

| 1. | Overview              | . 2 |
|----|-----------------------|-----|
|    |                       |     |
| 2. | Applicable Conditions | . 2 |
|    |                       |     |
| 3. | Configuration         | . 3 |
|    |                       |     |
| 4. | Sample Program        | . 4 |



#### 1. Overview

The H8SX CPU used in H8SX-family products is a 32-bit CPU having an architecture that maintains upward compatibility with the H8/300, H8/300H, and H8S CPUs, and an instruction set that has been strengthened for better CPU performance. This leads to greatly improved code efficiency relative to the earlier series. This improved code efficiency reduces the amount of space that programs take up in ROM and the number of instruction-fetching cycles in program execution.

In the H8SX CPU, instructions for bit shift operations incorporate the capability of shifting by 1, 2, 4, 8, or 16 bits. This is one way to realize programs that take up less space in ROM and requires less time for instruction fetching. This application note describes this enhancement to the instruction set, i.e., the availability of the multiple-bit shift function.

### 2. Applicable Conditions

Table 1 Applicable Conditions

| Item                  | Contents                                                              |
|-----------------------|-----------------------------------------------------------------------|
| Development tool      | High-performance Embedded Workshop Version 4.00.03                    |
| C/C++ compiler        | H8S, H8/300 Series C/C++ Compiler Version 6.01.01                     |
|                       | (from Renesas Technology Corp.)                                       |
| H8SX compiler options | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 |
|                       | -speed = (register,shift,struct,expression)                           |
| H8S compiler options  | -cpu = 2600a:24, -code = machinecode, -optimize = 1, -regparam = 3    |
|                       | -speed = (register,shift,struct,expression)                           |

Table 2 Section Settings

| Address  | Section Name | Description  |
|----------|--------------|--------------|
| H'001000 | Р            | Program area |
| H'FF2000 | В            | RAM area     |



## 3. Configuration

The earlier H8/300, H8/300H, and H8S CPUs provide bit shift instructions for only 1- and 2-bit shift operations. In contrast, the H8SX CPU has additional 2-byte-code instructions for 1-, 2-, 4-, 8-, and 16-bit shift operations and 4-byte-code instructions for up to 32-bit shift operations. For example, with the earlier H8S CPU, an 8-bit shift operation is done by repeating a 2-bit shift instruction four times. With the H8SX CPU, however, the same operation is achieved with a single 8-bit shift instruction. This is illustrated in figure 1.



Figure 1 Example: 8-Bit Shifting



## 4. Sample Program

### 4.1 Flowchart

This sample program is intended to convey an understanding of the multiple-bit shift function, one way in which the H8SX instruction set has been enhanced relative to that of the H8S. Shown below is a flowchart of the sample program, which performs right and left shift operations.





#### 4.2 Program Listing

A listing of the sample program in the C programming language is shown below. The results of compilation for the H8S CPU and H8SX CPU are given in section 4.3.

```
/* Application Note
#include
     <machine.h>
/* RAM allocation
/* Shift data
unsigned long lwSrc[8];
unsigned long lwDst[8];
                                   /* Execute data shifing*/
/************************
/* function prototype
void main ( void );
/* Vector Address
/* H'0000 : Reset
#pragma entry main(sp=0xFFC000, vect=0)
                                                 */
#pragma section
/* Main Program
void main ( void )
  unsigned char i;
  for ( i = 0; i < 8; i++ ) {
    lwSrc[i] = 0x12345678;
  }
  lwDst[0] = lwSrc[0]>>28;
                                   /* 28-bit right shift */
  lwDst[1] = lwSrc[1]>>20;
                                   /* 20-bit right shift */
  lwDst[2] = lwSrc[2]>>12;
                                   /* 12-bit right shift */
  lwDst[3] = lwSrc[3] >> 4;
                                   /* 4-bit right shift */
                                   /* 4-bit left shift */
  lwDst[4] = lwSrc[4] << 4;
                                    /* 12-bit left shift */
  lwDst[5] = lwSrc[5]<<12;</pre>
                                    /* 20-bit left shift */
  lwDst[6] = lwSrc[6] << 20;
  lwDst[7] = lwSrc[7] << 28;</pre>
                                    /* 28-bit left shift */
  while (1);
}
```



# 4.3 Results of Compilation

### 4.3.1 Results for the H8S CPU

The assembly code is shown below.

| 00000000 | main:  |                      |   | function: | main |
|----------|--------|----------------------|---|-----------|------|
| 00000000 | MOV.L  | #H'00FFC000,SP       | • |           |      |
| 00000006 | MOV.B  | #8:8,R3L             |   |           |      |
| 00000008 | SUB.L  | ER2,ER2              |   |           |      |
| 0000000A |        | #H'12345678,ER1      |   |           |      |
| 00000010 |        | "                    |   |           |      |
| 00000010 | MOV.L  | ER2,ER0              |   |           |      |
| 00000012 | SHLL.L | #2,ER0               |   |           |      |
| 00000014 | MOV.L  | ER1,@( lsrc:32,ER0)  |   |           |      |
| 0000001E | INC.L  | #1,ER2               |   |           |      |
| 00000020 | DEC.B  | R3L                  |   |           |      |
| 00000022 | BNE    | L23:8                |   |           |      |
| 00000024 | MOV.L  | # lsrc,ER2           |   |           |      |
| 0000002A |        | @ER2,ER1             |   |           |      |
| 0000002E | MOV.W  | E1,R0                |   |           |      |
| 00000030 | MOV.B  | ROH, ROL             |   |           |      |
| 00000032 | SUB.B  | ROH, ROH             |   |           |      |
| 00000034 | SUB.W  | E0,E0                |   |           |      |
| 00000036 | SHLR.L | #2,ER0               |   |           |      |
| 00000038 | SHLR.L | #2,ER0               |   |           |      |
| 000003A  | MOV.L  | # ldst,ER3           |   |           |      |
| 00000040 | MOV.L  | ERO,@ER3             |   |           |      |
| 00000044 | MOV.L  | @(4:16,ER2),ER0      |   |           |      |
| 0000004A | MOV.W  | E0,R0                |   |           |      |
| 0000004C | SUB.W  | E0,E0                |   |           |      |
| 0000004E | SHLR.L | #2,ER0               |   |           |      |
| 00000050 | SHLR.L | #2,ER0               |   |           |      |
| 00000052 | MOV.L  | ERO,@(4:16,ER3)      |   |           |      |
| 00000058 | MOV.L  | @(8:16,ER2),ER0      |   |           |      |
| 0000005E | SHLR.L | #2,ER0               |   |           |      |
| 00000060 | SHLR.L | #2,ER0               |   |           |      |
| 00000062 | SHLR.L | #2,ER0               |   |           |      |
| 00000064 | SHLR.L | #2,ER0               |   |           |      |
| 00000066 | SHLR.L | #2,ER0               |   |           |      |
| 00000068 | SHLR.L | #2,ER0               |   |           |      |
| 0000006A | MOV.L  | ER0,@(8:16,ER3)      |   |           |      |
| 00000070 | MOV.L  | @(H'000C:16,ER2),ER0 |   |           |      |
| 00000076 | SHLR.L | #2,ER0               |   |           |      |
| 00000078 | SHLR.L | #2,ER0               |   |           |      |
| 0000007A |        | ER0,@(H'000C:16,ER3) |   |           |      |
| 08000000 | MOV.L  | @(H'0010:16,ER2),ER0 |   |           |      |
| 00000086 | SHLL.L | #2,ER0               |   |           |      |
| 00000088 | SHLL.L | #2,ER0               |   |           |      |
| A8000000 | MOV.L  | ER0,@(H'0010:16,ER3) |   |           |      |



|     | 00000090    | MOV.L   | @(H'0014:16,ER2),ER0 |   |         |      |
|-----|-------------|---------|----------------------|---|---------|------|
|     | 00000096    | SHLL.L  | #2,ER0               |   |         |      |
|     | 00000098    | SHLL.L  | #2,ER0               |   |         |      |
|     | 0000009A    | SHLL.L  | #2,ER0               |   |         |      |
|     | 0000009C    | SHLL.L  | #2,ER0               |   |         |      |
|     | 0000009E    | SHLL.L  | #2,ER0               |   |         |      |
|     | 0A00000     | SHLL.L  | #2,ER0               |   |         |      |
|     | 000000A2    | MOV.L   | ER0,@(H'0014:16,ER3) |   |         |      |
|     | 000000A8    | MOV.L   | @(H'0018:16,ER2),ER0 |   |         |      |
|     | 000000AE    | MOV.W   | R0,E0                |   |         |      |
|     | 000000B0    | SUB.W   | R0,R0                |   |         |      |
|     | 000000B2    | SHLL.L  | #2,ER0               |   |         |      |
|     | 000000B4    | SHLL.L  | #2,ER0               |   |         |      |
|     | 000000B6    | MOV.L   | ER0,@(H'0018:16,ER3) |   |         |      |
|     | 000000BC    | MOV.L   | @(H'001C:16,ER2),ER1 |   |         |      |
|     | 000000C2    | MOV.W   | R1,R0                |   |         |      |
|     | 000000C4    | MOV.B   | ROL, ROH             |   |         |      |
|     | 000000C6    | SUB.B   | ROL, ROL             |   |         |      |
|     | 000000C8    | MOV.W   | R0,E0                |   |         |      |
|     | 000000CA    | SUB.B   | R0H, R0H             |   |         |      |
|     | 00000CC     | SHLL.L  | #2,ER0               |   |         |      |
|     | 000000CE    | SHLL.L  | #2,ER0               |   |         |      |
|     | 000000D0    | MOV.L   | ER0,@(H'001C:16,ER3) |   |         |      |
|     | 000000D6 L2 | 25:     |                      |   |         |      |
|     | 000000D6    | BRA     | L25:8                |   |         |      |
|     |             |         |                      |   |         |      |
| В   |             |         |                      | ; | section |      |
|     | 00000000 _1 | src:    |                      | ; | static: | lsrc |
|     | 0000000     | .RES.L  | 8                    |   |         |      |
|     | 00000020 _1 | dst:    |                      | ; | static: | ldst |
|     | 00000020    | .RES.L  | 8                    |   |         |      |
| \$V | ECT0        |         |                      | ; | section |      |
|     | 0000000     | .DATA.L | _main                |   |         |      |



#### 4.3.2 Results for the H8SX CPU

The assembly code is shown below.

```
00000000 _main:
                                                ; function: main
  0000000
                           #H'00FFC000,SP
               MOV.L
  0000006
               MOV.B
                           #8:8,R1L
  80000008
               SUB.L
                           ERO, ERO
  0000000A L23:
  A000000A
              MOV.L
                           #H'12345678:32,@( lsrc:32,ER0.L)
  00000016
               INC.L
                           #1,ER0
              DEC.B
  00000018
                           R1L
  000001A
               BNE
                           L23:8
                           # lsrc, ER1
  0000001C
              MOV.L
             MOV.L
                           @ER1,ER0
  00000022
              SHLR.L
                          #28:5,ER0
  00000026
  0000002A
              MOV.L
                           # ldst, ER2
  00000030
              MOV.L
                          ERO,@ER2
  00000034
              MOV.L
                           @(4:2,ER1),ER0
  00000038
               SHLR.L
                           #20:5,ER0
  0000003C
               MOV.L
                           ERO,@(4:2,ER2)
                           @(8:2,ER1),ER0
  00000040
               MOV.L
  00000044
               SHLR.L
                          #12:5,ER0
  00000048
              MOV.L
                           ER0,@(8:2,ER2)
  0000004C
              MOV.L
                           @(12:2,ER1),ER0
  00000050
               SHLR.L
                           #4,ER0
  00000052
               MOV.L
                           ERO,@(12:2,ER2)
  00000056
               MOV.L
                           @(H'0010:16,ER1),ER0
  0000005C
               SHLL.L
                           #4,ER0
  0000005E
              MOV.L
                          ERO,@(H'0010:16,ER2)
  00000064
              MOV.L
                           @(H'0014:16,ER1),ER0
  0000006A
              SHLL.L
                          #12:5,ER0
  0000006E
               MOV.L
                           ERO,@(H'0014:16,ER2)
               MOV.L
                           @(H'0018:16,ER1),ER0
  00000074
  0000007A
               SHLL.L
                           #20:5,ER0
  0000007E
               MOV.L
                           ERO,@(H'0018:16,ER2)
  00000084
               MOV.L
                           @(H'001C:16,ER1),ER0
  A8000000
               SHLL.L
                          #28:5,ER0
  0000008E
               MOV.L
                           ERO,@(H'001C:16,ER2)
  00000094 L25:
  00000094
               BRA
                           L25:8
R
                                                ; section
  00000000 lsrc:
                                                ; static: lsrc
  0000000
               .RES.L
  00000020 _ldst:
                                                ; static: ldst
  00000020
               .RES.L
$VECT0
                                                ; section
  00000000
               .DATA.L
                           main
```



## 4.4 Comparison of the Results of Compilation

The portions of the compilation results of the right shift processing for the H8S CPU and H8SX CPU are shown in tables 3 and 4, respectively. As shown in the tables, a single instruction enables the right shift processing with the H8SX CPU, reducing the total length of the instructions from 36 to 14 bytes and the execution time from 18 to 11 cycles.

Table 3 Results for the H8S CPU

| Number of Bits<br>Shifted Right | Assembly | Code            | Instruction Length (Bytes) | Execution Time (Number of Cycles) |
|---------------------------------|----------|-----------------|----------------------------|-----------------------------------|
| 28                              | MOV.W    | E1,R0           | 2                          | 1                                 |
|                                 | MOV.B    | ROH, ROL        | 2                          | 1                                 |
|                                 | SUB.B    | ROH, ROH        | 2                          | 1                                 |
|                                 | SUB.W    | E0,E0           | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
| 20                              | MOV.W    | E0,R0           | 2                          | 1                                 |
|                                 | SUB.W    | E0,E0           | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
| 12                              | SHLR.L   | #2 <b>,</b> ER0 | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
| 4                               | SHLR.L   | #2,ER0          | 2                          | 1                                 |
|                                 | SHLR.L   | #2,ER0          | 2                          | 1                                 |
| Total                           |          |                 | 36                         | 18                                |

Table 4 Results for the H8SX CPU

| Number of Bits<br>Shifted Right | Assembly Code |           | Instruction Length (Bytes) | Execution Time (Number of Cycles) |
|---------------------------------|---------------|-----------|----------------------------|-----------------------------------|
| 28                              | SHLR.L        | #28:5,ER0 | 4                          | 4                                 |
| 20                              | SHLR.L        | #20:5,ER0 | 4                          | 3                                 |
| 12                              | SHLR.L        | #12:5,ER0 | 4                          | 3                                 |
| 4                               | SHLR.L        | #4,ER0    | 2                          | 1                                 |
| Total                           |               |           | 14                         | 11                                |



## **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Sep.11.06 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.