## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Tiny Series

## Measuring Voltages by 4-Channel A/D Conversion

#### Introduction

The A/D converter is used to measure the four voltages by 4-channel A/D conversion.

#### **Target Device**

H8/3664

## Contents

| 1. | Specifications                | 2 |
|----|-------------------------------|---|
| 2. | Description of Functions Used | 2 |
| 3. | Description of Operations     | 4 |
| 4. | Description of Software       | 5 |
| 5. | Flowchart                     | 8 |
| 6. | Program Listing               | 9 |

## 1. Specifications

- The A/D converter is used to measure the four voltages by 4-channel A/D conversion.
- Inputs voltage to the H8/3664 Series through four channels, and stores the A/D conversion result in RAM, as shown in figure 1.



Figure 1 Voltage Measurement by 4-Channel A/D Conversion

### 2. Description of Functions Used

In this sample task, the voltages are measured using the A/D converter for 4-channel A/D conversion.

Figure 2 is a block diagram of the A/D converter. The elements of the block diagram are described below.

- In this sample task, the A/D conversion time is set to  $12.4 \,\mu s$  per channel.
- The four A/D data registers (ADDRA to ADDRD) are 16-bit read-only ADDR registers used to store the results of A/D conversion. The converted 10-bit data is stored in bits 15 to 6 of the respective ADDR. The lower 6 bits are always read as 0. The data bus between the CPU and the A/D converter is 8 bits wide. The upper byte can be read directly from the CPU, however the lower byte should be read via a temporary register. The temporary register contents are transferred from the ADDR when the upper byte of data is read. When reading from ADDR, read the upper byte only or read in word units. Each ADDR is initialized to H'0000.
- The A/D control/status register (ADCSR) contains the control bits and conversion end status bits of the A/D converter.
- Analog input pins 0 to 7 (AN0 to AN7) are input pins for input voltage channels 0 to 7.
- The analog power supply  $(AV_{CC})$  is a power supply and reference voltage pin for the analog block.
- The analog ground  $(AV_{SS})$  is a ground and reference voltage pin for the analog block.
- In this sample task, the voltages of analog input pins 0 to 3 (AN0 to AN3) are measured by 4-channel A/D conversion.





Figure 2 A/D Converter

Table 1 lists the function allocation for this sample task. The functions listed in table 1 are allocated for measuring voltages by 4-channel A/D conversion.

| Function          | Description                                                                                   |
|-------------------|-----------------------------------------------------------------------------------------------|
| ADCSR             | Sets start, end, status, and conversion time of A/D conversion, and selects analog input pins |
| ADDRA to<br>ADDRD | Stores the A/D conversion result                                                              |
| AN0 to AN7        | Input pins for input voltage channels 0 to 7 (in this sample task, only AN0 to AN3 are used)  |
| AV <sub>CC</sub>  | Power supply and reference voltage pin for the analog block                                   |
| AV <sub>SS</sub>  | Ground and reference voltage pin for the analog block                                         |

#### Table 1 Function Allocation



### 3. Description of Operations

Figure 3 shows this sample task's principle of operation. The hardware and software processing shown in figure 3 applies 4-channel A/D conversion to measure voltages.



Figure 3 Operation Principle: Voltage Measurement by 4-Channel A/D Conversion



#### 4. Description of Software

#### 4.1 Description of Module

Table 2 describes the software used in this sample task.

#### Table 2 Description of Modules

| Module Name  | Label Name | Function                                                                                                                                                                                                                                                                                                 |
|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Main routine | main       | Sets the A/D converter, enables interrupts, selects the analog<br>input channel, starts A/D conversion, moves the A/D conversion<br>result stored in ADDRA to ADDRD to RAM after A/D conversion<br>ends, and the A/D converter stops after performing A/D conversion<br>by analog input channels 0 to 3. |

#### 4.2 Description of Arguments

Table 3 describes the arguments used in this sample task.

#### Table 3 Description of Arguments

| Argument<br>Names | Function                                                    | Used in      | Data Length | I/O    |
|-------------------|-------------------------------------------------------------|--------------|-------------|--------|
| ADDRA             | Stores the A/D conversion result of analog input channel 0. | Main routine | 2 bytes     | Output |
| ADDRB             | Stores the A/D conversion result of analog input channel 1. | Main routine | 2 bytes     | Output |
| ADDRC             | Stores the A/D conversion result of analog input channel 2. | Main routine | 2 bytes     | Output |
| ADDRD             | Stores the A/D conversion result of analog input channel 3. | Main routine | 2 bytes     | Output |



## 4.3 Description of Internal Registers

Table 4 describes the internal registers used in this sample task.

#### Table 4 Description of Internal Registers

| Register Name |      | Function                                                                                                                                                                                                                                                                | Address         | Setting |
|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|
| ADCSR         | ADF  | <ul> <li>A/D control/status register (A/D end flag):</li> <li>[Setting conditions]</li> <li>Completion of A/D conversion in single mode</li> <li>Completion of one round of conversion for all selected channels in scan mode.</li> <li>[Clearing condition]</li> </ul> | H'FFB8<br>Bit 7 | 0       |
|               |      | - Writing of 0 to the bit after having read it as 1                                                                                                                                                                                                                     |                 |         |
|               | ADIE | A/D control/status register (A/D interrupt enable):<br>When this bit is set to 1, A/D conversion end interrupt<br>(ADI) requests from ADF are enabled.                                                                                                                  | H'FFB8<br>Bit 6 | 0       |
|               | ADST | A/D control/status register (A/D start):<br>When ADST is set to 1, A/D conversion starts. When A/D<br>conversion ends in single mode, ADST is automatically<br>cleared.                                                                                                 | H'FFB8<br>Bit 5 | 0       |
|               |      | In scan mode, the sequence of A/D conversion for the selected channels is repeatedly performed until this bit is cleared by software, resetting, or entry to standby mode.                                                                                              |                 |         |



| Register Name   |                   | Function                                                                                                                                                                                                                                                                                                                                                                                                          | Address                           | Setting                       |
|-----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|
| ADCSR<br>(cont) | SCAN              | A/D control/status register (scan mode):<br>Selection of the A/D conversion mode.<br>0: Single mode<br>1: Scan mode                                                                                                                                                                                                                                                                                               | H'FFB8<br>Bit 4                   | 0                             |
|                 | CKS               | <ul> <li>A/D control/status register (clock select):</li> <li>Setting for A/D conversion time.</li> <li>0: A/D conversion time = 134 states (max.)</li> <li>1: A/D conversion time = 70 states (max.)</li> <li>Note: Clear the ADST bit to 0 before switching the conversion time.</li> </ul>                                                                                                                     | H'FFB8<br>Bit 3                   | 0                             |
|                 | CH2<br>CH1<br>CH0 | <ul> <li>A/D control/status register (channel select 2 to 0):</li> <li>When CH2, CH1, and CH0 are all cleared to 0, AN0 is selected.</li> <li>When CH2 and CH1 are both cleared to 0 and CH2 is set to 1, AN1 is selected.</li> <li>When CH2 and CH0 are both cleared to 0 and CH1 is set to 1, AN2 is selected.</li> <li>When CH2 is cleared to 0 and CH1 and CH0 are both set to 1, AN3 is selected.</li> </ul> | H'FFB8<br>Bit 2<br>Bit 1<br>Bit 0 | CH2 = 0<br>CH1 = 0<br>CH0 = 0 |
| ADDRA           |                   | A/D data register A:<br>Stores the 16-bit data of the A/D conversion result.                                                                                                                                                                                                                                                                                                                                      | H'FFB0                            | H'0000                        |
| ADDRB           |                   | A/D data register B:<br>Stores the 16-bit data of the A/D conversion result.                                                                                                                                                                                                                                                                                                                                      | H'FFB2                            | H'0000                        |
| ADDRC           |                   | A/D data register C:<br>Stores the 16-bit data of the A/D conversion result.                                                                                                                                                                                                                                                                                                                                      | H'FFB4                            | H'0000                        |
| ADDRD           |                   | A/D data register D:<br>Stores the 16-bit data of the A/D conversion result.                                                                                                                                                                                                                                                                                                                                      | H'FFB6                            | H'0000                        |

## Table 4 Description of Internal Registers (cont)

### 4.4 Description of RAM

Table 5 describes the RAM used in this sample task.

#### Table 5Description of RAM

| Label Name | Function                                           | Address | Used in      |
|------------|----------------------------------------------------|---------|--------------|
| addata[4]  | Data variables for RAM storage                     | H'FB80  | Main routine |
| counter    | Counts number of times of 4-channel A/D conversion | H'FB88  | Main routine |



#### 5. Flowchart



Figure 4 Flowchart for Main Routine



## 6. Program Listing

INIT.SRC (Program listing)

```
.EXPORT _INIT
.IMPORT _main
;
.SECTION P,CODE
_INIT:
MOV.W #H'FF80,R7
LDC.B #B'10000000,CCR
JMP @_main
;
.END
```

| /*** | *************************************** | -/  |
|------|-----------------------------------------|-----|
| /*   | •                                       | • / |
| /*   | H8/300H Tiny Series -H8/3664-           | • / |
| /*   | Application Note                        | • / |
| /*   | ,                                       | ۲/  |
| /*   | 'Voltage Measurement by 4-Channel A/D   | ۲/  |
| /*   | Converter'                              | • / |
| /*   | ,                                       | • / |
| /*   | Function ,                              | • / |
| /*   | : A/D Converter                         | • / |
| /*   | ,                                       | • / |
| /*   | External Clock : 16MHz                  | • / |
| /*   | Internal Clock : 16MHz                  | • / |
| /*   | Sub Clock : 32.768kHz                   | • / |
| /*   | ,                                       | • / |
| /*** | *********                               | :/  |

#include <machine.h>



| /*******            | * * * * * * * * * * * * * * * * * * * * | ******/                              |  |  |  |
|---------------------|-----------------------------------------|--------------------------------------|--|--|--|
| /* Symbol Defnition | /* Symbol Defnition */                  |                                      |  |  |  |
| /**********         | * * * * * * * * * * * * * * * * * * * * | ******/                              |  |  |  |
| struct BIT {        |                                         |                                      |  |  |  |
| unsigned char       | b7:1; /* bit7 */                        |                                      |  |  |  |
| unsigned char       | b6:1; /* bit6 */                        |                                      |  |  |  |
| unsigned char       | b5:1; /* bit5 */                        |                                      |  |  |  |
| unsigned char       | b4:1; /* bit4 */                        |                                      |  |  |  |
| unsigned char       | b3:1; /* bit3 */                        |                                      |  |  |  |
| unsigned char       | b2:1; /* bit2 */                        |                                      |  |  |  |
| unsigned char       | bl:1; /* bitl */                        |                                      |  |  |  |
| unsigned char       | b0:1; /* bit0 */                        |                                      |  |  |  |
| };                  |                                         |                                      |  |  |  |
| #define TMA         | *(volatile unsigned char *)0xFFA6       | 5 /* Timer Mode Register A */        |  |  |  |
| #define TCA         | *(volatile unsigned char *)0xFFA7       | /* Timer Counter A */                |  |  |  |
| #define PDR8        | *(volatile unsigned char *)0xFFDB       | 8 /* Port Data Register 8 */         |  |  |  |
| #define P81         | PDR8_BIT.bl                             | /* Port Data Register 8 bit1 */      |  |  |  |
| #define PCR8        | *(volatile unsigned char *)0xFFEB       | 8 /* Port Control Register 8 */      |  |  |  |
| #define PCR81       | PCR8_BIT.bl                             | /* Port Control Register 8 bit1 */   |  |  |  |
| #define IENR1_BI    | C (*(struct BIT *)0xFFF4)               | /* Interrupt Enable Register 1 */    |  |  |  |
| #define IENTA       | IENR1_BIT.b6                            | /* Timer A Interrupt Enable */       |  |  |  |
| #define IRR1_BIT    | (*(struct BIT *)0xFFF6)                 | /* Interrupt Request Register 1 */   |  |  |  |
| #define IRRTA       | IRR1_BIT.b6                             | /* Timer A Interrupt Request Flag */ |  |  |  |
| #define ADDRA       | *(volatile unsigned int *)0xFFB0        | /* A/D Data Register A */            |  |  |  |
| #define ADDRB       | *(volatile unsigned int *)0xFFB2        | /* A/D Data Register B */            |  |  |  |
| #define ADDRC       | *(volatile unsigned int *)0xFFB4        | /* A/D Data Register C */            |  |  |  |
| #define ADDRD       | *(volatile unsigned int *)0xFFB6        | /* A/D Data Register D */            |  |  |  |
| #define ADCSR       | *(volatile unsigned char *)0xFFB8       | 8 /* A/D Control/Status Register */  |  |  |  |
| #define ADCSR_BI    | C (*(struct BIT *)0xFFB8)               | /* A/D Control/Status Register */    |  |  |  |
| #define ADF         | ADCSR_BIT.b7                            | /* A/D END Flag */                   |  |  |  |
| #define ADIE        | ADCSR_BIT.b6                            | /* A/D Interrupt Enable */           |  |  |  |
| #define ADST        | ADCSR_BIT.b5                            | /* A/D Start */                      |  |  |  |
| #define SCAN        | ADCSR_BIT.b4                            | /* A/D Scan Mode */                  |  |  |  |
| #define CKS         | ADCSR_BIT.b3                            | /* A/D Clock Select */               |  |  |  |
| #define CH2         | ADCSR_BIT.b2                            | /* Channel Select 2 */               |  |  |  |
|                     |                                         |                                      |  |  |  |
| #define CH1         | ADCSR_BIT.b1                            | /* Channel Select 1 */               |  |  |  |
| #define CH0         | ADCSR_BIT.b0                            | /* Channel Select 0 */               |  |  |  |
| #define PDRB        | *(volatile unsigned char *)0xFFDD       | 0 /* Port Data Register B */         |  |  |  |



| /*********                                    | **********                                        |     |
|-----------------------------------------------|---------------------------------------------------|-----|
| /* Function Definition                        | */                                                |     |
| /********                                     | **********************/                           |     |
| extern void INIT( void );                     | /* SP Set                                         | */  |
| void main (void);                             |                                                   |     |
| /**************************************       | **********************/                           |     |
| /* RAM define                                 | */                                                |     |
| /**************************************       | **********************/                           |     |
| unsigned int addata[4];                       |                                                   |     |
| unsigned char counter;                        |                                                   |     |
| /**************************************       | **********************/                           |     |
| /* Vector Address                             | */                                                |     |
| /**************************************       | *********************/                            |     |
| #pragma section V1                            | /* VECTOR SECTOIN SET                             | */  |
| <pre>void (*const VEC_TBL1[])(void) = {</pre> |                                                   |     |
| /* 0x00 - 0x0f */                             |                                                   |     |
| INIT                                          | /* 00 Reset                                       | */  |
| };                                            |                                                   |     |
| #pragma section                               | /* P                                              | */  |
| /**************************************       | *********************/                            |     |
| /* Main Program                               | */                                                |     |
| /**************************************       | *********************/                            |     |
| void main ( void )<br>{                       |                                                   |     |
| unsigned int *addr_ptr,*save_                 | _ptr;                                             |     |
| unsigned char adc_data;                       |                                                   |     |
| unsigned int cnt;                             |                                                   |     |
|                                               |                                                   |     |
| PDRB = 0;                                     | /* Clear PDRB                                     | */  |
| addata[0] = 0;                                | /* Clear adddata[0]                               | * / |
| addata[0] = 0;<br>addata[1] = 0;              | /* Clear adddata[1]                               | */  |
| addata[1] = 0;<br>addata[2] = 0;              | /* Clear adddata[2]                               | */  |
| addata[2] = 0;<br>addata[3] = 0;              | /* Clear adddata[3]                               | */  |
| addata[5] = 0                                 | /" Clear adduata[5]                               |     |
| addr_ptr = &ADDRA                             |                                                   |     |
| <pre>save_ptr = &amp;addata[0];</pre>         |                                                   |     |
| adc_data = 0x00;                              | /* Clear adc_data                                 | */  |
| counter = 0;                                  | /* Clear counter                                  | */  |
| <pre>while( counter &lt; 4 ){</pre>           | /* A/D Convert END ?                              | */  |
| ADCSR = adc_data;                             | /* Select A/D Convert Time & Analog Input Channel | */  |
| ADF = 0;                                      | /* Initialize ADF                                 | */  |
| ADST = 1;                                     | /* Start A/D Convert                              | */  |
| while(ADF == 0){                              | /* A/D Convert End ?                              | */  |
| ;                                             |                                                   |     |
| }                                             |                                                   |     |
| ADST = 0;                                     | /* Stop A/D Convert                               | */  |
| *(save_ptr + counter) = *(ac                  | ddr_ptr + counter);                               |     |
| adc_data++;                                   |                                                   |     |
| counter++;                                    | /* Decrement A/D Convert Counter                  | */  |
| councer/                                      | , Decrement R/D COnvert Counter                   | /   |



}
while(1){
 ;
}
}

#### Link Address Setting:

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| Р            | H'0100  |
| В            | H'FB80  |
| 2            |         |



## Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

|      |           | Descriptio | n                                                                |
|------|-----------|------------|------------------------------------------------------------------|
| Rev. | Date      | Page       | Summary                                                          |
| 2.00 | Sep.01.06 | All pages  | Format has been changed from Hitachi version to Renesas version. |
|      |           |            |                                                                  |
| -    |           |            |                                                                  |



Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.
- © 2006. Renesas Technology Corp., All rights reserved.