

# M16C/62A Group, M16C/62P Group

Replacement Guide for M16C/62A (Discontinued Model)

R01AN2318EJ0110 Rev.1.10 Dec. 15, 2017

# Abstract

This application note is a reference material for replacing the M16C/62A Group, which is discontinued model and upward compatible, with the M16C/62P Group. The document describes the changes required when replacing the M16C/62A Group with the M16C/62P Group using the existing usage conditions for the M16C/62A Group.

Please have a careful evaluation after replacing the product. Then the detailed specifications for each function must be confirmed with the User's Manual: Hardware.

# Products

- M16C/62A Group
- M16C/62P Group



# Contents

| 1. | Why    | the M16C/62P Group is Suitable for Replacing the M16C/62A Group      | 3  |
|----|--------|----------------------------------------------------------------------|----|
| 2. | Refe   | rence Application Notes                                              | 3  |
| 3. | Repl   | acing the Software                                                   | 4  |
| 3  | 8.1 Ch | anges Required in the Software When Replacing M16C/62A with M16C/62P | 4  |
|    | 3.1.1  | Peripheral Functions that Need Changes in the Software               | 4  |
|    | 3.1.2  | Replacing the Software for Processor Mode                            | 5  |
|    | 3.1.3  | Replacing the Software for the Watchdog Timer (Monitoring Timer)     | 5  |
|    | 3.1.4  | Replacing the Software for the Three-Phase Motor Control Timer       | 5  |
|    | 3.1.5  | Replacing the Software for the Serial Interface                      | 5  |
|    | 3.1.6  | Replacing the Software for the Flash Memory                          | 6  |
|    | 3.1.7  | Replacing the Software for the External Bus                          | 7  |
| 4. | FAQ    | s Relating to the M16C/62A Replacement                               | 12 |
| 5. | Арре   | endix                                                                | 12 |
| 5  | 5.1 SF | Rs that Have Bits Changed in M16C/62P from M16C/62A                  |    |
| 6. | Refe   | rence Documents                                                      | 18 |



# 1. Why the M16C/62P Group is Suitable for Replacing the M16C/62A Group

The M16C/62P Group includes enhanced peripheral functions while it maintains compatibility of pin allocations and peripheral functions with the M16C/62A. Also the M16C/62P Group has fewer differences with the M16C/62A compared with other groups. Thus the replacement can be done easily. Furthermore the M16C/62P Group is the Product Longevity Program (PLP) product. Visit our website to see the detailed information of the PLP products.





Figure 1.1 Successor Products of the M16C/62A Group

# 2. Reference Application Notes

For additional information associated with this document, refer to the following application notes.

- M16C/62P, M16C/62A Group Differences between M16C/62P and M16C/62A Rev.2.02 (REJ05B0186)
- M16C/62P Group Flash Memory Version CPU Rewrite Mode (EW0 Mode) Sample Rev.1.00 (REJ05B0600)

For reference application notes, the latest versions are always recommended. Visit the Renesas Electronics Corporation website to check and download the latest version.



# 3. Replacing the Software

Table 3.1 lists the peripheral functions that need changes in the software. For differences in functions (overview only), pin functions, and development tools, refer to the application notes listed in 2.Reference Application Notes. The descriptions in this section assume that the value after reset is used for the SFR registers newly added in the M16C/62P and the new functions are not used. This document provides the information for replacement between 100-pin products.

When using the peripheral functions listed in Table 3.1, the software needs to be changed. Also careful evaluation must be performed since the operation timings may differ.

### 3.1 Changes Required in the Software When Replacing M16C/62A with M16C/62P

#### 3.1.1 Peripheral Functions that Need Changes in the Software

| Peripheral<br>Function               | Mode                                             | Item to be Changed in the Software                                                                                                                                                                           |
|--------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | Single-chip mode                                 | <ul> <li><u>Common for all modes</u></li> <li>The value in the PM13 bit after a reset is different.<br/>M16C/62A: 0</li> </ul>                                                                               |
| Processor mode                       | Memory expansion<br>mode                         | M16C/62P: 1<br><u>Memory expansion mode and microprocessor mode</u><br>• The following addresses are reserved areas in                                                                                       |
|                                      | Microprocessor mode                              | <ul> <li>M16C/62P. Do not access these areas in<br/>M16C/62P.</li> <li>08000h to 10000h</li> <li>27000h to 28000h</li> </ul>                                                                                 |
| Watchdog timer<br>(monitoring timer) | _                                                | Write a program to refresh the counter in the watchdog timer interrupt.                                                                                                                                      |
| Three-phase motor<br>control timer   | _                                                | Set 1 to the PRC1 bit in the Protect (PRCR) register to write registers INVC0 and INVC1.                                                                                                                     |
|                                      | Clock synchronous serial I/O mode                | Setting values of the SFRs in the M16C/62A can be used in M16C/62P without any change.                                                                                                                       |
|                                      | Clock asynchronous serial I/O (UART) mode        | UART0, UART1<br>• Sleep mode cannot be used.                                                                                                                                                                 |
| Serial interface <sup>(1)</sup>      | Simple I <sup>2</sup> C mode<br>(special mode 1) | <ul> <li><u>UART2</u></li> <li>The LSYN bit has been removed from the products except M3062LFGFP and M3062LFGPGP.</li> <li>The SDDS bit has been removed.</li> <li>The SHTC bit has been removed.</li> </ul> |
|                                      | SIM mode                                         | <u>UART0, UART1</u><br>• Sleep mode cannot be used.                                                                                                                                                          |
| Flash memory                         | EW0 mode                                         | The SFRs and control commands are different between M16C/62A and M16C/62P.                                                                                                                                   |
| External bus                         | _                                                | The address bus width and external bus are different between M16C/62A and M16C/62P.                                                                                                                          |

Table 3.1 Peripheral Functions that Need Changes in the Software

Note:

1. The following operation timings are different between M16C/62A and M16C/62P:

RTS assertion, overrun error occurrence, and transmission start (UART2 only).



#### 3.1.2 Replacing the Software for Processor Mode

This section describes the changes required when replacing the software for processor mode.

• Value of the PM13 bit after a reset

The value of the PM13 bit after a reset is different between M16C/62A and M16C/62P. Change the setting value according to the value set in M16C/62A.

Memory space

Addresses 08000h to 10000h and 27000h and 28000h are reserved areas in M16C/62P. If these areas are used in M16C/62A, relocate the contents in the areas to other areas.

#### 3.1.3 Replacing the Software for the Watchdog Timer (Monitoring Timer)

This section describes the changes required when replacing the software for the watchdog timer.

• Refreshing the watchdog timer start register after an underflow

In M16C/62P, the counter must be refreshed when the watchdog timer underflows. Add a program to the watchdog timer interrupt handler to refresh the counter by writing a given value to the watchdog timer start register.

#### 3.1.4 Replacing the Software for the Three-Phase Motor Control Timer

This section describes the changes required when replacing the software for the three-phase motor control timer.

Protection for registers INVC0 and INVC1

The write protection function is available for registers INVC0 and INVC1 in the M16C/62P. Set the PRC1 bit in the PRCR register to 1 (write enabled) before writing to registers INVC0 and INVC1.

#### 3.1.5 Replacing the Software for the Serial Interface

This section describes the changes required when replacing the software for the serial interface. The following operation timings are different between M16C/62A and M16C/62P.

- Timing of RTS assertion
- Timing when an overrun error occurs
- Timing to start transmission (UART2 only)
- A. When using clock synchronous serial I/O mode

Setting values of the SFRs in the M16C/62A can be used in M16C/62P without any change.

#### B. When using UART mode

(1) UART2

Setting values of the SFRs in the M16C/62A can be used in M16C/62P without any change.

- (2) UART0 and UART1
  - SLEP bit in the UiMR register (i = 0 and 1)

The SLEP bit has been removed in M16C/62P. Therefore sleep mode cannot be used. Bit 7 which is the corresponding bit to the SLEP bit currently has the function to switch the I/O polarity for TXD and RXD in M16C/62P. Set an appropriate value to bit 7 according to the communication format used.



#### C. Simple I<sup>2</sup>C mode (UART2 only)

• LSYN bit in the U2SMR register

The LSYN bit has been removed in the M16C/62P products except M3062LFGFP and M3062LFGPGP. The bit corresponding to the LSYN bit becomes a reserved bit in the product without the LSYN bit. Set 0 to the bit.

• SDDS bit in the U2SMR register

The SDDS bit has been removed in M16C/62P and bit 7 which is the corresponding bit to the SDDS bit currently becomes a reserved bit. Set 0 to bit 7 in the U2SMR register.

The digital delay setup value must be set to 300 ns or greater by bits DL2 to DL0 in the U2SMR3 register.

• SHTC bit in the U2SMR2 register

The SHTC bit has been removed in M16C/62P and bit 7 which is the corresponding bit to the SHTC bit currently becomes a reserved bit. Set 0 to bit 7 in the U2SMR2 register.

The equivalent function of the SHTC bit can be achieved by setting the IICM bit in the U2SMR register to 1.

#### D. SIM mode

1. UART2

Setting values of the SFRs in the M16C/62A can be used in M16C/62P without any change.

- 2. UART0 and UART1
  - SLEP bit in the UiMR register (i = 0 and 1)

The SLEP bit has been removed in M16C/62P. Therefore sleep mode cannot be used. Bit 7 which is the corresponding bit to the SLEP bit currently has the function to switch the I/O polarity for TXD and RXD in M16C/62P. Set an appropriate value to bit 7 according to the communication format used.

#### 3.1.6 Replacing the Software for the Flash Memory

The software commands that controls programming operation for the flash memory differ between M16C/62A and M16C/62P. Thus the program has to be redesigned. Please replace the program in reference to the application notes listed in 2. Reference Application Notes.



#### 3.1.7 Replacing the Software for the External Bus

This section describes the changes required when replacing the software for the external bus.

#### A. Address bus width

PM06 bit in PM0 register and PM11 bit in PM1 register have the function address output in M16C/62P. Set an appropriate value to for each register according to the address bus width used.

#### B. Separate bus

1. External bus timing of a separate bus (no wait)

M16C/62A and M16C/62P have a different external bus timing for the separate bus (no wait) write cycle.

Table 3.2 list differences of the external bus timing at a separate bus (no wait) write cycle. Figure 3.1 and Figure 3.2 show the external bus timing of a separate bus (no wait) for M16C/62A and M16C/62P respectively.

| Item                       | M16C/62A                       | M16C/62P                     |
|----------------------------|--------------------------------|------------------------------|
| Bus cycle                  | 1 BCLK cycle                   | 2 BCLK cycle                 |
| Write signal output timing | Falling of the first bus cycle | Rise of the second bus cycle |
| Data bus output width      | 1/2 BCLK cycle                 | 1 BCLK cycle                 |
| Data bus output timing     | Falling of the first bus cycle | Rise of the second bus cycle |
| Address bus output width   | 1 BCLK cycle                   | 2 BCLK cycle                 |
| Chip select output timing  | 1 BCLK cycle                   | 2 BCLK cycle                 |

 Table 3.2 Separate bus (no wait) external bus timing differences at write cycle





Figure 3.1 External bus timing of separate bus(no wait) for M16C/62A



Figure 3.2 External bus timing of separate bus(no wait) for M16C/62P



#### External bus timing of separate bus (1wait) M16C/62A and M16C/62P have a different write signal output width at the separate bus write cycle (1 wait setting). Figure 3.3 and Figure 3.4 show examples of the external bus timing of the separate bus(with wait) for M16C/62A and separate bus(1 wait) for M16C/62P respectively.



Figure 3.3 External bus timing of separate bus(with wait) for M16C/62A



Figure 3.4 External bus timing of separate bus(1 wait) for M16C/62P



3. The number of separate bus wait cycles available in M16C/62P

The number of separate bus wait cycles are selectable from 1 wait to 2-3 waits . Figure 3.5 and Figure 3.6 show example of the external bus timing for a separate bus(2 wait) for M16C/62P , and the external bus timing of a separate bus (3 wait) for M16C/62P respectively.



Figure 3.5 External bus timing of separate bus (2 waits) for M16C/62P



Figure 3.6 External bus timing of separate bus(3 waits) for M16C/62P



#### C. Multiplexed Bus

The external bus timing is the same for M16C/62A and M16C/ 62P in the multiplexed bus (1 wait). The number of the multiplexed bus wait cycles are selectable from 1 wait to 2-3 waits for M16C/62P. Figure 3.7 and Figure 3.8 shows the external bus timing of the multiplexed bus(1 or 2 wait(s)) for M16C/62P and multiplexed bus(3 waits) for M16C/62P respectively.



Figure 3.7 External bus timing of Multiplexed bus(1 or 2 wait) for M16C/62P



Figure 3.8 External bus timing of multiplexed bus (3 wait) for M16C/62P



## 4. FAQs Relating to the M16C/62A Replacement

The following tables list frequently asked questions relating to the M16C/62A replacement with the M16C/62P.

| Q-1 | When replacing M16C/62A with M16C/62P, if additional functions are not used, can the current hardware be used without any change?                                                                                                                                                                                                                                                                             |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A-1 | The hardware can be basically used as it is since pin functions and pin allocations are compatible between the Groups. However the electrical characteristics or noise tolerance may possibly be different between the Groups. Please have a careful evaluation with the user system. Also contact the crystal/ceramic resonator manufacturer and decide the optimum oscillator parameter on the user system. |

| Q-2 | Do M16C/62A and M16C/62P use the same access cycle for SFR registers/ internal RAM/internal ROM ?                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A-2 | Yes, the access cycle is the same for M16C/62A and M16C/62P.<br>However, when using M16C/62P with the PLL clock at the clock frequency higher than<br>16 MHz, set the PM20 bit in the PM2 register to 0 (2 wait) so that the SFR register<br>access cycle is set to 2 waits. |

| Q-3 | M16C/62A is upward compatible with M16C/62P. What is actually compatible - e.g. development environment or development language?     |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| A-3 | Please refer to the following application note for the differences of development tool between the Groups.                           |
| A-3 | • Differences between M16C/62P and M16C/62A (REJ05B0186)<br>http://www.renesas.com/products/mpumcu/m16c/m16c60/m16c62p/app_notes.jsp |

| Q-4 | <ul> <li>We use the three-phase motor control timer function.</li> <li>There is a note regarding the INV16 bit in the M16C/62P Group User's Manual: Hardware.</li> <li>According to the note, when the following conditions are met, the INV16 bit must be set to 1.</li> <li>INV15 bit is 0 (enables dead time)</li> <li>INV02 bit is 1 (enables three phase central timer output)</li> </ul> |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <ul> <li>INV03 bit is 1 (enables three-phase control timer output)</li> <li>Currently the bit corresponding to the INV16 bit is set to 0 while the conditions above are met since bits INV14, INV15, and INV16 do not exist in M16C/62A.</li> <li>If the INV16 bit is 0 when the conditions above are met, what sort of risk will we have?</li> </ul>                                          |
|     | The INV16 bit is newly added function in the M16C/62P for the case the dead time becomes short. If bits INV14, INV15, and INV16 are set to 0, the operation will be the same as the M16C/62A.                                                                                                                                                                                                  |
| A-4 | If the operation has been confirmed with that particular condition in the M16C/62A, the INV16 bit does not need to be set. However we recommend complying with the User's Manual: Hardware for the product used. Please have a careful evaluation with the setting and determine what setting to be used.                                                                                      |

# 5. Appendix

#### 5.1 SFRs that Have Bits Changed in M16C/62P from M16C/62A

Table 5.1 to Table 5.5 list the SFRs that have bits changed in M16C/62P from M16C/62A.



| * Process(   | * Processor mode register (PM1)                                                                                          |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
|              | M16                                                                                                                      | M16C/62A                                                                                                                                                                                                                    | M                                                                  | M16C/62P                                                                                                                                         | Remarks                                                                                                                 |
| PM10         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | CS2 area switch bit                                                | 0: 08000h to 26FFFh (Block A disable)                                                                                                            |                                                                                                                         |
| PM11         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | Port P3_7 to P3_4 function select bit                              | 0: Address output                                                                                                                                |                                                                                                                         |
| PM12         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | Watchdog timer function select bit                                 | 0: Watchdog timer interrupt<br>1: Watchdog timer reset                                                                                           |                                                                                                                         |
| PM13         | Internal reserved area<br>expansion bit                                                                                  | 0 : The internal RAM area is 15 kbytes or<br>less and the internal ROM area is 192<br>kbytes or less<br>1: Expands the internal RAM area and<br>internal ROM area to over 15 kbytes and to<br>over 192 kbytes respectively. | Internal reserved area expansion bit                               | 0: Internal RAM area: 15 kbytes, internal<br>ROM area: 192 kbytes<br>1: Entire internal RAM area can be used<br>and entire ROM area can be used. | The value after a reset is<br>different depending on the<br>MCU Group as listed<br>below.<br>M16C/62A: 0<br>M16C/62P: 1 |
| PM14<br>PM15 | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | Memory area expansion bit                                          | 00: 1-Mbyte mode (no expansion)<br>11: 4-Mbyte mode                                                                                              |                                                                                                                         |
| * System c   | System clock control register 0 (CM0)                                                                                    |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |
|              | M16                                                                                                                      | M16C/62A                                                                                                                                                                                                                    | Σ                                                                  | M16C/62P                                                                                                                                         | Remarks                                                                                                                 |
| CM07         | System clock select bit                                                                                                  | 0: XIN, XOUT<br>1: XCIN, XCOUT                                                                                                                                                                                              | System clock select bit                                            | 0: Main clock, PLL clock, or on-chip<br>os cillator clock<br>1: Sub clock                                                                        |                                                                                                                         |
| * System c   | System clock control register 1 (CM1)                                                                                    |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |
|              | M16                                                                                                                      | M16C/62A                                                                                                                                                                                                                    | Σ                                                                  | M16C/62P                                                                                                                                         | Remarks                                                                                                                 |
| CM11         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | System Clock Select Bit 1                                          | 0: Main clock<br>1: PLL clock                                                                                                                    |                                                                                                                         |
| * Protect re | Protect register (PRCR)                                                                                                  |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |
|              | M16                                                                                                                      | M16C/62A                                                                                                                                                                                                                    | Σ                                                                  | M16C/62P                                                                                                                                         | Remarks                                                                                                                 |
| PRC0         | Enables writing to system0: Write-inhibitedclock control registers 0 and1: Write-enabled1 (addresses 0006 16 and0007 16) | 0: Write-inhibited<br>1: Write-enabled                                                                                                                                                                                      | Enable write to CM0, CM1, CM2,<br>PLC0 and PCLKR registers         | 0: Write protected<br>1: Write enabled                                                                                                           |                                                                                                                         |
| PRC1         | Enables writing to<br>processor mode registers 0<br>and 1 (addresses 0004 <sub>16</sub><br>and 0005 <sub>16</sub> )      | 0: Write-inhibited<br>1: Write-enabled                                                                                                                                                                                      | Enable write to PM0, PM1, PM2,<br>TB2SC, INVC0 and INVC1 registers | 0: Write protected<br>1: Write enabled                                                                                                           |                                                                                                                         |
| PRC3         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | Enable write to VCR2 and D4INT registers                           | 0: Write protected<br>1: Write enabled                                                                                                           |                                                                                                                         |
| * Watchdo    | Watchdog timer control register (WDC)                                                                                    |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |
|              | M16                                                                                                                      | M16C/62A                                                                                                                                                                                                                    | M                                                                  | M16C/62P                                                                                                                                         | Remarks                                                                                                                 |
| WDC5         | Reserved                                                                                                                 | Set to 0.                                                                                                                                                                                                                   | Cold start/warm start discrimination<br>flag                       | 0: Cold start<br>1: Warm start                                                                                                                   |                                                                                                                         |
|              |                                                                                                                          |                                                                                                                                                                                                                             |                                                                    |                                                                                                                                                  |                                                                                                                         |



|           | M16                                         | M16C/62A                                                       | Ň                                          | M16C/62P                                                                                                                                                                                                                      | Remarks |     |
|-----------|---------------------------------------------|----------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|
| NV10      | Timer Ai start trigger                      | 0. Timer B2 overflow signal                                    | <br>Timer A1 A2 and A4 start trigger       | 0. Timer R2 underflow                                                                                                                                                                                                         |         | Т   |
|           | signal select bit                           | 1: Timer B2 overflow signal, signal for<br>writing to timer B2 | select bit                                 | 1: Timer B2 underflow and write to Timer<br>B2                                                                                                                                                                                |         |     |
| INV12     | Short circuit timer count source select bit | 0: Do not set.<br>1-11/2                                       | Dead time timer count source select<br>bit | 0: f1 or f2<br>1 · f1 divided-bv-2 or f2 divided-bv-2                                                                                                                                                                         |         |     |
| INV13     | Reserved                                    | Set to 0.                                                      | Carrier wave detect bit                    | 0: Timer A1 reload control signal is 0<br>1: Timer A1 reload control signal is 1                                                                                                                                              |         | 1   |
| INV14     | Reserved                                    | Set to 0.                                                      | Output polarity control bit                | 0: Active Low of an output waveform<br>1: Active High of an output waveform                                                                                                                                                   |         |     |
| INV15     | Reserved                                    | Set to 0.                                                      | Dead time disable bit                      | 0: Enables dead time<br>1: Disables dead time                                                                                                                                                                                 |         |     |
| INV16     | Reserved                                    | Set to 0.                                                      | Dead time timer trigger select bit         | 0: Falling edge of a one-shot pulse of<br>Timer A1, A2, A4                                                                                                                                                                    |         |     |
|           |                                             |                                                                |                                            | 1: Rising edge of the three-phase output<br>shift register (U-, V-, W-phase)                                                                                                                                                  |         |     |
| SI/O3 COI | SI/O3 control register (S3C)                |                                                                |                                            | -                                                                                                                                                                                                                             |         | I   |
|           |                                             | M16C/62A                                                       | W                                          | M16C/62P                                                                                                                                                                                                                      | Remarks |     |
| SM34      | Reserved                                    | Set to 0.                                                      | CLK polarity select bit                    | 0: Transmit data is output at falling edge of<br>transfer clock and receive data is input at<br>rising edge.<br>1 : Transmit data is output at rising edge of<br>transfer clock and receive data is input at<br>falling edge. |         |     |
| SI/04 col | SI/O4 control register (S4C)                |                                                                |                                            |                                                                                                                                                                                                                               |         | T I |
|           | M16                                         | M16C/62A                                                       | W                                          | M16C/62P                                                                                                                                                                                                                      | Remarks |     |
| SM44      | Reserved                                    | Set to 0.                                                      | CLK polarity select bit                    | 0: Transmit data is output at falling edge of<br>transfer clock and receive data is input at<br>rising edge<br>1 : Transmit data is output at rising edge of<br>transfer clock and receive data is input at<br>falling edge   |         |     |

# M16C/62A Group, M16C/62P Group Re

 Table 5.2
 SFRs that Have Bits Changed in M16C/62P from M16C/62A (2/5)



| * UART2 sp                 | * UART2 special mode register 3 (U2SMR3)      | 23)                                                                                                                                                                                                                                                                          |                                                                                                          | -                                                                                                                                                                                                                                                        |                                                         |
|----------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
|                            | M16                                           | M16C/62A                                                                                                                                                                                                                                                                     | M                                                                                                        | M16C/62P                                                                                                                                                                                                                                                 | Remarks                                                 |
| СКРН                       | Reserved                                      | Set to 0.                                                                                                                                                                                                                                                                    | Clock phase set bit                                                                                      | 0: Without clock delay<br>1: With clock delay                                                                                                                                                                                                            |                                                         |
| NODC                       | Reserved                                      | Set to 0.                                                                                                                                                                                                                                                                    | Clock output select bit                                                                                  | 0: CLKi is CMOS output<br>1: CLKi is N-channel open drain output                                                                                                                                                                                         |                                                         |
| DL2 to DL0                 | DL2 to DL0 SDA digital delay setup bit        | 000: Analog delay is selected<br>001:1 to 2 cycle(s) of 1/f(XIN)<br>010: 2 to 3 cycles of 1/f(XIN)<br>011: 3 to 4 cycles of 1/f(XIN)<br>100: 4 to 5 cycles of 1/f(XIN)<br>101: 5 to 6 cycles of 1/f(XIN)<br>110: 6 to 7 cycles of 1/f(XIN)<br>111: 7 to 8 cycles of 1/f(XIN) | SDA2 digital delay setup bit                                                                             |                                                                                                                                                                                                                                                          | Set 300 ns or greater value<br>for digital delay value. |
| * UART2 sp                 | UART2 special mode register 2 (U2SMR2)        | 22)                                                                                                                                                                                                                                                                          |                                                                                                          |                                                                                                                                                                                                                                                          |                                                         |
|                            | M16                                           | M16C/62A                                                                                                                                                                                                                                                                     | W                                                                                                        | M16C/62P                                                                                                                                                                                                                                                 | Remarks                                                 |
| SHTC                       | Start/stop condition control bit              | 0: Set up time/hold time is not set.<br>1: Set up time/hold time is set.                                                                                                                                                                                                     | Reserved                                                                                                 | Set to 0.                                                                                                                                                                                                                                                |                                                         |
| * UART2 sp                 | * UART2 special mode register (U2SMR)         |                                                                                                                                                                                                                                                                              |                                                                                                          |                                                                                                                                                                                                                                                          |                                                         |
|                            | M16                                           | M16C/62A                                                                                                                                                                                                                                                                     | W                                                                                                        | M16C/62P                                                                                                                                                                                                                                                 | Remarks                                                 |
| rsyn                       | SCLL sync output enable bit                   | 0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                    | M3062LFGPFP and M3062LFGPGP:<br>SCLL sync output enable bit<br>Products other than above:<br>Reseved bit | M3062LFGPFP and M3062LFGPGP:<br>0: Disable, 1: Enable<br>Products other than above:<br>Set to 0.                                                                                                                                                         |                                                         |
| SDDS                       | SDA digital delay select bit                  | 0: Analog delay output is selected<br>1: Digital delay output is selected                                                                                                                                                                                                    | Reserved                                                                                                 | Set to 0.                                                                                                                                                                                                                                                |                                                         |
| * One-shot:                | One-shot start flag (ONSF)                    |                                                                                                                                                                                                                                                                              |                                                                                                          |                                                                                                                                                                                                                                                          |                                                         |
|                            | M16                                           | M16C/62A                                                                                                                                                                                                                                                                     | W                                                                                                        | M16C/62P                                                                                                                                                                                                                                                 | Remarks                                                 |
| TAZIE                      | Reserved                                      | Set to 0.                                                                                                                                                                                                                                                                    | Z-phase input enable bit                                                                                 | 0: Z-phase input disabled<br>1: Z-phase input enabled                                                                                                                                                                                                    |                                                         |
| * UART0 tra                | · UART0 transmit/receive mode register (U0MR) | UOMR)                                                                                                                                                                                                                                                                        |                                                                                                          |                                                                                                                                                                                                                                                          |                                                         |
|                            | M16                                           | M16C/62A                                                                                                                                                                                                                                                                     | W                                                                                                        | M16C/62P                                                                                                                                                                                                                                                 | Remarks                                                 |
| SMD2 to<br>SMD0            | Serial I/O mode select bit                    | Clock synchronous serial I/O mode:<br>Set to 001.<br>UART mode:<br>100: Transfer data 7 bits long<br>101: Transfer data 9 bits long<br>110: Transfer data 9 bits long                                                                                                        | Serial I/O mode select bit                                                                               | 000: Serial interface disabled<br>001: Clock synchronous serial I/O mode<br>010: I2C mode<br>100: UART mode transfer data 7 bits long<br>101: UART mode transfer data 9 bits long<br>110: UART mode transfer data 9 bits long<br>Do not set except above |                                                         |
| SLEP (62A),<br>IOPOL (62P) | Sleep select bit                              | 0: Sleep mode deselected<br>1: Sleep mode selected                                                                                                                                                                                                                           | TXD, RXD I/O polarity reverse bit                                                                        | 0: No reverse<br>1: Reverse                                                                                                                                                                                                                              |                                                         |
|                            |                                               |                                                                                                                                                                                                                                                                              |                                                                                                          |                                                                                                                                                                                                                                                          |                                                         |

# Table 5.3 SFRs that Have Bits Changed in M16C/62P from M16C/62A (3/5)



Replacement Guide for M16C/62A (Discontinued

| * UART0 tra             | * UART0 transmit/receive control register 0 (U0C0) | 0 (0000)                                                                                                                                                              |                                     |                                                                                                                                                                                                                                                          |         |
|-------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                         | M16                                                | M16C/62A                                                                                                                                                              | W                                   | M16C/62P                                                                                                                                                                                                                                                 | Remarks |
| NCH                     | Data output select bit                             | 0: TXDI pin is CMOS output<br>1: TXDi pin is N-channel open-drain                                                                                                     | Data output select bit              | 0: TXDI/SDAI and SCLi pins are CMOS<br>output                                                                                                                                                                                                            |         |
|                         |                                                    | ouput                                                                                                                                                                 |                                     | <ol> <li>I XUI/SUA and SCLI pins are N-channel<br/>open-drain output</li> </ol>                                                                                                                                                                          |         |
| * UART0 tra             | * UART0 transmit/receive control register 1 (U0C1) | -1 (U0C1)                                                                                                                                                             |                                     |                                                                                                                                                                                                                                                          |         |
|                         | M16                                                | M16C/62A                                                                                                                                                              | W                                   | M16C/62P                                                                                                                                                                                                                                                 | Remarks |
| NOLCH                   | Reserved                                           | Set to 0.                                                                                                                                                             | Data logic select bit               | 0: No reverse<br>1: Reverse                                                                                                                                                                                                                              |         |
| UOERE                   | Reserved                                           | Set to 0.                                                                                                                                                             | Error signal output enable bit      | 0: Output disabled<br>1: Output enabled                                                                                                                                                                                                                  |         |
| * UART1 tra             | * UART1 transmit/receive mode register (U1MR)      | (U1MR)                                                                                                                                                                |                                     |                                                                                                                                                                                                                                                          |         |
|                         | M16                                                | M16C/62A                                                                                                                                                              | V                                   | M16C/62P                                                                                                                                                                                                                                                 | Remarks |
| SMD2 to<br>SMD0         | Serial I/O mode select bit                         | Clock synchronous serial I/O mode:<br>Set to 001.<br>UART mode:<br>100: Transfer data 7 bits long<br>101: Transfer data 8 bits long<br>110: Transfer data 9 bits long | Serial I/O mode select bit          | 000: Serial interface disabled<br>001: Clock synchronous serial I/O mode<br>010: I2C mode<br>100: UART mode transfer data 7 bits long<br>101: UART mode transfer data 8 bits long<br>110: UART mode transfer data 9 bits long<br>Do not set ervent above |         |
|                         | Close coloct hit                                   | 114DT                                                                                                                                                                 | TVD DVD IIO and articlastic DVD IIO |                                                                                                                                                                                                                                                          |         |
| SLEP<br>(62A),<br>IOPOL | Sleep select bit                                   | UAKT mode:<br>0: Sleep mode deselected<br>1: Sleep mode selected                                                                                                      | IXU, KXU I/O polarity reverse bit   | u. No reverse<br>1. Reverse                                                                                                                                                                                                                              |         |
| * UART1 tra             | * UART1 transmit/receive control register 1 (U1C1) | -1 (U1C1)                                                                                                                                                             |                                     |                                                                                                                                                                                                                                                          |         |
|                         | M16                                                | M16C/62A                                                                                                                                                              | W                                   | M16C/62P                                                                                                                                                                                                                                                 | Remarks |
| U1LCH                   | Reserved                                           | Set to 0.                                                                                                                                                             | Data logic select bit               | 0: No reverse<br>1: Reverse                                                                                                                                                                                                                              |         |
| U1ERE                   | Reserved                                           | Set to 0.                                                                                                                                                             | Error signal output enable bit      | 0: Output disabled<br>1: Output enabled                                                                                                                                                                                                                  |         |
| * UART tran             | * UART transmit/receive control register 2 (UCON)  | 2 (UCON)                                                                                                                                                              |                                     |                                                                                                                                                                                                                                                          |         |
|                         | M16                                                | M16C/62A                                                                                                                                                              | W                                   | M16C/62P                                                                                                                                                                                                                                                 | Remarks |
| RCSP                    | Reserved                                           | Setto 0.                                                                                                                                                              | Separate UART0 CTS/RTS bit          | 0: CTS/RTS shared pin<br>1: CTS/RTS separated (CTS0 supplied<br>from the P6_4 pin)                                                                                                                                                                       |         |

#### Table 5.4 SFRs that Have Bits Changed in M16C/62P from M16C/62A (4/5)



| Remarks                                          |                            |                                                                                   |                      |                                          | Remarks  |                                                                                                                                 |                                                  |                                 | Remarks  |                                                                                                                    |                                                                                                                                                          |
|--------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------|----------------------|------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------|----------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| M16C/62P                                         | 0: EW0 mode<br>1: EW1 mode | Set to 0.                                                                         | 0: Lock<br>1: Unlock |                                          | M16C/62P | 0: Enables flash memory operation<br>1: Stops flash memory operation<br>(placed in low power mode, flash memory<br>initialized) | 0: Terminated normally<br>1: Terminated in error |                                 | M16C/62P | 00: Port P10 group is selected<br>01: Do not set<br>10: Port P0 group is selected<br>11: Port P2 group is selected | <ul> <li>D: Selects fAD, fAD divided by 2, or fAD divided by 4.</li> <li>1: Selects fAD divided by 3, fAD divided by 6, or fAD divided by 12.</li> </ul> |
| 2                                                | EW1 mode select bit        | Reserved                                                                          | Lock bit status flag |                                          | N        | Flash memory stop bit                                                                                                           | Erase status flag                                |                                 |          | A/D input group select bit                                                                                         | Frequency select bit 2                                                                                                                                   |
| AR1)<br>M16C/62A                                 | Set to 0.                  | 0: Flash memory power supply is<br>connected.<br>1: Flash memory power supply-off | Set to 0.            | * Flash memory control register 0 (FMR0) | M16C/62A | 0: Normal operation<br>1: Reset                                                                                                 | Set to 0.                                        |                                 | M16C/62A | Set to 0.                                                                                                          | Set to 0.                                                                                                                                                |
| * Flash memory control register 1 (FMR1)<br>M160 | Reserved                   | Flash memory power<br>supply-OFF bit                                              | Reserved             |                                          |          | Flash memory reset bit                                                                                                          | Reserved                                         | A-D control register 2 (ADCON2) |          |                                                                                                                    | Reserved                                                                                                                                                 |
| * Flash mer                                      | FMR11                      | FMR13                                                                             | FMR16                | * Flash men                              |          | FMR03<br>(62A),<br>FMSTP<br>(62P)                                                                                               | FMR07                                            | * A-D contro                    |          | ADGSEL1- Reserved<br>ADGSEL0                                                                                       | CKS2                                                                                                                                                     |

# Table 5.5 SFRs that Have Bits Changed in M16C/62P from M16C/62A (5/5)

S

### 6. Reference Documents

User's Manual: Hardware

M16C/62A Group User's Manual: Hardware Rev.1.00 (MEJ06B0006-0100Z) M16C/62P Group User's Manual: Hardware Rev.2.41 (REJ09B0185-0241) The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics website http://www.renesas.com

Inquiries http://www.renesas.com/contact/



# M16C/62A Group, M16C/62P Group Application Note Replacement Guide for M16C/62A (Discontinued Model)

|      |               | Description          |                                                                   |  |  |  |
|------|---------------|----------------------|-------------------------------------------------------------------|--|--|--|
| Rev. | Date          | Page                 | Summary                                                           |  |  |  |
| 1.00 | Dec. 15, 2014 | First edition issued |                                                                   |  |  |  |
|      |               | 2                    | Added item in Contents                                            |  |  |  |
|      |               |                      | "Replacing the Software for the External bus"                     |  |  |  |
| 1.10 |               | 4                    | Added item in Table 3.1 "External bus"                            |  |  |  |
|      | Dec. 15, 2017 | 7                    | Added section "3.1.7 Replacing the Software for the External bus" |  |  |  |
|      |               | 12                   | Revised the description in Q2 from                                |  |  |  |
|      |               |                      | "RAM, and ROM" to "internal RAM, and internal ROM"                |  |  |  |
|      |               |                      |                                                                   |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not
access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

 The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for velucting the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

(Rev.4.0-1 November 2017)



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. Murphy Ranch Road, Milpitas, CA 95035, U.S.A. +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804 **Renesas Electronics Europe GmbH** Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-132 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Si No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338