# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S Family

Normal Mode Data Transfer by the EXDMAC

# Introduction

Data transfer is performed by the EXDMAC in normal transfer mode.

# **Target Device**

H8S/2377

# Contents

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Applicable Conditions    | 3  |
| 3. | Description of Functions | 4  |
| 4. | Description of Operation | 5  |
| 5. | Description of Software  | 6  |
| 6. | Flowchart                | 12 |



# 1. Specifications

- The EXDMAC is activated by software and transfers 1024 bytes of data in flash memory to SRAM.
- DMA transfer is configured as shown in table 1.
- Flash memory is allocated to CS1 and SRAM is allocated to CS2.



Figure 1 Transfer by EXDMAC

#### Table 1 Configuration of EXDMAC

| Item                 | Description          |
|----------------------|----------------------|
| DMA transfer request | Auto-request mode    |
| Bus mode             | Cycle steal mode     |
| Transfer mode        | Normal transfer mode |
| Address mode         | Dual-address mode    |
| Transfer size        | One byte             |



# 2. Applicable Conditions

#### Table 2 Applicable Conditions

| Item                | Description                                  |                                      |
|---------------------|----------------------------------------------|--------------------------------------|
| Operating frequency | Input clock:                                 | 19.6608 MHz                          |
|                     | System clock (I                              | 19.6608 MHz                          |
|                     | Peripheral module clock (P                   | 19.6608 MHz                          |
|                     | External bus clock (Bø):                     | 19.6608 MHz                          |
| Operating mode      | Mode 4 (MD2 = 1, MD1 = 0, M                  | D0 = 0)                              |
| Development tool    | HEW: version 3.01.02                         |                                      |
| C/C++ compiler      | H8S, H8/300 Series C/C++ Co                  | mpiler: version 6.00.02              |
|                     | (from Renesas Technology Co                  | rp.)                                 |
| Compile options     | -cpu = 2000a:24, -code = macł                | ninecode, -optimize=1, -regparam = 3 |
|                     | <pre>-speed = (register,shift,struct,e</pre> | xpression)                           |

## Table 3 Section Settings

| Address  | Section Name | Description  |
|----------|--------------|--------------|
| H'000000 | CV1          | Reset vector |
| H'001000 | Р            | Program area |



### 3. Description of Functions

Figure 2 shows the block diagram of the EXDMAC, which is described below.

• The EXDMA source address register 2 (EDSAR 2)

EDSAR\_2 is a 32-bit readable/writable registers that specifies the transfer source address. It has an address update function which allows the register contents to be updated to the next source address each time transfer processing is performed.

- The EXDMA destination address register 2 (EDDAR\_2) EDDAR\_2 is a 32-bit readable/writable registers that specifies the transfer destination address. It has an address update function which allows the register contents to be updated to the next destination address each time transfer processing is performed.
- The EXDMA transfer count register 2 (EDTCR\_2) EDTCR\_2 is loaded with the size of data to be transferred (total transfer size). Each time data is transferred, the value of this register is decremented according to the access size of the transferred data. In this sample task, EDTCR\_2 is loaded with H'00000400, which corresponds to 1024 bytes, and the data access size is set to one byte. During EXDMA operation, EDTCR\_2 value is decremented by 1, indicating the number of remaining transfers.
- The EXDMA mode control register 2 (EDMDR\_2) EDMDR\_2 controls the operation of the EXDMAC.
- The EXDMA address control register 2 (EDACR\_2) EDACR 2 sets the operating mode, transfer method, etc.



Figure 2 Block Diagram of EXDMAC



## 4. Description of Operation

The operation of normal transfer in dual-address mode is outlined below.



Figure 3 Example of Normal Transfer Operation



#### 5. Description of Software

# 5.1 List of Functions

#### Table 4 List of Functions

| Function Name | Function                                                                                          |  |  |
|---------------|---------------------------------------------------------------------------------------------------|--|--|
| init          | Initialization routine                                                                            |  |  |
|               | Sets CCR, configures clocks, cancels module stop modes, and calls the BscInit and main functions. |  |  |
| BscInit       | BSC setting                                                                                       |  |  |
|               | Configures the bus.                                                                               |  |  |
| main          | Main routine                                                                                      |  |  |
|               | Configures transfer functions and starts transfer.                                                |  |  |

| init |  | BscInit |  |
|------|--|---------|--|
|      |  | main    |  |

#### Figure 4 Hierarchy of Functions

#### 5.2 Arguments

No argument is used in this sample task.

### 5.3 Internal registers

This section describes the internal registers used in this sample task.

• System Clock Control Register (SCKCR)

BitBit NameSettingFunction2SCK20System clock select 2, 1, 01SCK10000: Division ratio is 1/1.0SCK00

• PLL Control Register (PLLCR)

Address: H'FFFF45

Address: H'FFFF3B

| Bit | Bit Name | Setting | Function                                                               |
|-----|----------|---------|------------------------------------------------------------------------|
| 1   | STC1     | 0       | Frequency multiplication factor setting                                |
| 0   | STC0     | 0       | 00: Frequency multiplication factor of the PLL circuit is $\times 1$ . |

# H8S Family Normal Mode Data Transfer by the EXDMAC

| Bit      | Bit Name | Setting | Function                                 |
|----------|----------|---------|------------------------------------------|
| 15       | ACSE     | 0       | All-module-clocks-stop mode enable       |
|          |          |         | 0: Disables all-module-clocks-stop mode. |
|          |          |         | 1: Enables all-module-clocks-stop mode.  |
| 14       | MSTP14   | 0       | EXDMA controller (EXDMA)                 |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 13       | MSTP13   | 0       | DMA controller (DMAC)                    |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 12       | MSTP12   | 0       | Data transfer controller (DTC)           |
|          |          | -       | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 11       | MSTP11   | 0       | 16-bit timer pulse unit (TPU)            |
| ••       | men n    | č       | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 10       | MSTP10   | 0       | Programmable pulse generator (PPG)       |
| 10       | MOTE IU  | 0       | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 9        | MSTP9    | 0       | D/A converter (channels 0, 1)            |
| 9        | 10131 19 | 0       |                                          |
|          |          |         | 0: Cancels module stop mode.             |
| <u> </u> | MOTOO    | 0       | 1: Sets module stop mode.                |
| 8        | MSTP8    | 0       | D/A converter (channels 2, 3)            |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 7        | MSTP7    | 0       | D/A converter (channels 4, 5)            |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 6        | MSTP6    | 0       | A/D converter                            |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 5        | MSTP5    | 0       | Serial communication interface 4 (SCI_4) |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 4        | MSTP4    | 0       | Serial communication interface 3 (SCI_3) |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 3        | MSTP3    | 0       | Serial communication interface 2 (SCI_2) |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 2        | MSTP2    | 0       | Serial communication interface 1 (SCI_1) |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 1        | MSTP1    | 0       | Serial communication interface 0 (SCI 0) |
|          |          |         | 0: Cancels module stop mode.             |
|          |          |         | 1: Sets module stop mode.                |
| 0        | MSTP0    | 0       | 8-bit timer (TMR)                        |
| -        |          | č       | 0: Cancels module stop mode.             |
|          |          |         |                                          |

• Extension Module Stop Control Register H, L (EXMSTPCRH, EXMSTPCRL)

Address: H'FFFF42, H'FFFF43

| Bit | Bit Name | Setting | Function                                    |
|-----|----------|---------|---------------------------------------------|
| 4   | MSTP20   | 0       | I <sup>2</sup> C bus interface 2_1 (IIC2_1) |
|     |          |         | 0: Cancels module stop mode.                |
|     |          |         | 1: Sets module stop mode.                   |
| 3   | MSTP19   | 0       | I <sup>2</sup> C bus interface 2_0 (IIC2_0) |
|     |          |         | 0: Cancels module stop mode.                |
|     |          |         | 1: Sets module stop mode.                   |
|     |          |         |                                             |

• System Control Register (SYSCR)

Address: H'FFFF3D

| Bit | Bit Name | Setting | Function                     |
|-----|----------|---------|------------------------------|
| 7   | RAME     | 1       | RAM enable                   |
|     |          |         | 0: Disables the on-chip RAM. |
|     |          |         | 1: Enables the on-chip RAM.  |

• Port Function Control Register 0 (PFCR0)

Address: H'FFFE32

| Bit | Bit Name | Setting | Function                                                                             |
|-----|----------|---------|--------------------------------------------------------------------------------------|
| 7   | CS7E     | 1       | CS7 to CS0 enable                                                                    |
| 6   | CS6E     | 1       | Each bit of this register enables/disables the corresponding $\overline{\text{CSn}}$ |
| 5   | CS5E     | 1       | output.                                                                              |
| 4   | CS4E     | 1       | 0: The pin functions as an I/O port pin.                                             |
| 3   | CS3E     | 1       | 1: The pin functions as the $\overline{\text{CSn}}$ output pin. (n = 7 to 0)         |
| 2   | CS2E     | 1       |                                                                                      |
| 1   | CS1E     | 1       |                                                                                      |
| 0   | CS0E     | 1       |                                                                                      |
|     |          |         |                                                                                      |

• Port Function Control Register 1 (PFCR1)

Address: H'FFFE33

| Bit | Bit Name | Setting | Function                                                             |
|-----|----------|---------|----------------------------------------------------------------------|
| 7   | A23E     | 1       | Address A23 to A16 enable                                            |
| 6   | A22E     | 1       | Each bit of this register enables/disables the corresponding address |
| 5   | A21E     | 1       | output (A23 to A16).                                                 |
| 4   | A20E     | 1       | 0: Outputs DR when PAnDDR = 1. (n = 7 to 0)                          |
| 3   | A19E     | 1       | 1: Outputs Amm when PAnDDR = 1. (n = 7 to 0, mm = 23 to 16)          |
| 2   | A18E     | 1       |                                                                      |
| 1   | A17E     | 1       | In this sample task, PFCR1 is set to H'FF to enable address outputs  |
| 0   | A16E     | 1       | A23 to A16.                                                          |

| • Por      | rt Function Contr                                        | ol Register 2 (P | FCR2) Address: H'FFFE34                                                                                     |
|------------|----------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------|
| Bit        | Bit Name                                                 | Setting          | Function                                                                                                    |
| 3          | ASOE                                                     | 1                | AS output enable<br>0: PF6 functions as an I/O port pin.<br>1: PF6 functions as the AS output pin.          |
| 2          | LWROE                                                    | 1                | LWR output enable<br>0: PF3 functions as an I/O port pin.<br>1: PF3 functions as the LWR output pin.        |
| Fu         | rt A data direction<br>nction: Sets the P<br>.ting: H'FF | -                | DR) Address: H'FFFE29 to function as address output pins.                                                   |
| Fu         | rt B data direction<br>nction: Sets the P<br>.ting: H'FF | -                | DR) Address: H'FFFE2A<br>to function as address output pins.                                                |
| Fu         | rt C data direction<br>nction: Sets the P<br>tting: H'FF |                  | DR) Address: H'FFFE2B<br>to function as address output pins.                                                |
| Fu         | rt F data direction<br>nction: Sets the P<br>ting: H'80  | - ·              | DR) Address: H'FFFE2E<br>t φ, and PF6 to PF0 to function as input pins.                                     |
| Fu         | rt G data direction<br>nction: Sets the P<br>tting: H'0F | -                | DR) Address: H'FFFE2F to function as the $\overline{CS3}$ to $\overline{CS0}$ input pins.                   |
| Fu         | rt H data direction<br>nction: Sets the P<br>tting: H'0F | -                | DR) Address: H'FFFF74 to function as the $\overline{CS7}$ to $\overline{CS4}$ input pins.                   |
| Fu         | s width control re<br>nction: Designate<br>ting: H'04    | -                | R)Address: H'FFFEC0.0 as 16-bit access space and area 2 as 8-bit access space.                              |
| Fu         | cess state control<br>nction: Designate<br>ting: H'FF    |                  | CR) Address: H'FFFEC1<br>s 3-state access space                                                             |
| Fui<br>and |                                                          | . ,              | Address: H'FFFEC2<br>ogram wait states to be inserted: 7 states for areas 7 and 6, and 3 states for areas 5 |
| Fui<br>and |                                                          |                  | Address: H'FFFEC4<br>ogram wait states to be inserted: 1 state for areas 3 and 2, and 2 states for areas 1  |



Address: H'FFFECC

- Read strobe timing control register (RDNCR) Address: H'FFFEC6
   Function: Sets so that, in read access to areas 7 to 0, RD is negated at the end of the read cycle. Setting: H'00
- **Bit Name** Function Bit Setting 15 BRLE 0 External bus release enable 0: Disables external bus release. 1: Enables external bus release. 12 IDLC 1 Select number of states in idle cycle Specifies the number of states in the idle cycles set by ICIS2, ICIS1 and ICIS0 0: One state. 1: Two states. 11 ICIS1 1 Idle cycle insertion 1 When consecutive external read cycles are executed in different areas, an idle cycle can be inserted between the bus cycles. 0: Idle cycle not inserted 1: Idle cycle inserted 10 ICIS0 1 Idle cycle insertion 0 When an external read cycle and external write cycle are performed consecutively, an idle cycle can be inserted between the bus cycles. 0: Idle cycle not inserted 1: Idle cycle inserted 8 WAITE 1 WAIT pin enable 0: Disables wait insertion by the  $\overline{WAIT}$  pin. The  $\overline{WAIT}$  pin can be used as an I/O port pin. 1: Enables wait insertion by the  $\overline{WAIT}$  pin. 2 ICIS2 0 Idle cycle insertion 2 When an external write cycle and external read cycle are performed consecutively, an idle cycle can be inserted between the bus cycles. 0: Idle cycle not inserted 1: Idle cycle inserted

REJ06B0499-0100/Rev.1.00

| Fu                                                                                                                                                                | KDMA source ad<br>inction: Sets the t<br>otting: H'0020000   | transfer source a    | /                               | Address: H'FFFDE0                           |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------|---------------------------------|---------------------------------------------|--|--|--|
| Fu                                                                                                                                                                | XDMA destination<br>inction: Sets the t<br>atting: H'0040000 | transfer destination | er 2 (EDDAR_2)<br>ion address.  | Address: H'FFFDE4                           |  |  |  |
| <ul> <li>EXDMA transfer count register 2 (EDTCR_2) Address: H'FFFDE8</li> <li>Function: Sets the transfer source address.</li> <li>Setting: H'00200000</li> </ul> |                                                              |                      |                                 |                                             |  |  |  |
| • EX                                                                                                                                                              | • EXDMA mode control register 2 (EDMDR_1                     |                      |                                 | Address: H'FFFDEC                           |  |  |  |
| Bit                                                                                                                                                               | Bit Name                                                     | Setting              | Description                     |                                             |  |  |  |
| 15                                                                                                                                                                | EDA                                                          | 0                    | EXDMA active<br>0: Disables dat |                                             |  |  |  |
|                                                                                                                                                                   |                                                              |                      | 1: Enables dat                  | a transfer.                                 |  |  |  |
| 10                                                                                                                                                                | AMS                                                          | 0                    | Address mode                    | select                                      |  |  |  |
|                                                                                                                                                                   |                                                              |                      | 0: Dual-addres                  | s mode                                      |  |  |  |
|                                                                                                                                                                   |                                                              |                      | 1: Single-addre                 | ess mode                                    |  |  |  |
| 9                                                                                                                                                                 | MDS1                                                         | 0                    | Mode select 1,                  | 0                                           |  |  |  |
| 8                                                                                                                                                                 | MDS0                                                         | 0                    | 00: Auto-reque                  | est, cycle steal mode, normal transfer mode |  |  |  |
| 3                                                                                                                                                                 | DTSIZE                                                       | 0                    | Data transmit s                 | size                                        |  |  |  |
|                                                                                                                                                                   |                                                              |                      | 0: One byte                     |                                             |  |  |  |
|                                                                                                                                                                   |                                                              |                      | 1: One word                     |                                             |  |  |  |

| • EAI | JMA address co | ontrol register 2 (E | EDACK_2) Address: HFFFDEE               |
|-------|----------------|----------------------|-----------------------------------------|
| Bit   | Bit Name       | Setting              | Description                             |
| 15    | SAT1           | 1                    | Source address update mode              |
| 14    | SAT0           | 0                    | 10: Source address is incremented.      |
|       |                |                      |                                         |
| 7     | DAT1           | 1                    | Destination address update mode         |
| 6     | DAT0           | 0                    | 10: Destination address is incremented. |
|       |                |                      |                                         |

# 5.4 RAM Usage

This sample task does not use RAM.



# 6. Flowchart

# 6.1 init Function





#### 6.2 **BscInit Function**





#### 6.3 main Function





# **Revision Record**

|           | Description |                      |                   |  |
|-----------|-------------|----------------------|-------------------|--|
| Date      | Page        | Summary              |                   |  |
| Mar.09.05 |             | First edition issued |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             |                      |                   |  |
|           |             | Date Page            | Date Page Summary |  |



Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

**KENESAS**