# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/38076R

Measuring Number of Input Pulses Using 16-Bit Event Counter Function of Timer F

# Introduction

The 16-bit event counter function of timer F is used to count the rising edges of pulses input to the timer F event input (TMIF) pin.

# Target Device

H8/38076R

### Contents

| 1. | Specifications           | 2 |
|----|--------------------------|---|
| 2. | Description of Functions | 2 |
| 3. | Principles of Operation  | 4 |
| 4. | Description of Software  | 5 |
| 5. | Flowchart                | 8 |

# H8/38076R Measuring Number of Input Pulses Using 16-Bit Event Counter Function of Timer F

# 1. Specifications

In this sample task timer counter F (TCF) is set to count the rising edges of an external clock input to the timer F event input (TMIF) pin. Timer counter F continues counting up until the rising edge count reaches 1,024.

# 2. Description of Functions

#### 2.1 Functions

When the rising edge count reaches 1,024 the external clock input to TCF is halted and the sample task ends. In this sample task the 16-bit event counter function of timer counter F is used to measure the number of pulses input to the TMIF pin. A block diagram of the 16-bit event counter function of timer F is shown in figure 1. The 16-bit event counter function of timer F is described below.

1. Timer F Functions

This 16-bit timer has an output compare function. It can be used for external event counting or as a multifunction timer for a variety of applications, including counter resetting, interrupt request, and toggle output using compare match signals. It can also be used as two independent 8-bit timers (timer FH and timer FL).

• Timer counter F (TCF)

TCF is a 16-bit readable/writeable up-counter that is incremented by input of an internal or an external clock. Five input clock options are available: the system clock divided by 4, 16, or 32; the subclock divided by 4; or an external clock.

In this sample task external clock is selected as the TCF input clock.

- Timer control register F (TCRF) TCRF is an 8-bit readable/writeable register used for switching between 16-bit mode and 8-bit mode and for selecting among the four internal clocks and an external event.
- Timer control/status register F (TCSRF) TCSRF is an 8-bit register used for counter clear selection, overflow flag and compare match flag settings, and controlling the enabling of overflow interrupt requests.
- 2. I/O Port Functions The following port setting is performed.
- Port mode register 4 (PMR4) PMR4 is used to set the P40/SCK31/TMIF pin as a TMIF pin.
- Interrupt Controller Functions The following registers are used to control interrupts.
- Interrupt enable register 2 (IENR2) IENR2 controls timer F interrupts.
- Interrupt request register 2 (IRR2) IRR2 is the interrupt request status register for timer F interrupts.



Figure 1 Block Diagram of 16-Bit Event Counter Function of Timer F

# 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. With functions assigned as shown in table 1 the 16-bit event counter function of timer F is used to measure the number of input pulses.

#### Table 1 Assignment of Functions

| Elements | Description                                                                                      |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| TCF      | 16-bit counter using external clock input                                                        |  |  |  |  |
| TCRF     | Sets TCF to 16-bit mode, selects external clock as TCF input clock                               |  |  |  |  |
| TCSRF    | Timer F status register, enables TCF overflow interrupts, disables clearing TCF by compare match |  |  |  |  |
| IENTFH   | Enables interrupt requests at timer F overflow                                                   |  |  |  |  |
| IRRTFH   | Interrupt flag set by timer F overflow                                                           |  |  |  |  |
| TMIF     | Input pin for external event input to TCFL                                                       |  |  |  |  |

# 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 2. Using the hardware and software processing shown in figure 2 the 16-bit event counter function of timer F is used to measure the number of input pulses.



Figure 2 Principles of Operation



#### 4. Description of Software

#### 4.1 Description of Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Function Name | Description                                                                                                                                                                          |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| main          | Settings for timer F 16-bit event counter function, selects external clock the TCF input clock source, enables interrupts, ends when TCF input clock rising edge count reaches 1,024 |
| tfint         | During timer F overflow interrupt handling, sets 1 to ENDF and disables timer F interrupt requests                                                                                   |

#### 4.2 Arguments

No arguments are used in this sample task.

# 4.3 Description of Internal Registers

The internal registers used in this sample task are shown below.

| • TCRF Timer Control Re |          | ol Regist | er F Address: H'FFB6 |                                                                             |
|-------------------------|----------|-----------|----------------------|-----------------------------------------------------------------------------|
| Bit                     | Bit Name | Set Value | R/W                  | Description                                                                 |
| 6                       | CKSH2    | 0         | W                    | Clock Select H                                                              |
| 5                       | CKSH1    | 0         | W                    | Selects the clock input to TCFH from among internal clock                   |
| 4                       | CKSH0    | 0         | W                    | sources or TCFL overflow.                                                   |
|                         |          |           |                      | 000: 16-bit mode, counting on TCFL overflow signal                          |
|                         |          |           |                      | 001: 16-bit mode, counting on TCFL overflow signal                          |
|                         |          |           |                      | 010: 16-bit mode, counting on TCFL overflow signal                          |
| 2                       | CKSL2    | 0         | W                    | Clock Select L                                                              |
| 1                       | CKSL1    | 0         | W                    | Select the clock input to TCFL from among internal clock                    |
| 0                       | CKSL0    | 0         | W                    | sources or external event input.                                            |
|                         |          |           |                      | 000: Counting on rising or falling edge of an external event<br>(TMIF pin)* |
|                         |          |           |                      | 001: Counting on rising or falling edge of an external event<br>(TMIF pin)* |
|                         |          |           |                      | 010: Counting on rising or falling edge of an external event (TMIF pin)*    |

Note: \* The TMIFEG bit in IEGR selects which edge of an external event is used for counting.

# RENESAS Measuring Number of Input Pulses Using 16-Bit Event Counter Function of Timer F

| • TCSRF                                          |                                                                | Timer Control/Status F                                                                    |                                                            |                                                                                                                                 |  |
|--------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                              | Bit Name                                                       | Set Value                                                                                 | R/W                                                        | Description                                                                                                                     |  |
| 7                                                | OVFH                                                           | Undefined                                                                                 | R/W                                                        | Timer Overflow Flag H                                                                                                           |  |
|                                                  |                                                                |                                                                                           |                                                            | [Setting condition]                                                                                                             |  |
|                                                  |                                                                |                                                                                           |                                                            | When TCFH overflows from H'FF to H'00                                                                                           |  |
|                                                  |                                                                |                                                                                           |                                                            | [Clearing condition]                                                                                                            |  |
|                                                  |                                                                |                                                                                           | <b>B</b> 447                                               | When 0 is written to this bit after reading it as 1                                                                             |  |
| 5                                                | OVIEH                                                          | 1                                                                                         | R/W                                                        | Timer Overflow Interrupt Enable H                                                                                               |  |
|                                                  |                                                                |                                                                                           |                                                            | Enables or disables interrupt generation when TCFH overflows.                                                                   |  |
|                                                  |                                                                |                                                                                           |                                                            |                                                                                                                                 |  |
| 1                                                |                                                                | 0                                                                                         |                                                            | 1: TCFH overflow interrupt requests enabled                                                                                     |  |
| 4                                                | CCLRH                                                          | 0                                                                                         | R/W                                                        | Counter Clear H                                                                                                                 |  |
|                                                  |                                                                |                                                                                           |                                                            | In 16-bit mode this bit selects whether TCF is cleared when TCF and OCRF match.                                                 |  |
|                                                  |                                                                |                                                                                           |                                                            | In 16-bit mode:                                                                                                                 |  |
|                                                  |                                                                |                                                                                           |                                                            | 0: TCF clearing by compare match disabled                                                                                       |  |
| Note: *                                          |                                                                | be written to cle                                                                         | or the fl                                                  |                                                                                                                                 |  |
| NOLE.                                            | Only 0 can c                                                   |                                                                                           |                                                            | ay.                                                                                                                             |  |
| • TCF                                            |                                                                | Timer Count                                                                               | er F                                                       | Address: H'FFB8                                                                                                                 |  |
| Bit                                              | Bit Name                                                       | Set Value                                                                                 | R/W                                                        | Description                                                                                                                     |  |
| 15                                               | Bit 15                                                         | Undefined                                                                                 | R/W                                                        | Output Compare Register F                                                                                                       |  |
| 14                                               | Bit 14                                                         | Undefined                                                                                 | R/W                                                        | When CKSH2 in TCRF is set to 0 TCF operates as a 16-bit                                                                         |  |
| 13                                               | Bit 13                                                         | Undefined                                                                                 | R/W                                                        | counter. The TCF input clock is selected by bits CKSL2 to                                                                       |  |
| 12                                               | Bit 12                                                         | Undefined                                                                                 | R/W                                                        | CKSL0 in TCF.                                                                                                                   |  |
| 11                                               | Bit 11                                                         | Undefined                                                                                 | R/W                                                        | TCF can be cleared in the event of a compare match by                                                                           |  |
| 10                                               | Bit 10                                                         | Undefined                                                                                 | R/W                                                        | CCLRH in TCSRF.                                                                                                                 |  |
| 9                                                | Bit 9                                                          | Undefined                                                                                 | R/W                                                        | When TCF overflows from H'FFFF to H'0000, OVFH in                                                                               |  |
| 8                                                | Bit 8                                                          | Undefined                                                                                 | R/W                                                        | TCSRF is set to 1. If the value of OVIEH in TCSRF is 1 at this                                                                  |  |
| _                                                | Bit 7                                                          | Undefined                                                                                 | R/W                                                        | time, IRRTFH in IRR2 is set to 1, and if in addition the value of                                                               |  |
| 7                                                |                                                                |                                                                                           |                                                            | IENTEH in IEND2 is 1, on interrupt request is cont to the CDU                                                                   |  |
| 7<br>6                                           | Bit 6                                                          | Undefined                                                                                 | R/W                                                        | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
|                                                  | Bit 6<br>Bit 5                                                 | Undefined<br>Undefined                                                                    | R/W<br>R/W                                                 | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6                                                |                                                                |                                                                                           |                                                            | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6<br>5                                           | Bit 5                                                          | Undefined                                                                                 | R/W                                                        | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6<br>5<br>4                                      | Bit 5<br>Bit 4                                                 | Undefined<br>Undefined                                                                    | R/W<br>R/W                                                 | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6<br>5<br>4<br>3                                 | Bit 5<br>Bit 4<br>Bit 3                                        | Undefined<br>Undefined<br>Undefined                                                       | R/W<br>R/W<br>R/W                                          | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6<br>5<br>4<br>3<br>2                            | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2                               | Undefined<br>Undefined<br>Undefined<br>Undefined                                          | R/W<br>R/W<br>R/W<br>R/W                                   | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.                                                                  |  |
| 6<br>5<br>4<br>3<br>2<br>1                       | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0             | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined                             | R/W<br>R/W<br>R/W<br>R/W<br>R/W                            | IENTFH in IENR2 is 1, an interrupt request is sent to the CPU.<br>Address: H'FFC3                                               |  |
| 6<br>5<br>4<br>3<br>2<br>1<br>0                  | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0             | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined                | R/W<br>R/W<br>R/W<br>R/W<br>R/W                            |                                                                                                                                 |  |
| 6<br>5<br>4<br>3<br>2<br>1<br>0<br>• PMR4        | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0             | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined<br>Port Mode R              | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W                     | Address: H'FFC3                                                                                                                 |  |
| 6<br>5<br>4<br>3<br>2<br>1<br>0<br>• PMR4<br>Bit | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0<br>Bit Name | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined<br>Port Mode R<br>Set Value | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>egister 4<br><b>R/W</b> | Address: H'FFC3 Description                                                                                                     |  |
| 6<br>5<br>4<br>3<br>2<br>1<br>0<br>• PMR4<br>Bit | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0<br>Bit Name | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined<br>Port Mode R<br>Set Value | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>egister 4<br><b>R/W</b> | Address: H'FFC3 Description P40/SCK31/TMIF pin function switch                                                                  |  |
| 6<br>5<br>4<br>3<br>2<br>1<br>0<br>• PMR4<br>Bit | Bit 5<br>Bit 4<br>Bit 3<br>Bit 2<br>Bit 1<br>Bit 0<br>Bit Name | Undefined<br>Undefined<br>Undefined<br>Undefined<br>Undefined<br>Port Mode R<br>Set Value | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>egister 4<br><b>R/W</b> | Address: H'FFC3<br>Description<br>P40/SCK31/TMIF pin function switch<br>Selects whether pin P40/SCK31/TMIF is used as P40/SCK31 |  |

| R      | ENE      | SVS           | Measuri   | H8/38076R<br>ing Number of Input Pulses Using 16-Bit Event Counter Function of Timer F |
|--------|----------|---------------|-----------|----------------------------------------------------------------------------------------|
| • IEGR | l        | Interrupt Edg | ge Select | Register Address: H'FFF2                                                               |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                                            |
| 6      | TMIFEG   | 1             | R/W       | TMIF Edge Select                                                                       |
|        |          |               |           | 0: Detects the falling edge of the TMIF pin input                                      |
|        |          |               |           | 1: Detects the rising edge of the TMIF pin input                                       |
|        |          |               |           |                                                                                        |
| • IENR | 2        | Interrupt Ena | able Regi | ster 2 Address: H'FFF4                                                                 |
|        |          | -             |           |                                                                                        |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                                            |
| 3      | IENTFH   | 1             | R/W       | Timer FH Interrupt Enable                                                              |
|        |          |               |           | Timer FH interrupt requests are enabled when this bit is set to                        |
|        |          |               |           | 1.                                                                                     |
|        |          |               |           | 1: Timer FH interrupt requests enabled                                                 |
|        |          |               |           |                                                                                        |
| • IRR2 |          | Interrupt Red | quest Reg | sister 2 Address: H'FFF7                                                               |
|        |          |               |           | <b>-</b> 1.4                                                                           |
| Bit    | Bit Name | Set Value     | R/W       | Description                                                                            |
| 3      | IRRTFH   | Undefined     | R/W       | Timer FH Interrupt Request Flag                                                        |
|        |          |               |           | [Setting condition]                                                                    |
|        |          |               |           | <ul> <li>When timer FH compare match or overflow occurs</li> </ul>                     |
|        |          |               |           | [Clearing condition]                                                                   |
|        |          |               |           | When 0 is written to this bit                                                          |

#### **RAM Usage** 4.4

The RAM usage in this sample task is shown in table 3.

# Table 3 RAM Usage

| Bit | Bit Name | Description                               | Amount of Memory Used | Used in |
|-----|----------|-------------------------------------------|-----------------------|---------|
| 0   | ENDF     | Flag indicating that rising edge of input | 1 bit                 | main    |
|     |          | pulse has been detected 1,024 times       |                       | tfint   |



# 5. Flowchart

# 5.1 main



# 5.2 tfint





# 5.3 Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| Р            | H'0100  |
| В            | H'F780  |



# **Revision Record**

|           | Descript |                      |  |
|-----------|----------|----------------------|--|
| Date      | Page     | Summary              |  |
| Mar.18.05 |          | First edition issued |  |
|           |          |                      |  |
|           |          |                      |  |
|           |          |                      |  |
|           |          |                      |  |
|           |          | Date Page            |  |

#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
   Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.