## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

## PWM Output Using TPU Synchronous Operation Function

## Introduction

The synchronous operation function of the 16-bit timer pulse unit (TPU) is used to output 2-phase PWM waveforms from the TGRA\_1 PWM output pin (TIOCA1) and TGRA\_2 PWM output pin (TIOCA2).

## **Target Device**

H8/38076R

#### **Contents**

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 3  |
| 3. | Principles of Operation | 7  |
| 4. | Description of Software | 8  |
| 5  | Flowcharts              | 15 |



## 1. Specifications

- The synchronous operation function of the 16-bit timer pulse unit (TPU) is used to output 2-phase PWM waveforms from the TGRA\_1 PWM output pin (TIOCA1) and TGRA\_2 PWM output pin (TIOCA2).
- TPU channels 1 and 2 are set to synchronous operation and PWM mode 1, TGRB\_1 compare much is set as the channel 1 counter clearing source, and synchronous clearing as the channel 2 counter clearing source.
- For TCNT in channels 1 and 2, synchronous presetting is performed, synchronous clearing is performed by a TGRB 1 compare match, and the data set in TGRB 1 is the cycle.
- The 2-phase PWM waveforms are set to a 20-ms period and 50% duty period.
- An example of PWM output by means of the TPU synchronous operation function is shown in figure 1.



Figure 1 Example of PWM Output Using TPU Synchronous Operation Function



### 2. Functions Used

## 2.1 TPU Synchronous Operation Function

In this sample task, the synchronous operation function of the TPU is used to output 2-phase PWM waveforms with a 20-ms period and 50% duty cycle from the TGRA\_1 PWM output pin (TIOCA1) and TGRA\_2 PWM output pin (TIOCA2). A block diagram of the synchronous operation function of the TPU is shown in figure 2. The block diagram of the synchronous operation function of the TPU is explained below.

- System clock (φ)
  - 10-MHz clock used as the reference clock for operating the CPU and peripheral function modules
- Timer control register\_1 (TCR\_1), timer control register\_2 (TCR\_2)
  - These registers select timer counter\_1 (TCNT\_1), timer counter\_2 (TCNT\_2) counter clearing source, input clock edge, and clock source.
- Timer mode register\_1 (TMDR\_1), timer mode register\_2 (TMDR\_2)
  - These registers set the operating modes of channels 1 and 2.
- Timer I/O control register 1 (TIOR 1), timer I/O control register 2 (TIOR 2)
  - These register control timer general register A\_1 (TGRA\_1), timer general register B\_1 (TGRB\_1), timer general register A\_2 (TGRA\_2), and timer general register B\_2 (TGRB\_2).
- Timer counter\_1 (TCNT\_1), timer counter\_2 (TCNT\_2)
  - 16-bit readable/writable counters that count using the rising edge of internal clock  $\phi/4$
- Timer general register A 1 (TGRA 1)
  - A 16-bit readable/writable output compare register that is used to set the duty cycle of the PWM waveform output from the TIOCA1 pin
- Timer general register B\_1 (TGRB\_1)
  - A 16-bit readable/writable output compare register that is used to set the period of the PWM waveforms output from the TIOCA1 and TIOCA2 pins
- Timer general register A\_2 (TGRA\_2)
  - A 16-bit readable/writable output compare register that is used to set the phase difference of the PWM waveform output from the TIOCA2 pin
- Timer general register B 2 (TGRB 2)
  - A 16-bit readable/writable output compare register that is used to set the duty cycle of the PWM waveform output from the TIOCA2 pin
- Timer start register (TSTR)
  - Controls operation/stopping of timer counter\_1 (TCNT\_1) and timer counter\_2 (TCNT\_2).
- Timer synchro register (TSYR)
  - Selects independent operation or synchronous operation of timer counter\_1 (TCNT\_1) and timer counter\_2 (TCNT\_2).





Figure 2 Block Diagram of TPU Synchronous Operation Function



Sample settings for PWM waveforms output from the TIOCA1 pin and TIOCA2 pin are shown below.

Period and high width of PWM waveform output from TIOCA1 pin:

$$Period = \frac{TGRB\_1 \text{ set value} + 1}{TCNT\_1 \text{ input clock}} = \frac{H'C34F (49999) + 1}{10 \text{ MHz} / 4} = 20 \text{ ms}$$

$$High \text{ width} = \frac{TGRA\_1 \text{ set value} + 1}{TCNT\_1 \text{ input clock}} = \frac{H'61A7 (24999) + 1}{10 \text{ MHz} / 4} = 10 \text{ ms}$$

High width of PWM waveform output from TIOCA2 pin:

High width = 
$$\frac{(TGRB\_2 \text{ set value} + 1) - (TGRA\_2 \text{ set value} + 1)}{TCNT\_2 \text{ input clock}}$$

$$= \frac{(H'927B (37499) + 1) - (H'30D3 (12499) + 1)}{10 \text{ MHz} / 4}$$

$$= 10 \text{ ms}$$

Phase difference of PWM waveforms output from TIOCA1 pin and TIOCA2 pin:

Phase difference = 
$$\frac{TGRA\_1 \text{ set value} + 1}{TCNT\_1 \text{ input clock}} - \frac{TGRA\_2 \text{ set value} + 1}{TCNT\_2 \text{ input clock}}$$
$$= \frac{(H'61A7 (24999) + 1) - (H'30D3 (12499) + 1)}{10 \text{ MHz} / 4}$$
$$= 5 \text{ ms}$$



## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, pulses are output by means of the synchronous operation function of the TPU.

Table 1 Assignment of Functions

| counter clearing source, rising edge as TCNT_1 input  1 counter clock                                                    |
|--------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                          |
| s clearing/synchronous operation channel as TCNT_2<br>NT_2 input clock edge, and internal clock φ/4 as TCNT_2            |
| rating mode                                                                                                              |
| rating mode                                                                                                              |
| function, initial output 0 and 1 output on compare match for<br>e register as TGRB_1 function, 0 as TIOCA1 pin output on |
| function, initial output 0 and 1 output on compare match for<br>e register as TGRB_2 function, 0 as TIOCA2 pin output on |
| edge of internal clock φ/4                                                                                               |
| edge of internal clock φ/4                                                                                               |
| duty cycle of PWM waveform output from TIOCA1 pin                                                                        |
| PWM cycle of PWM waveforms output from TIOCA1 and                                                                        |
| phase difference of PWM waveforms output from TIOCA1                                                                     |
| duty cycle of PWM waveform output from TIOCA2 pin                                                                        |
| d TCNT_2 count                                                                                                           |
| and 2                                                                                                                    |
|                                                                                                                          |
|                                                                                                                          |
|                                                                                                                          |



## 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. Using the hardware and software processing shown in figure 3, PWM output is performed by means of the TPU synchronous operation function.



Figure 3 Principles of Operation



## 4. Description of Software

#### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Function Name | Description                                                   |
|---------------|---------------------------------------------------------------|
| main          | TPU initial settings, TCNT_1 and TCNT_2 count operation start |

#### 4.2 Arguments

No arguments are used in this sample task.

## 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| •   | • TSTR Timer start register |           | Address: H'F030 |                                           |
|-----|-----------------------------|-----------|-----------------|-------------------------------------------|
| Bit | Bit Name                    | Set Value | R/W             | Description                               |
| 2   | CST2                        | 1         | R/W             | Counter start 2                           |
|     |                             |           |                 | Selects TCNT_2 operation or stopping.     |
|     |                             |           |                 | CST2 = 1: TCNT_2 performs count operation |
| 1   | CST1                        | 1         | R/W             | Counter start 1                           |
|     |                             |           |                 | Selects TCNT_1 operation or stopping.     |
|     |                             |           |                 | CST1 = 1: TCNT_1 performs count operation |

| •   | TSYR Timer synchro register |           | Addı | ress: H'F031                                                                                                 |
|-----|-----------------------------|-----------|------|--------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name                    | Set Value | R/W  | Description                                                                                                  |
| 2   | SYNC2                       | 1         | R/W  | Timer synchronization 2                                                                                      |
|     |                             |           |      | Selects independent operation from, or synchronous operation with, the other channel.                        |
|     |                             |           |      | SYNC2 = 1: TCNT_2 performs synchronous operation (TCNT synchronous presetting/synchronous clearing possible) |
| 1   | CYNC1                       | 1         | R/W  | Timer synchronization 1                                                                                      |
|     |                             |           |      | Selects independent operation from, or synchronous operation with, the other channel.                        |
|     |                             |           |      | SYNC1 = 1: TCNT_1 performs synchronous operation (TCNT synchronous presetting/synchronous clearing possible) |



| •        | TCR_1 Timer | control registe              | r_1                | Address: H'F040                                                                            |
|----------|-------------|------------------------------|--------------------|--------------------------------------------------------------------------------------------|
| Bit      | Bit Name    | Set Value                    | R/W                | Description                                                                                |
| 6        | CCLR1       | 1                            | R/W                | Counter clear 1, 0                                                                         |
| 5        | CCLR0       | 0                            | R/W                | Select the TCNT_1 counter clearing source.                                                 |
|          |             |                              |                    | CCLR1 = 1, CCLR0 = 0: TCNT_1 cleared by TGRB_1 compare match                               |
| 4        | CKEG1       | 0                            | R/W                | Clock edge 1, 0                                                                            |
| 3        | CKEG0       | 0                            | R/W                | Select the TCNT_1 input clock edge.                                                        |
|          |             |                              |                    | CKEG1 = 0, CKEG0 = 0: Counts at the rising edge                                            |
| 2        | TPSC2       | 0                            | R/W                | Timer prescaler 2, 1, 0                                                                    |
| 1        | TPSC1       | 0                            | R/W                | Select the TCNT_1 clock source.                                                            |
| 0        | TPSC0       | 1                            | R/W                | TPSC2 = 0, TPSC1 = 0, TPSC0 = 1: Counts on internal clock φ/4                              |
| •<br>Bit | TMDR_1 Tim  | er mode registe<br>Set Value | er_1<br><b>R/W</b> | Address: H'F041  Description                                                               |
| 1        | MD1         | 1                            | R/W                | Mode 1, 0                                                                                  |
| -        |             |                              | R/W                | ·                                                                                          |
| 0        | MD0         | 0                            | F/VV               | Select the TPU_1 operating mode.  MD1 = 1, MD0 = 0: TPU 1 set to PWM mode 1                |
|          |             |                              |                    | MDT - 1, MD0 - 0. 1FO_1 Set to FWM Hode 1                                                  |
| •        | TIOR_1 Time | r I/O control re             | egister_1          | Address: H'F042                                                                            |
| Bit      | Bit Name    | Set Value                    | R/W                | Description                                                                                |
| 7        | IOB3        | 0                            | R/W                | I/O control B3 to B0                                                                       |
| 6        | IOB2        | 0                            | R/W                | Select the function of TGRB_1.                                                             |
| 5        | IOB1        | 0                            | R/W                | IOB3 = 0, IOB2 = 0, IOB1 = 0, IOB0 = 1: TGRB_1 function is output                          |
| 4        | IOB0        | 1                            | R/W                | compare register, TIOCB1 pin function is 0 output on compare match with initial output = 0 |
| 3        | IOA3        | 0                            | R/W                | I/O control A3 to A0                                                                       |
| 2        | IOA2        | 0                            | R/W                | Select the function of TGRA_1.                                                             |
| 1        | IOA1        | 1                            | R/W                | IOA3 = 0, IOA2 = 0, IOA1 = 0, IOA0 = 1: TGRA_1 function is output                          |
| 0        | IOA0        | 0                            | R/W                | compare register, TIOCA1 pin function is 0 output on compare match with initial output = 1 |



| • [ | TCNT_1 Timer counter_1 |           | Addres | ss: H'F046                                                                                    |
|-----|------------------------|-----------|--------|-----------------------------------------------------------------------------------------------|
| Bit | Bit Name               | Set Value | R/W    | Description                                                                                   |
| 15  | Bit 15                 | 0         | R/W    | Timer counter_1                                                                               |
| 14  | Bit 14                 | 0         | R/W    | 16-bit readable/writable counter. TCNT_1 is initialized to H'0000 at a                        |
| 13  | Bit 13                 | 0         | R/W    | reset. TCNT_1 cannot be accessed in 8-bit units, and must always be accessed in 16-bit units. |
| 12  | Bit 12                 | 0         | R/W    | be accessed in 10-bit driits.                                                                 |
| 11  | Bit 11                 | 0         | R/W    |                                                                                               |
| 10  | Bit 10                 | 0         | R/W    |                                                                                               |
| 9   | Bit 9                  | 0         | R/W    |                                                                                               |
| 8   | Bit 8                  | 0         | R/W    |                                                                                               |
| 7   | Bit 7                  | 0         | R/W    |                                                                                               |
| 6   | Bit 6                  | 0         | R/W    |                                                                                               |
| 5   | Bit 5                  | 0         | R/W    |                                                                                               |
| 4   | Bit 4                  | 0         | R/W    |                                                                                               |
| 3   | Bit 3                  | 0         | R/W    |                                                                                               |
| 2   | Bit 2                  | 0         | R/W    |                                                                                               |
| 1   | Bit 1                  | 0         | R/W    |                                                                                               |
| 0   | Bit 0                  | 0         | R/W    |                                                                                               |

| •   | TGRA_1 Tim | er general regis | ster A_1 | Address: H'F048                                                                                                                          |
|-----|------------|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name   | Set Value        | R/W      | Description                                                                                                                              |
| 15  | Bit 15     | 0                | R/W      | Timer general register A_1                                                                                                               |
| 14  | Bit 14     | 1                | R/W      | A 16-bit readable/writable register, functioning as either output                                                                        |
| 13  | Bit 13     | 1                | R/W      | compare or input capture register. TGRA_1 is initialized to H'FFFF at a reset. TGRA_1 cannot be accessed in 8-bit units, and must always |
| 12  | Bit 12     | 0                | R/W      | be accessed in 16-bit units.                                                                                                             |
| 11  | Bit 11     | 0                | R/W      | Note: Set value: H'61A7                                                                                                                  |
| 10  | Bit 10     | 0                | R/W      |                                                                                                                                          |
| 9   | Bit 9      | 0                | R/W      |                                                                                                                                          |
| 8   | Bit 8      | 1                | R/W      |                                                                                                                                          |
| 7   | Bit 7      | 1                | R/W      |                                                                                                                                          |
| 6   | Bit 6      | 1                | R/W      |                                                                                                                                          |
| 5   | Bit 5      | 0                | R/W      |                                                                                                                                          |
| 4   | Bit 4      | 0                | R/W      |                                                                                                                                          |
| 3   | Bit 3      | 0                | R/W      |                                                                                                                                          |
| 2   | Bit 2      | 1                | R/W      |                                                                                                                                          |
| 1   | Bit 1      | 1                | R/W      |                                                                                                                                          |
| 0   | Bit 0      | 1                | R/W      |                                                                                                                                          |



| •   | TGRB_1 Timer general register B_1 |           |     | Address: H'F04A                                                                                 |
|-----|-----------------------------------|-----------|-----|-------------------------------------------------------------------------------------------------|
| Bit | Bit Name                          | Set Value | R/W | Description                                                                                     |
| 15  | Bit 15                            | 1         | R/W | Timer general register B_1                                                                      |
| 14  | Bit 14                            | 1         | R/W | A 16-bit readable/writable register, functioning as either output                               |
| 13  | Bit 13                            | 0         | R/W | compare or input capture register. TGRB_1 is initialized to H'FFFF at                           |
| 12  | Bit 12                            | 0         | R/W | a reset. TGRB_1 cannot be accessed in 8-bit units, and must always be accessed in 16-bit units. |
| 11  | Bit 11                            | 0         | R/W | Note: Set value: H'C34F                                                                         |
| 10  | Bit 10                            | 0         | R/W |                                                                                                 |
| 9   | Bit 9                             | 1         | R/W |                                                                                                 |
| 8   | Bit 8                             | 1         | R/W |                                                                                                 |
| 7   | Bit 7                             | 0         | R/W |                                                                                                 |
| 6   | Bit 6                             | 1         | R/W |                                                                                                 |
| 5   | Bit 5                             | 0         | R/W |                                                                                                 |
| 4   | Bit 4                             | 0         | R/W |                                                                                                 |
| 3   | Bit 3                             | 1         | R/W |                                                                                                 |
| 2   | Bit 2                             | 1         | R/W |                                                                                                 |
| 1   | Bit 1                             | 1         | R/W |                                                                                                 |
| 0   | Bit 0                             | 1         | R/W |                                                                                                 |

| •   | TCR_2 Timer | control registe | r_2 | Address: H'F050                                                                                                      |
|-----|-------------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value       | R/W | Description                                                                                                          |
| 6   | CCLR1       | 1               | R/W | Counter clear 1, 0                                                                                                   |
| 5   | CCLR0       | 1               | R/W | Select the TCNT_2 counter clearing source.                                                                           |
|     |             |                 |     | CCLR1 = 1, CCLR0 = 1: TCNT_2 cleared by counter clearing of other synchronous clearing/synchronous operation channel |
| 4   | CKEG1       | 0               | R/W | Clock edge 1, 0                                                                                                      |
| 3   | CKEG0       | 0               | R/W | Select the TCNT_2 input clock edge.                                                                                  |
|     |             |                 |     | CKEG1 = 0, CKEG0 = 0: Counts on rising edge                                                                          |
| 2   | TPSC2       | 0               | R/W | Timer prescaler 2, 1, 0                                                                                              |
| 1   | TPSC1       | 0               | R/W | Select the TCNT_2 clock source.                                                                                      |
| 0   | TPSC0       | 1               | R/W | TPSC2 = 0, TPSC1 = 0, TPSC0 = 1: Counts on internal clock φ/4                                                        |

| •   | • TMDR_2 Timer mode register_2 |           |     | Address: H'F051                           |
|-----|--------------------------------|-----------|-----|-------------------------------------------|
| Bit | Bit Name                       | Set Value | R/W | Description                               |
| 1   | MD1                            | 1         | R/W | Mode 1, 0                                 |
| 0   | MD0                            | 0         | R/W | Select the TPU_2 operating mode.          |
|     |                                |           |     | MD1 = 1, MD0 = 0: TPU_2 set to PWM mode 1 |



| •   | TIOR_2 Time | r I/O control re | gister_2 | Address: H'F052                                                                            |
|-----|-------------|------------------|----------|--------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value        | R/W      | Description                                                                                |
| 7   | IOB3        | 0                | R/W      | I/O control B3 to B0                                                                       |
| 6   | IOB2        | 0                | R/W      | Select the function of TGRB_2.                                                             |
| 5   | IOB1        | 0                | R/W      | IOB3 = 0, IOB2 = 0, IOB1 = 0, IOB0 = 1: TGRB_2 function is output                          |
| 4   | IOB0        | 1                | R/W      | compare register, TIOCB2 pin function is 0 output on compare match with initial output = 0 |
| 3   | IOA3        | 0                | R/W      | I/O control A3 to A0                                                                       |
| 2   | IOA2        | 0                | R/W      | Select the function of TGRA_2.                                                             |
| 1   | IOA1        | 1                | R/W      | IOA3 = 0, IOA2 = 0, IOA1 = 0, IOA0 = 1: TGRA_2 function is output                          |
| 0   | IOA0        | 0                | R/W      | compare register, TIOCA2 pin function is 1 output on compare match with initial output = 0 |

| • | TCNT | 2 | Timer counter | 2 | Address: | H'F056 |
|---|------|---|---------------|---|----------|--------|
|   |      |   |               |   |          |        |

| Bit | Bit Name | Set Value | R/W | Description                                                            |
|-----|----------|-----------|-----|------------------------------------------------------------------------|
| 15  | Bit 15   | 0         | R/W | Timer counter_2                                                        |
| 14  | Bit 14   | 0         | R/W | 16-bit readable/writable counter. TCNT_2 is initialized to H'0000 at a |
| 13  | Bit 13   | 0         | R/W | reset. TCNT_2 cannot be accessed in 8-bit units, and must always       |
| 12  | Bit 12   | 0         | R/W | be accessed in 16-bit units.                                           |
| 11  | Bit 11   | 0         | R/W |                                                                        |
| 10  | Bit 10   | 0         | R/W |                                                                        |
| 9   | Bit 9    | 0         | R/W |                                                                        |
| 8   | Bit 8    | 0         | R/W |                                                                        |
| 7   | Bit 7    | 0         | R/W |                                                                        |
| 6   | Bit 6    | 0         | R/W |                                                                        |
| 5   | Bit 5    | 0         | R/W |                                                                        |
| 4   | Bit 4    | 0         | R/W |                                                                        |
| 3   | Bit 3    | 0         | R/W |                                                                        |
| 2   | Bit 2    | 0         | R/W |                                                                        |
| 1   | Bit 1    | 0         | R/W |                                                                        |
| 0   | Bit 0    | 0         | R/W |                                                                        |



| • ′ | TGRA_2 Timer general register A_2 |           |     | Address: H'F058                                                                                 |  |
|-----|-----------------------------------|-----------|-----|-------------------------------------------------------------------------------------------------|--|
| Bit | Bit Name                          | Set Value | R/W | Description                                                                                     |  |
| 15  | Bit 15                            | 0         | R/W | Timer general register A_2                                                                      |  |
| 14  | Bit 14                            | 0         | R/W | A 16-bit readable/writable register, functioning as either output                               |  |
| 13  | Bit 13                            | 1         | R/W | compare or input capture register. TGRA_2 is initialized to H'FFFF at                           |  |
| 12  | Bit 12                            | 1         | R/W | a reset. TGRA_2 cannot be accessed in 8-bit units, and must always be accessed in 16-bit units. |  |
| 11  | Bit 11                            | 0         | R/W | Note: Set value: H'30D3                                                                         |  |
| 10  | Bit 10                            | 0         | R/W |                                                                                                 |  |
| 9   | Bit 9                             | 0         | R/W |                                                                                                 |  |
| 8   | Bit 8                             | 0         | R/W |                                                                                                 |  |
| 7   | Bit 7                             | 1         | R/W |                                                                                                 |  |
| 6   | Bit 6                             | 1         | R/W |                                                                                                 |  |
| 5   | Bit 5                             | 0         | R/W |                                                                                                 |  |
| 4   | Bit 4                             | 1         | R/W |                                                                                                 |  |
| 3   | Bit 3                             | 0         | R/W |                                                                                                 |  |
| 2   | Bit 2                             | 0         | R/W |                                                                                                 |  |
| 1   | Bit 1                             | 1         | R/W |                                                                                                 |  |
| 0   | Bit 0                             | 1         | R/W |                                                                                                 |  |

| • TGRB_2 Timer general register B_2 |          |           | ter B_2 | Address: H'F05A                                                                                                                                                   |  |  |
|-------------------------------------|----------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                 | Bit Name | Set Value | R/W     | Description                                                                                                                                                       |  |  |
| 15                                  | Bit 15   | 1         | R/W     | Timer general register B_2                                                                                                                                        |  |  |
| 14                                  | Bit 14   | 0         | R/W     | A 16-bit readable/writable register, functioning as either output                                                                                                 |  |  |
| 13                                  | Bit 13   | 0         | R/W     | compare or input capture register. TGRB_2 is initialized to H'FFFF a reset. TGRB_2 cannot be accessed in 8-bit units, and must alway be accessed in 16-bit units. |  |  |
| 12                                  | Bit 12   | 1         | R/W     |                                                                                                                                                                   |  |  |
| 11                                  | Bit 11   | 0         | R/W     | Note: Set value: H'927B                                                                                                                                           |  |  |
| 10                                  | Bit 10   | 0         | R/W     |                                                                                                                                                                   |  |  |
| 9                                   | Bit 9    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 8                                   | Bit 8    | 0         | R/W     |                                                                                                                                                                   |  |  |
| 7                                   | Bit 7    | 0         | R/W     |                                                                                                                                                                   |  |  |
| 6                                   | Bit 6    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 5                                   | Bit 5    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 4                                   | Bit 4    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 3                                   | Bit 3    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 2                                   | Bit 2    | 0         | R/W     |                                                                                                                                                                   |  |  |
| 1                                   | Bit 1    | 1         | R/W     |                                                                                                                                                                   |  |  |
| 0                                   | Bit 0    | 1         | R/W     |                                                                                                                                                                   |  |  |



#### 4.4 Constants Used

No constants are used in this sample task.

## 4.5 RAM Usage

No RAM is used in this sample task.



#### 5. Flowcharts

#### 5.1 main



### • Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| Р            | H'0100  |



## **Revision Record**

| Rev. | Date      | Description |                      |  |
|------|-----------|-------------|----------------------|--|
|      |           | Page        | Summary              |  |
| 1.00 | Sep.16.04 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



#### Keep safety first in your circuit designs!

Renesas Technology Corp. puts the maximum effort into making semiconductor products better and
more reliable, but there is always the possibility that trouble may occur with them. Trouble with
semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate
measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or
(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.