# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8SX Family

# Externally Triggered Output of Pulse Trains with Seven Phases

# Introduction

Pulse trains with seven phases are output in synchronization with the falling edge of an external signal.

# **Target Device**

H8SX/1663

# Contents

| 1. | Specification                 | 2 |
|----|-------------------------------|---|
| 2. | Applicable Conditions         | 2 |
| 3. | Description of Functions Used | 3 |
| 4. | Principles of Operation       | 5 |
| 5. | Description of Software       | 7 |

# 1. Specification

Figure 1 illustrates the output of pulse trains with seven phases in synchronization with the falling edge of an external signal.



Figure 1 Example of the Output of Synchronized Pulses

# 2. Applicable Conditions

#### Table 1 Applicable Conditions

| ltem                | Description                  |          |  |
|---------------------|------------------------------|----------|--|
| Operating Frequency | Input clock                  | : 12 MHz |  |
|                     | System clock (I              | : 48 MHz |  |
|                     | Peripheral module clock (Pø) | : 24 MHz |  |
|                     | External bus clock (Bø)      | : 48 MHz |  |
| Operating mode      | Mode 6 (MD2 = 1, MD1 = 1, MD | 00 = 0)  |  |



# 3. Description of Functions Used

### 3.1 Functions Used

In this sample task, the following functions of TPU are used to output pulse trains with seven phases in synchronization with an external signal.

- Clearing of the timer counter on detection of the falling edge of a pulse
- Simultaneous clearing of multiple timer counters
- Generation of PWM output by using TGRA and TGRB, and TGRC and TGRD, as respective pairs

A block diagram of the TPU is given as figure 2, with descriptions overleaf.



Figure 2 Block Diagram

• Timer Start Register (TSTR)

ENESAS

TSTR starts or stops operation for channels 0 to 5. Stop the TCNT counter before setting the operating mode in TMDR or the clock for counting in TCR.

• Timer Control Register (TCR)

TCR controls the TCNT operation for each channel. The TPU has a total of six TCR registers, one for each channel. TCR register settings should only be made while TCNT operation is stopped.

• Timer I/O Control Register (TIOR)

TIOR controls TGR. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. Care is required since TIOR is affected by the TMDR setting.

The initial output specification for TIOR becomes effective when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register.

To designate the input capture pin in TIOR, the DDR bit and ICR bit for the corresponding pin should be set to 0 and 1, respectively.

• Timer Counter (TCNT)

TCNT is a 16-bit readable/writable counter. The TPU has six TCNT counters, one for each channel. TCNT is initialized to H'0000 by a reset or in hardware standby mode. TCNT cannot be accessed in 8-bit units. TCNT must always be accessed in 16-bit units.

• Timer General Register (TGR)

TGR is a 16-bit readable/writable register and has a dual function as an output compare or input capture register. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers. The TGR registers cannot be accessed in 8-bit units; they must always be accessed in 16-bit units.

- Timer Synchronous Register (TSYR) TSYR selects independent or synchronized operation for the TCNT counters of channels 0 to 5.
- Timer Mode Register (TMDR)

TMDR sets the operating mode for each channel. The TPU has six TMDR registers, one for each channel. TMDR register settings should only be made while TCNT operation is stopped.

#### 3.2 PWM Mode 1

In PWM mode 1, output signals are generated from the TIOCA and TIOCC pins by using TGRA and TGRB, and TGRC and TGRD, as respective pairs. Compare matches A and C cause the signals specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR, respectively, to be output from TIOCA and TIOCC and IOC3 to IOC0 in TIOR. Compare matches B and D cause the output of signals specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR, respectively. The initial output value is the value set for TGRA and TGRC. If the output setting for the other TGR in a pair is the same as the initial value, the output value will not change even when matches occur.

Output of PWM signals with up to eight phases is possible in PWM mode 1.



# 4. Principles of Operation

Figure 3 illustrates operation for the output of pulse trains with seven phases in synchronization with an output trigger. The hardware and software processing is described in table 2 overleaf.



Figure 3 Operation for the Output of Pulse Signals



#### Table 2 Description of Processing

|      | Hardware Processing                                 | Software Processing                                    |
|------|-----------------------------------------------------|--------------------------------------------------------|
| (1)  | No processing                                       | (a) Initial settings*                                  |
| (2)  | (a) Input capture in TGR1A                          | No processing                                          |
|      | (b) Synchronized clearing of TCNT_0 to TCNT         | ī_5                                                    |
| (3)  | (a) Compare match with TGR0C                        | No processing                                          |
|      | (b) Output 1 from the TIOCC0 pin.                   |                                                        |
| (4)  | (a) Compare match with TGR0D                        | No processing                                          |
|      | (b) Output 0 from the TIOCC0 pin.                   |                                                        |
| Note | e: * Initial settings                               |                                                        |
|      | (a) Set the counter clock to $\phi$                 |                                                        |
|      | (b) Set TGRA_5 as the trigger for clearing of       | TCNT.                                                  |
|      |                                                     | and the other TGRs as output compare registers. Select |
|      | the initial values and output values.               |                                                        |
|      | (d) Set PWM mode 1 as the operating mode.           |                                                        |
|      | (a) Set the delay times for symplete values in $TC$ | CDA 0 to TCDA 4 TCDC 0 and TCDC 2 Set the              |

(e) Set the delay times for output pulses in TGRA\_0 to TGRA\_4, TGRC\_0, and TGRC\_3. Set the pulse widths (high level) in TGRB\_0 to TGRB\_4, TGRD\_0, and TGRD\_3.

(f) Start counting.



### 5. Description of Software

### 5.1 **Operating Environment**

#### Table 3 Operating environment

| Item                                                            | Description                                                           |
|-----------------------------------------------------------------|-----------------------------------------------------------------------|
| Development tool High-performance Embedded Workshop Ver.4.00.03 |                                                                       |
| C/C++ compiler                                                  | H8S, H8/300 Series C/C++ Compiler Ver.6.01.01                         |
|                                                                 | (manufactured by Renesas Technology)                                  |
| Compiler options                                                | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 |
|                                                                 | <pre>-speed = (register,shift,struct,expression)</pre>                |

#### Table 4 Section Settings

| Address  | Section Name | Description  |
|----------|--------------|--------------|
| H'001000 | Р            | Program area |
|          | С            | Data table   |

#### Table 5 Vector Table for Interrupt Exception Processing

| Exception         |            | Vector        |                      |
|-------------------|------------|---------------|----------------------|
| Processing Source | Vector No. | Table Address | Destination Function |
| Reset             | 0          | H'000000      | init                 |

# 5.2 List of Functions

#### Table 6 List of Functions

| Function Name | Function                                                                                                         |
|---------------|------------------------------------------------------------------------------------------------------------------|
| init          | Initialization routine                                                                                           |
|               | Sets the CCR and configures the clocks, releases modules from the module stop mode, and calls the main function. |
| main          | Main routine                                                                                                     |
|               | Synchronously clears TPU_0 to TPU_5 and sets up the pulse output.                                                |

# 5.3 RAM Usage

In this sample task, the only RAM usage is for the stack.



### 5.4 Constants

#### Table 7 List of Constants

| Туре           | Name of<br>Variable | Setting | Description                        | Used in<br>Function |
|----------------|---------------------|---------|------------------------------------|---------------------|
| unsigned short | set_dly[7]          | 0x0001, | Delay times for output pulses      | main                |
|                |                     | 0xFFFE, | Sets the delay times between the   |                     |
|                |                     | 0x003F, | falling edge of the external input |                     |
|                |                     | 0x0018, | and pulse output.                  |                     |
|                |                     | 0x000F, |                                    |                     |
|                |                     | 0x0007, |                                    |                     |
|                |                     | 0x0007, |                                    |                     |
| unsigned short | set_wid[7]          | 0x0002, | Pulse width (high level)           | main                |
|                |                     | 0x0001, |                                    |                     |
|                |                     | 0x0060, |                                    |                     |
|                |                     | 0x001F, |                                    |                     |
|                |                     | 0x00F0, |                                    |                     |
|                |                     | 0x00E0, |                                    |                     |
| _              |                     | 0x00C0, |                                    |                     |

# 5.5 Calculation Formulae

- a. Delay time of output pulse
  - Delay time = timer counter value (TCNT)/TCNT counter clock
    - $= TCNT/P\phi/1 = TCNT/P\phi$
- b. Pulse width (high level)
  - Pulse width = timer counter value (TCNT)/TCNT counter clock

= TCNT / Pφ/1 = TCNT/Pφ

# 5.6 Description of Functions

#### 5.6.1 init Function

#### 1. Functional overview

Initialization routine which releases the modules from module stop mode, configures the clocks, and calls the main function.

- 2. Arguments None
- 3. Return value None
- 4. Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

| Bit | Bit Name | Setting    | R/W | Description                                                                                                                                         |
|-----|----------|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | MDS7     | Undefined* | R   | Indicates the value set by a mode pin (MD3).<br>When MDCR is read, the input level on the MD3 pin is<br>latched. This latch is released by a reset. |
| 11  | MDS3     | Undefined* | R   | Mode Select 3 to 0                                                                                                                                  |
| 10  | MDS2     | Undefined* | R   | These bits indicate the operating mode selected by the                                                                                              |
| 9   | MDS1     | Undefined* | R   | mode pins (MD2 to MD0; see table 8). When MDCR is                                                                                                   |
| 8   | MDS0     | Undefined* | R   | read, the signal levels input on pins MD2 to MD0 are latched into these bits. The latch is released by a reset.                                     |
|     |          |            |     |                                                                                                                                                     |

Note: \* Determined by the settings on pins MD3 to MD0.

#### Table 8Values of bits MDS3 to MDS0

| MCU               | Mode Pins |     |     |      | MDCR |      |      |  |
|-------------------|-----------|-----|-----|------|------|------|------|--|
| Operating<br>Mode | MD2       | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |  |
| 2                 | 0         | 1   | 0   | 1    | 1    | 0    | 0    |  |
| 4                 | 1         | 0   | 0   | 0    | 0    | 1    | 0    |  |
| 5                 | 1         | 0   | 1   | 0    | 0    | 0    | 1    |  |
| 6                 | 1         | 1   | 0   | 0    | 1    | 0    | 1    |  |
| 7                 | 1         | 1   | 1   | 0    | 1    | 0    | 0    |  |

• System clock control register (SCKCR) Number of bits: 16 Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Description                                                |
|-----|----------|---------|-----|------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (I                                            |
| 9   | ICK1     | 0       | R/W | These bits select the frequency of the system clock        |
| 8   | ICK0     | 0       | R/W | provided to the CPU, DMAC, and DTC.                        |
|     |          |         |     | 000: Input clock $	imes$ 4                                 |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (P                                 |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module   |
| 4   | PCK0     | 1       | R/W | clock.                                                     |
|     |          |         |     | 001: Input clock $\times$ 2                                |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Bø) Select                             |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock. |
| 0   | BCK0     | 0       | R/W | 000: Input clock × 4                                       |
|     |          |         |     | -                                                          |

- MSTPCRA, MSTPCRB, and MSTPCRC control the module stop mode. Setting a bit to 1 makes the corresponding module enter the module stop mode, while clearing the bit to 0 releases the module from module stop mode.
- Module stop control register A (MSTPCRA) Number of bits: 16 Address: H'FFFDC8

| 1110 | aute stop contro |         |     |                                                                                                                                                                                                                                                                                                  |
|------|------------------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name         | Setting | R/W | Description                                                                                                                                                                                                                                                                                      |
| 15   | ACSE             | 0       | R/W | All-Module-Clock-Stop Mode Enable                                                                                                                                                                                                                                                                |
|      |                  |         |     | Enables/disables all-module-clock-stop mode for reducing<br>current drawn by stopping the operation of bus controller<br>and I/O ports when the CPU executes the SLEEP<br>instruction after the module stop mode has been set for all<br>of the on-chip peripheral modules controlled by MSTPCR. |
|      |                  |         |     | 0: Disables all-module-clock-stop mode                                                                                                                                                                                                                                                           |
|      |                  |         |     | 1: Enabled all-module-clock-stop mode                                                                                                                                                                                                                                                            |
| 13   | MSTPA13          | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                            |
| 12   | MSTPA12          | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                   |
| 9    | MSTPA9           | 1       | R/W | 8-bit timer unit (TMR_3, TMR_2)                                                                                                                                                                                                                                                                  |
| 8    | MSTPA8           | 1       | R/W | 8-bit timer unit (TMR_1 and TMR_0)                                                                                                                                                                                                                                                               |
| 5    | MSTPA5           | 1       | R/W | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                                 |
| 3    | MSTPA3           | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                           |
| 0    | MSTPA0           | 0       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                    |
|      |                  |         |     |                                                                                                                                                                                                                                                                                                  |

• Module stop control register B (MSTPCRB) Number of bits: 16 Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Description                               |
|-----|----------|---------|-----|-------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)        |
| 12  | MSTPB12  | 1       | R/W | Serial communications interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communications interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communications interface 1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communications interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface_1 (IIC_1)  |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface_0 (IIC_0)  |

| • | Module stop control register C (MSTPCRC) | Number of bits: 16 | Address: H'FFFDCC |
|---|------------------------------------------|--------------------|-------------------|
|---|------------------------------------------|--------------------|-------------------|

| Bit | Bit Name | Setting | R/W | Description                                       |
|-----|----------|---------|-----|---------------------------------------------------|
| 15  | MSTPC15  | 1       | R/W | Serial communications interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14  | 1       | R/W | Serial communications interface_6 (SCI_6)         |
| 13  | MSTPC13  | 1       | R/W | 8-bit timer unit (TMR_4, TMR_5)                   |
| 12  | MSTPC12  | 1       | R/W | 8-bit timer unit (TMR_6, TMR_7)                   |
| 11  | MSTPC11  | 1       | R/W | Universal serial bus interface (USB)              |
| 10  | MSTPC10  | 1       | R/W | Cyclic redundancy check                           |
| 4   | MSTPC4   | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)              |
| 3   | MSTPC3   | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)              |
| 2   | MSTPC2   | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)              |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)              |
| 0   | MSTPC0   | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)              |



#### 5. Flowchart



#### 5.6.2 main Function

- 1. Functional overview
- Synchronized clearing of TPU0 to TPU5 and setting of pulse output
- 2. Arguments
  - None
- 3. Return value None
- 4. Description of internal registers

The internal registers used in this sample task are described below. Note that the settings shown below are not the initial values but the values used in this sample task.

• Port 2 data direction register (P2DDR) Number of bits: 8 Address: H'FFFB81

| Bit | Bit Name | Setting | R/W | Description                  |
|-----|----------|---------|-----|------------------------------|
| 0   | P20DDR   | 1       | R/W | 0: Sets P20 as an input pin  |
|     |          |         |     | 1: Sets P20 as an output pin |

| • Port 2 input buffer control register (P2ICR) Number of pins: 8 Address: H'FFFB91 | ٠ | Port 2 input buffer control | l register (P2ICR) | Number of pins: 8 | Address: H'FFFB91 |
|------------------------------------------------------------------------------------|---|-----------------------------|--------------------|-------------------|-------------------|
|------------------------------------------------------------------------------------|---|-----------------------------|--------------------|-------------------|-------------------|

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                               |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | P26ICR   | 1       | R/W | <ul> <li>0: Disables input buffer for pin P26. Input signal is fixed to high level.</li> <li>1: Enables input buffer for pin P26. Reflects the state of the pin on the peripheral module side.</li> </ul> |
|     |          |         |     |                                                                                                                                                                                                           |

| Bit | Bit Name | Setting | R/W | Description                                                                             |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------|
| 7   | CCLR2    | 0       | R/W | Counter clear 2 to 0                                                                    |
| 6   | CCLR1    | 1       | R/W | Select the trigger for clearing of TCNT_4.                                              |
| 5   | CCLR0    | 1       | R/W | 011: Clears other TCNT_n for which synchronous<br>clearing/operation has been selected. |
| 4   | CKEG1    | 0       | R/W | Clock edge 1 and 0                                                                      |
| 3   | CKEG0    | 0       | R/W | Select the input clock edge.                                                            |
|     |          |         |     | 00: Counts falling edges                                                                |
| 2   | TPSC2    | 0       | R/W | Timer prescaler 2 to 0                                                                  |
| 1   | TPSC1    | 0       | R/W | Select the TCNT counter clock                                                           |
| 0   | TPSC0    | 0       | R/W | 000: Counts cycles of the internal clock $P\phi/1$                                      |

|                                                 | ner control regis                                    |              |        | umber of bits: 8  | Address: H'FFFFD0                                 |
|-------------------------------------------------|------------------------------------------------------|--------------|--------|-------------------|---------------------------------------------------|
| • Tin                                           | ner control regis                                    | ster_2 (TCR_ | _2) Nu | umber of bits: 8  | Address: H'FFFFE0                                 |
| • Tin                                           | ner control regis                                    | ster_3 (TCR_ | _3) Nu | umber of bits: 8  | Address: H'FFFFF0                                 |
| • Tin                                           | • Timer control register_4 (TCR_4) Number of bits: 8 |              |        |                   | Address: H'FFFEE0                                 |
| • Tin                                           | ner control regis                                    | ster_5 (TCR_ | _5) Nu | umber of bits: 8  | Address: H'FFFEF0                                 |
| Bit                                             | Bit Name                                             | Setting      | R/W    | Description       |                                                   |
| 7                                               | CCLR2                                                | 0            | R/W    | Counter clear     | 2 to 0                                            |
| 6                                               | CCLR1                                                | 0            | R/W    | Select the        | trigger for clearing of counter TCNT_0.           |
| 5                                               | CCLR0                                                | 1            | R/W    | 001: TCNT         | _0 cleared on compare match/input capture in TGRA |
| 4                                               | CKEG1                                                | 0            | R/W    | Clock edge 1      | and 0                                             |
| 3                                               | CKEG0                                                | 0            | R/W    | Select the        | input clock edge.                                 |
|                                                 |                                                      |              |        | 00: Counts        | falling edges                                     |
| 2                                               | TPSC2                                                | 0            | R/W    | Timer prescale    | er 2 to 0                                         |
| 1                                               | TPSC1                                                | 0            | R/W    | Select the        | TCNT counter clock                                |
| 0                                               | TPSC0                                                | 0            | R/W    | 000: Count        | s cycles of the internal clock P                  |
| li andre se |                                                      |              |        |                   |                                                   |
| • Tin                                           | ner mode registe                                     | er_0 (TMDR   | (_0) N | Sumber of bits: 8 | Address: H'FFFFC1                                 |
| • Tin                                           | ner mode registe                                     | er_1 (TMDR   | L_1) N | Sumber of bits: 8 | Address: H'FFFFD1                                 |
| • Tin                                           | ner mode registe                                     | er_2 (TMDR   | L_2) N | Sumber of bits: 8 | Address: H'FFFFE1                                 |
| • Tin                                           | ner mode registe                                     | er_3 (TMDR   | (_3) N | Sumber of bits: 8 | Address: H'FFFFF1                                 |
| • Tin                                           | ner mode registe                                     | er_4 (TMDR   | (_4) N | Number of bits: 8 | Address: H'FFFEE1                                 |
| Bit                                             | Bit Name                                             | Setting      | R/W    | Description       |                                                   |
| 3                                               | MD3                                                  | 0            | R/W    | Mode 3 to 0       |                                                   |
| 2                                               | MD2                                                  | 0            | R/W    | Set the tim       | er operating mode                                 |
| 1                                               | MD1                                                  | 1            | R/W    | 0010: PWN         | / mode 1                                          |
| 0                                               | MD0                                                  | 0            | R/W    |                   |                                                   |
|                                                 |                                                      |              |        |                   |                                                   |
| • Tin                                           | ner mode registe                                     | er_5 (TMDR   | L_5) N | Sumber of bits: 8 | Address: H'FFFEF1                                 |
| Bit                                             | Bit Name                                             | Setting      | R/W    | Description       |                                                   |
| 3                                               | MD3                                                  | 0            | R/W    | Mode 3 to 0       |                                                   |
| 2                                               | MD2                                                  | 0            | R/W    | Set the tim       | er operating mode                                 |
| 1                                               | MD1                                                  | 0            | R/W    | 0000: Norr        | nal operation                                     |
| -                                               |                                                      | -            |        |                   |                                                   |

0

MD0

0

R/W

| • Tir                                    | ner I/O control | register H_0  | (TIORH_ | _0) Number of bits: 8 Address: H'FFFFC2                                        |
|------------------------------------------|-----------------|---------------|---------|--------------------------------------------------------------------------------|
| • Tir                                    | ner I/O control | register_1 (7 | TIOR_1) | Number of bits: 8 Address: H'FFFFD2                                            |
| • Tir                                    | ner I/O control | register_2 (7 | TIOR_2) | Number of bits: 8 Address: H'FFFFE2                                            |
| • Tir                                    | ner I/O control | register H_3  | (TIORH_ | _3) Number of bits: 8 Address: H'FFFFF2                                        |
| • Timer I/O control register _4 (TIOR_4) |                 |               | TIOR_4) | Number of bits: 8 Address: H'FFFEE2                                            |
| Bit                                      | Bit Name        | Setting       | R/W     | Description                                                                    |
| 7                                        | IOB3            | 0             | R/W     | I/O Control B3 to B0                                                           |
| 6                                        | IOB2            | 1             | R/W     | Specify the function of TGRB.                                                  |
| 5                                        | IOB1            | 0             | R/W     | 0010: TGRB functions as an output compare register.                            |
| 4                                        | IOB0            | 1             | R/W     | In PWM mode 1, 0 is output from the TIOCA pin on a                             |
|                                          |                 |               |         | compare match with TGRB.                                                       |
| 3                                        | IOA3            | 0             | R/W     | I/O Control A3 to A0                                                           |
| 2                                        | IOA2            | 0             | R/W     | Specify the function of TGRA.                                                  |
| 1                                        | IOA1            | 1             | R/W     | 0010: TGRA functions as an output compare register.                            |
| 0                                        | IOA0            | 0             | R/W     | In PWM mode 1, 1 is output from the TIOCA pin on a<br>compare match with TGRA. |

• Timer I/O control register L\_0 (TIORL\_0) Number of bits: 8 Address: H'FFFFC3

| • Ti | mer I/O control i | register L_3 | (TIORL_ | _3) Number of bits: 8 Address: H'FFFFF3             |
|------|-------------------|--------------|---------|-----------------------------------------------------|
| Bit  | Bit Name          | Setting      | R/W     | Description                                         |
| 7    | IOD3              | 0            | R/W     | I/O Control D3 to D0                                |
| 6    | IOD2              | 1            | R/W     | Specify the function of TGRD.                       |
| 5    | IOD1              | 0            | R/W     | 0010: TGRD functions as an output compare register. |
| 4    | IOD0              | 1            | R/W     | In PWM mode 1, 0 is output from the TIOCC pin on a  |
|      |                   |              |         | compare match with TGRD.                            |
| 3    | IOC3              | 0            | R/W     | I/O Control C3 to C0                                |
| 2    | IOC2              | 0            | R/W     | Specify the function of TGRC.                       |
| 1    | IOC1              | 1            | R/W     | 0010: TGRC functions as an output compare register. |
| 0    | IOC0              | 0            | R/W     | In PWM mode 1, 1 is output from the TIOCC pin on a  |
|      |                   |              |         | compare match with TGRC.                            |

• Timer I/O control register\_5 (TIOR\_5) Number of bits: 8 Address: H'FFFEF2

| Bit | Bit Name | Setting | R/W | Description                                               |
|-----|----------|---------|-----|-----------------------------------------------------------|
| 7   | IOB3     | 0       | R/W | I/O Control B3 to B0                                      |
| 6   | IOB2     | 0       | R/W | Specify the function of TGRB_5.                           |
| 5   | IOB1     | 0       | R/W | 0000: TGRB_5 functions as an output compare register.     |
| 4   | IOB0     | 0       | R/W | This setting disables output from the TIOCA5 pin.         |
| 3   | IOA3     | 1       | R/W | I/O Control A3 to A0                                      |
| 2   | IOA2     | 0       | R/W | Specify the function of TGRA_5.                           |
| 1   | IOA1     | 0       | R/W | 1001: TGRA functions as an output compare register.       |
| 0   | IOA0     | 1       | R/W | Input capture is executed on falling edges of TIOCA5 pin. |

•

Address: H'FFFFD8

- Timer general register A\_0 (TGRA\_0) Number of bits: 16 Address: H'FFFFC8
- Timer general register C\_0 (TGRC\_0) Number of bits: 16 Address: H'FFFFCC
- Timer general register A\_1 (TGRA\_1) Number of bits: 16
- Timer general register A 2 (TGRA 2) N
  - ster A\_2 (TGRA\_2) Number of bits: 16 Address: H'FFFFE8 ster A 3 (TGRA 3) Number of bits: 16 Address: H'FFFFF8
- Timer general register A\_3 (TGRA\_3) Nur
- Timer general register C\_3 (TGRC\_3) Number of bits: 16 Address: H'FFFFFC
- Timer general register A\_4 (TGRA\_4) Number of bits: 16 Address: H'FFFEE8

Function: These registers are used as output compare registers and set the delay times for the PWM waveforms.

- Settings: TGRA\_0=set\_dly[0], TGRC\_0=set\_dly[1], TGRA\_1=set\_dly[2], TGRA\_2=set\_dly[3], TGRA\_3=set\_dly[4], TGRC\_3=set\_dly[5], TGRA\_4=set\_dly[6]
- Timer general register B\_0 (TGRB\_0) Number of bits: 16 Address: H'FFFFCA
- Timer general register D\_0 (TGRD\_0) Number of bits: 16 Address: H'FFFFCE
- Timer general register B\_1 (TGRB\_1) Number of bits: 16 Address: H'FFFFDA
- Timer general register B 2 (TGRB 2) Number of bits: 16 Address: H'FFFFEA
- Timer general register B\_3 (TGRB\_3) Number of bits: 16 Address: H'FFFFFA
- Timer general register D\_3 (TGRD\_3) Number of bits: 16 Address: H'FFFFFE
- Timer general register B 4 (TGRB 4) Number of bits: 16 Address: H'FFFEEA

Function: These registers are used as output compare registers and set the reset values for the PWM waveforms. Settings: TGRB\_0=set\_wid[0], TGRD\_0=set\_wid[1], TGRB\_1=set\_wid[2], TGRB\_2=set\_wid[3],

TGRB\_3=set\_wid[4], TGRD\_3=set\_wid[5], TGRB\_4=set\_wid[6]

• Timer start register (TSTR) Number of bits: 8 Address: H'FFFFBC

| Bit | Bit Name | Setting | R/W | Description                            |
|-----|----------|---------|-----|----------------------------------------|
| 5   | CST5     | 1       | R/W | Counter start 5 to 0                   |
| 4   | CST4     | 1       | R/W | Selects operation or stoppage for TCNT |
| 3   | CST3     | 1       | R/W | 0: Stops counting by TCNT_5 to TCNT_0  |
| 2   | CST2     | 1       | R/W | 1: Counting by TCNT_5 to TCNT_0        |
| 1   | CST1     | 1       | R/W |                                        |
| 0   | CST0     | 1       | R/W |                                        |

• Timer synchronous register (TSYR) Number of bits: 8 Address: H'FFFFBD

| Bit | Bit Name | Setting | R/W | Description                                             |
|-----|----------|---------|-----|---------------------------------------------------------|
| 5   | SYNC5    | 1       | R/W | Timer synchronization 5 to 0                            |
| 4   | SYNC4    | 1       | R/W | Selects independent/synchronized operation for the TCNT |
| 3   | SYNC3    | 1       | R/W | counters.                                               |
| 2   | SYNC2    | 1       | R/W | 0: TCNT_5 to TCNT_0 operate independently               |
| 1   | SYNC1    | 1       | R/W | 1: TCNT_5 to TCNT_0 operates in synchronization         |
| 0   | SYNC0    | 1       | R/W |                                                         |



#### 5. Flowchart





# Website and Support

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

| Rev. |           | Description |                      |  |  |
|------|-----------|-------------|----------------------|--|--|
|      | Date      | Page        | Summary              |  |  |
| 1.00 | May.18.07 |             | First edition issued |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**CENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.