# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# **DMAC Normal Mode Transfer**

#### Introduction

The DMAC performs data transfer in normal transfer mode.

## **Target Device**

H8SX/1582, H8SX/1638, H8SX/1648, H8SX/1658R, H8SX/1663, H8SX/1668R Groups

#### **Preface**

Although the writing of this application note is in accord with the hardware manual for the H8SX/1582 Group, the program covered in this application note can be run on the target devices indicated above. However, since some functional modules may be changed for the addition of functionality etc., be sure to perform a thorough evaluation by confirming the details with the hardware manual for the target device.

#### Contents

| 1. | Specifications              | 2 |
|----|-----------------------------|---|
|    |                             |   |
| 2. | Conditions for Application  | 3 |
|    |                             |   |
| 3. | Description of Modules Used | 4 |
|    |                             |   |
| 4. | Description of Operation    | 5 |
|    |                             |   |
| 5. | Description of Software     | 6 |



# 1. Specifications

- The DMAC is activated by software and transfers 128 bytes of data from on-chip ROM to on-chip RAM.
- The settings made for DMA transfer are listed in table 1.



Figure 1 Transfer by DMAC

Table 1 DMA Transfer Settings

| Item                 | Contents             |
|----------------------|----------------------|
| DMA transfer request | Auto request         |
| Bus mode             | Cycle stealing mode  |
| Transfer mode        | Normal transfer mode |
| Address mode         | Dual address mode    |
| Transfer size        | Byte size            |



# 2. Conditions for Application

Table 2 Conditions for Application

| Item                | Contents                                                               |             |  |  |
|---------------------|------------------------------------------------------------------------|-------------|--|--|
| Operating frequency | Input clock:                                                           | 5 MHz       |  |  |
|                     | System clock (Iφ):                                                     | 40 MHz      |  |  |
|                     | Peripheral module clock (Pφ):                                          | 20 MHz      |  |  |
|                     | External bus clock (Βφ):                                               | 20 MHz      |  |  |
| Operating mode      | Mode 3 (MD1 = 1, MD0 = 1)                                              |             |  |  |
| Development tool    | High-performance Embedded Workshop Version 4.00.02                     |             |  |  |
| C/C++ compiler      | H8S, H8/300 Series C/C++ Compiler Version 6.01.00                      |             |  |  |
|                     | (from Renesas Technology Co                                            | orp.)       |  |  |
| Compile option      | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3, |             |  |  |
|                     | -speed = (register, shift, struct,                                     | expression) |  |  |

Table 3 Section Settings

| Address  | Section Name | Description                        |
|----------|--------------|------------------------------------|
| H'001000 | Р            | Program area                       |
|          | С            | Data table storage area            |
| H'FF9000 | В            | Uninitialized data area (RAM area) |



### 3. Description of Modules Used

Figure 2 shows a block diagram of the DMAC. The block diagram of the DMAC is described below.

- DMA source address register\_0 (DSAR\_0)
   A 32-bit readable/writable register that specifies the source address of a DMA transfer. The value of this register is automatically updated to the next source address after each transfer.
- DMA destination address register\_0 (DDAR\_0)
   A 32-bit readable/writable register that specifies the destination address of a DMA transfer. The value of this register is automatically updated to the next destination address after each transfer.
- DMA transfer count register\_0 (DTCR\_0)
  Sets the size of the data to be transferred (total transfer size). The value of this register will be decremented by a value corresponding to the access size of the transferred data for each data transfer. In this sample task, the transfer size is set as 128 bytes and the data access size as byte. The value of this register is decremented by one during DMA transfer, indicating the remaining transfer size.
- DMA mode control register\_0 (DMDR\_0) Controls operation of the DMAC.
- DMA address control register\_0 (DACR\_0)
   Sets the address-related operating mode and transfer mode.



Figure 2 Block Diagram of DMAC



# 4. Description of Operation

Figure 3 gives an overview of the normal transfer operation in dual address mode.



Figure 3 Example of DMA Transfer in Normal Mode



## 5. Description of Software

## 5.1 List of Functions

#### Table 4 List of Functions

| <b>Function Name</b> | Functions                                                                      |
|----------------------|--------------------------------------------------------------------------------|
| init                 | Initialization routine                                                         |
|                      | Sets CCR and the clock, cancels module stop mode, and calls the main function. |
| main                 | Main routine                                                                   |
|                      | Makes the settings for transfer and starts transfer.                           |

## 5.2 RAM Usage

### Table 5 RAM Usage

| Туре          | Variable Name | Description          | Used In |
|---------------|---------------|----------------------|---------|
| unsigned char | ramarea[128]  | Destination RAM area | main    |

#### 5.3 Data Table

#### Table 6 Data Table

| Туре          | Array Name     | Description                        | Used In |
|---------------|----------------|------------------------------------|---------|
| unsigned char | datatable[128] | Stores the source data             | main    |
|               |                | 128-byte data of H'00, H'01,, H'7F |         |

# 5.4 Description of Functions

#### 5.4.1 init Function

(1) Functional overview

Initialization routine which cancels module stop mode, sets the clock, and calls the main function.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown in these tables are the values used in this sample task and differ from their initial values.



System clock control register (SCKCR)
 Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                        |
|-----|----------|---------|-----|-----------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (I  ) Select                                       |
| 9   | ICK1     | 0       |     | These bits select the system clock frequency. The CPU, DMAC,    |
| 8   | ICK0     | 0       |     | and DTC modules are driven by the system clock.                 |
|     |          |         |     | 000: Input clock × 8                                            |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                             |
| 5   | PCK1     | 0       |     | These bits select the frequency of the peripheral module clock. |
| 4   | PCK0     | 1       |     | 001: Input clock × 4                                            |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                  |
| 1   | BCK1     | 0       |     | These bits select the frequency of the external bus clock.      |
| 0   | BCK0     | 1       |     | 001: Input clock × 4                                            |

• MSTPCRA, MSTPCRB, and MSTPCRC are the registers that control module stop mode. Setting the bits in these registers places the corresponding modules in module stop mode, and clearing the bits cancels module stop mode.

Module stop control register A (MSTPCRA)
 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                                                                                         |
|-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                                                                                |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.                                                                    |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered when                                                              |
|     |          |         |     | the SLEEP instruction is executed by the CPU while all the                                                                       |
|     |          |         |     | modules under control of the MSTPCR registers are placed in                                                                      |
|     |          |         |     | module stop mode. In all-module-clock-stop mode, even the bus controller and I/O ports are stopped to reduce the supply current. |
|     |          |         |     | 0: Disables transition to all-module-clock-stop mode.                                                                            |
|     |          |         |     | ·                                                                                                                                |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                                                                             |
| 13  | MSTPA13  | 0       | R/W | DMA controller (DMAC)                                                                                                            |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                   |
| 4   | MSTPA4   | 1       | R/W | A/D converter (unit 1)                                                                                                           |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                           |
| 1   | MSTPA1   | 1       | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                   |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                    |

Module stop control register B (MSTPCRB)
 Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 1       | R/W | Serial communication interface_4 (SCI_4) |
| 11  | MSTPB11  | 1       | R/W | Serial communication interface_3 (SCI_3) |



Module stop control register C (MSTPCRC)
 Address: H'FFFDCC

| Bit | Bit Name | Setting | R/W | Function                                                   |
|-----|----------|---------|-----|------------------------------------------------------------|
| 10  | MSTPC10  | 1       | R/W | Synchronous serial communication unit 2 (SSU_2)            |
| 9   | MSTPC9   | 1       | R/W | Synchronous serial communication unit 1 (SSU_1)            |
| 8   | MSTPC8   | 1       | R/W | Synchronous serial communication unit 0 (SSU_0)            |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM (H'FF9000 to H'FFBFFF)                         |
| 0   | MSTPC0   | 0       | R/W | Always write the same value to the MSTPC1 and MSTPC0 bits. |

#### (5) Flowchart



#### 5.4.2 main Function

(1) Functional overview

Main routine which sets up the DMAC for transfer and performs the transfer start processing.

- (2) Argument
  - None
- (3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown in these tables are the values used in this sample task and differ from their initial values.



DMA source address register\_0 (DSAR\_0)
 Function: Sets the transfer source address.
 Setting: First address of array datatable

Address: H'FFFC00

• DMA destination address register\_0 (DDAR\_0) Function: Sets the transfer destination address. Setting: First address of array ramarea

Address: H'FFFC04

• DMA transfer count register\_0 (DTCR\_0) Function: Sets the size of the data for transfer.

Address: H'FFFC0C

Setting: 128

• DMA mode control register\_0 (DMDR\_0)

Address: H'FFFC14

| Bit | Bit Name | Setting | Function                     |  |
|-----|----------|---------|------------------------------|--|
| 31  | DTE      | 0/1     | Data Transfer Enable         |  |
|     |          |         | 0: Data transfer is disabled |  |
|     |          |         | 1: Data transfer is enabled  |  |
| 15  | DTSZ1    | 0       | Data Access Size 1, 0        |  |
| 14  | DTSZ0    | 0       | 00: Byte size (8 bits)       |  |
| 13  | MDS1     | 0       | Transfer Mode Select 1, 0    |  |
| 12  | MDS0     | 0       | 00: Normal transfer mode     |  |
| 7   | DTF1     | 0       | Data Transfer Factor 1, 0    |  |
| 6   | DTF0     | 0       | 00: Auto request             |  |

• DMA address control register\_0 (DACR\_0) Address: H'FFFC18

| Bit      | Bit Name | Setting | Function                                                  |  |
|----------|----------|---------|-----------------------------------------------------------|--|
| 31 AMS 0 |          | 0       | Address Mode Select                                       |  |
|          |          |         | 0: Dual address mode                                      |  |
|          |          |         | 1: Single address mode                                    |  |
| 21       | SAT1     | 1       | Source Address Update Mode 1, 0                           |  |
| 20       | SAT0     | 0       | 10: Source address is incremented                         |  |
|          |          |         | When the data access size is byte size, incremented by +1 |  |
| 17       | DAT1     | 1       | Destination Address Update Mode 1, 0                      |  |
| 16       | DAT0     | 0       | 10: Destination address is incremented                    |  |
|          |          |         | When the data access size is byte size, incremented by +1 |  |



#### (5) Flowchart





# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

| De |  |  |
|----|--|--|
|    |  |  |

|      |           | Description |                      |  |  |
|------|-----------|-------------|----------------------|--|--|
| Rev. | Date      | Page        | Summary              |  |  |
| 1.00 | Mar.10.06 | _           | First edition issued |  |  |
| 2.00 | Mar.07.08 | 1           | Target devices added |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.