# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7280 Group

# Data Transfer to On-chip Peripheral Modules with DMAC

# Introduction

This application note provides an example of transferring data to on-chip peripheral modules with the direct memory access controller (DMAC) of the SH7285.

# **Target Device**

SH7285

### **Contents**

| 1. | Introduction                          | 2  |
|----|---------------------------------------|----|
| 2. | Description of the Sample Application | 3  |
| 3. | Listing of the Sample Program         | 9  |
| 4. | Documents for Reference               | 14 |



## 1. Introduction

# 1.1 Specification

- DMAC channel 1 is used to transfer data from external memory to the transmit FIFO data register (SCFTDR) in the serial communications interface with FIFO (SCIF channel 3) in order to transmit character string data.
- SCIF transmit FIFO data empty transfer requests (on-chip peripheral module request) are used to request DMA transfer.

#### 1.2 Modules Used

- Direct memory access controller (DMAC channel 1)
- Serial communications interface with FIFO (SCIF channel 3)

## 1.3 Applicable Conditions

MCU: SH7285/SH7286/SH7243
 Operating frequency: Internal clock 100 MHz
 Bus clock 50 MHz
 Peripheral clock 50 MHz

• C compiler: SuperH RISC Engine Family C/C++ Compiler Package Ver.9.01 Release01

from Renesas Technology

Compiler options: -cpu = sh2a -include = "\$(WORKSPDIR)\inc"

 $\label{eq:configuration} $$-\text{object} = "$(CONFIGDIR)\$(FILELEAF).obj" - debug -gbr= auto - chgincpath - errorpath - global\_volatile = 0 - opt\_range = all - infinite\_loop = 0 - del\_vacant\_loop = 0 - struct\_alloc = 1 - nologo$ 



## 2. Description of the Sample Application

In this sample application, the DMAC and on-chip peripheral module requests are used to transfer data from external memory to the SCIF.

# 2.1 Summary of MCU Module Used

When a DMA transfer request is made, the DMAC starts to transfer data in order of priority of predetermined channels, and continues the transfer operation until the transfer end condition is met. It has three transfer request modes: auto requests, external requests, and on-chip peripheral module requests. The bus mode is selectable from burst mode or cycle-stealing mode.

An overview of the DMAC is given in table 1. Also, a block diagram of the DMAC is shown in figure 1.

Table 1 Overview of DMAC

| Item                       | Description                                                                                                                                        |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels         | 8 channels (CH0 to CH7)                                                                                                                            |
|                            | Only 3 channels (CH0 to CH2) can receive external requests.                                                                                        |
| Address space              | 4 Gbytes                                                                                                                                           |
| Length of transfer data    | Byte, word (2 bytes), longword (4 bytes), and 16 bytes (longword × 4)                                                                              |
| Maximum transfer count     | 16,777,216 (24 bits) transfers                                                                                                                     |
| Address mode               | Single address mode and dual address mode                                                                                                          |
| Transfer request           | Auto request, external request, and on-chip peripheral module request (SCIF: 2 sources, IIC3: 2 sources, A/D converter: 1 source, MTU2: 5 sources, |
|                            | CMT: 2 sources, USB: 2 sources, SSU: 2 sources, RCAN: 1 source)                                                                                    |
| Bus mode                   | Cycle-stealing mode and burst mode                                                                                                                 |
| Priority level             | Channel priority fixed mode and round-robin mode                                                                                                   |
| Interrupt request          | An interrupt request to the CPU is made when half or all of a transfer process is completed.                                                       |
| External request detection | DREQ input low/high level detection, rising/falling edge detection                                                                                 |
| Transfer request           | Active levels for DACK and TEND can be set independently.                                                                                          |
| acknowledge                |                                                                                                                                                    |
| signal/transfer end signal |                                                                                                                                                    |

Note: For details on the DMAC, refer to the section on the direct memory access controller in the SH7280 Group Hardware Manual.





Figure 1 Block Diagram of DMAC



# 2.2 Procedure for Setting the Module Used

This section describes the procedure for making initial settings when the DMAC is to be used to transfer data from memory to on-chip peripheral modules. On-chip peripheral module requests are used for transfer requests. A flowchart of DMAC initialization is shown in figure 2. For details on registers, refer to the SH7280 Group Hardware Manual.



Figure 2 Flowchart of DMAC Initialization



# 2.3 Operation of Sample Program

In this sample program, SCIF transmit FIFO data empty transfer requests are made to activate DMAC channel 1, and data are transferred from external memory to the transmit FIFO data register (SCFTDR) on SCIF channel 3. The data written to the SCFTDR on SCIF channel 3 are transmitted in UART mode. An operation timing of the sample program is shown in figure 3.



Figure 3 Operation Timing of Sample Application



# 2.4 Processing Procedure by the Sample Program

In this sample program, character string data stored in external memory are transferred by DMA to the transmit FIFO data register (SCFTDR) on SCIF channel 3, and then are transmitted in UART mode.

The register settings for the sample program are listed in table 2. The macro definitions used in this sample program are also listed in table 3. A flowchart of the sample program is illustrated in figure 4.

Table 2 Register Settings for Sample Program

| Register Name                       | Address     | Setting Value    | Description                                                  |
|-------------------------------------|-------------|------------------|--------------------------------------------------------------|
| Standby control register 2 (STBCR2) | H'FFFE 0018 | H'00             | MSTP8 = "0": DMAC operates                                   |
| DMA channel control                 | H'FFFE 101C | H'0000 0000      | DE = "0": Disables DMA transfer                              |
| register_1 (CHCR_1)                 |             | H'0000 1800      | TC = "0": Transfers data once for each  DMA transfer request |
|                                     |             |                  | RLD = "0": Disable reload function                           |
|                                     |             |                  | DM = "B'00": Fixes destination address                       |
|                                     |             |                  | SM = "B'01": Increments source address                       |
|                                     |             |                  | RS = "B'1000": Extension resource selector                   |
|                                     |             |                  | TB = "0": Cycle-stealing mode                                |
|                                     |             |                  | TS = "B'00": Byte transfer                                   |
|                                     |             |                  | IE = "0": Disables interrupt request                         |
|                                     |             | H'0000 1801      | DE = "1": Enables DMA transfer                               |
| DMA source address                  | H'FFFE 1010 | Address where    | Start address of transfer source:                            |
| register_1 (SAR_1)                  |             | character string | Start address of character string stored in                  |
|                                     |             | data are stored  | external memory                                              |
| DMA destination address             | H'FFFE 1014 | H'FFFE 980C      | Start address of transfer destination:                       |
| register_1 (DAR_1)                  |             |                  | Address of the SCIF transmit FIFO data                       |
|                                     |             |                  | register_3 (SCFTDR_3)                                        |
| DMA transfer count                  | H'FFFE 1018 | Number of        | Transfer count: the number of character string               |
| register_1 (DMATCR_1)               |             | character string | data                                                         |
|                                     |             | data             | DAGE HAIL E. LL. DAAA ( , , , , , , , , , , , , , , , , ,    |
| DMA operation register              | H'FFFE 1200 | H'0001           | DME = "1": Enables DMA transfer on all the                   |
| (DMAOR)                             | LUEEEE 4000 | LUODOO           | channels                                                     |
| DMA extension resource              | H'FFFE 1300 | H'8D00           | MID = "B'100011"                                             |
| selector 0 (DMARS0)                 |             |                  | RID = "B'01"                                                 |
|                                     |             |                  | Set as SCIF_3 transmit FIFO data empty transfer request      |
| -                                   |             |                  | transier request                                             |



Table 3 Macro Definitions Used in Sample Program

| Macro Definition | Setting Value | Description                           |  |
|------------------|---------------|---------------------------------------|--|
| DMA_SIZE_BYTE    | H'0000        | Byte transfer                         |  |
| DMA_SIZE_WORD    | H'0001        | Word transfer                         |  |
| DMA_SIZE_LONG    | H'0002        | Longword transfer                     |  |
| DMA_SIZE_LONGx4  | H'0003        | 16-byte transfer                      |  |
| DMA_INT_DISABLE  | H'0000        | DMA transfer end interrupt not in use |  |
| DMA_INT_ENABLE   | H'0010        | DMA transfer end interrupt in use     |  |



Figure 4 Flowchart of Sample Program



## 3. Listing of the Sample Program

1. Sample Program Listing: main.c (1)

```
1
2
3
                   System Name : SH7285 Sample Program
4
                   File Name
                              : main.c
5
                   Contents
                              : Data transfer to on-chip peripheral modules with DMAC
                             : 1.00.00
6
                   Version
7
                             : M3A-HS85
                   Model
8
                              : SH7285
9
                   Compiler : SHC9.1.1.0
10
                  note
                             : Data transfer to the SCIF is performed using the DMAC.
11
12
                   The information described here may contain technical inaccuracies or
13
                   typographical errors. Renesas Technology Corporation and Renesas Solutions
14
                   assume no responsibility for any damage, liability, or other loss rising
15
                   from these inaccuracies or errors.
16
17
                   Copyright (C) 2008 Renesas Technology Corp. All Rights Reserved
                   AND Renesas Solutions Corp. All Rights Reserved
18
19
20
                   history : 2008.02.26 ver.1.00.00
            21
22
            #include <string.h>
23
            #include "iodefine.h"
                                     /* SH7285 iodefine */
24
25
            /* ==== symbol definition ==== */
26
            /* ==== DMAC Settings ==== */
            #define DMA_SIZE_BYTE 0x0000u
27
28
            #define DMA_SIZE_WORD 0x0001u
29
            #define DMA_SIZE_LONG 0x0002u
30
            #define DMA_SIZE_LONGx4 0x0003u
31
            #define DMA_INT_DISABLE 0x0000u
32
            #define DMA_INT_ENABLE 0x0010u
33
            #define DMA_INT (DMA_INT_ENABLE >> 4u)
34
            /* ==== prototype declaration ==== */
35
36
            void main(void);
37
            void io_init_dmal(void *src, void *dst, size_t size, unsigned int mode);
            void io_dmal_stop(void);
38
39
            void io_init_scif(int);
40
41
            /* ==== RAM allocation variable declaration ==== */
42
            typedef struct {
43
                unsigned char scbrr;
44
                unsigned short scsmr;
45
            } SH_BAUD_SET;
46
47
            /* ---- baud rate ---- */
48
            enum{
49
               CBR_1200,
50
                CBR 2400,
51
                CBR_4800,
52
                CBR_9600,
               CBR_19200,
53
54
               CBR 31250,
55
               CBR_38400,
               CBR_57600,
56
57
                CBR_115200
58
            };
```



#### 2. Sample Program Listing: main.c (2)

```
static SH_BAUD_SET sci_baud[] = {
60
61
          { 80u, 2u}, /* 1200bps error 0.46% */
           {162u, 1u}, /* 2400bps error -0.14% */
62
           { 80u, 1u}, /* 4800bps error 0.46% */
63
           {162u, 0u}, /* 9600bps error -0.14% */
{ 80u, 0u}, /* 19200bps error 0.46% */
64
65
           { 49u, 0u}, /* 31250bps error 0.00% */
66
           { 40u, 0u}, /* 38400bps error •- 0.75% */
67
           { 26u, 0u}, /* 57600bps error · 0.46% */
68
69
           { 13u, 0u} /*115200bps error·-3.11% */
       };
70
71
72
       /* Transmission character string */
73
       signed char data[] = "SCIF request DMAC Sample Software.\r\n";
74
       75
        * Outline : Sample Program Main
76
77
78
        * Include : #include "iodefine.h"
79
                   : #include <machine.h>
80
        *-----
81
        * Declaration : void main(void);
82
83
        * Function
                  : Sample Program Main
84
        *_____
        * Argument : void
85
86
        * Return Value: void
88
89
                 :
        90
91
       void main(void)
92
           /* ==== Setting of DMAC ==== */
93
          io_init_dmal(data, (void *)&SCIF3.SCFTDR ,sizeof(data),
94
                      DMA_SIZE_BYTE | DMA_INT_DISABLE);
95
                                  /* Transfer requests : SCIF3 transmitter */
96
97
                                  /* RAM -> SCIF transmitter
98
           /* ==== Setting of SCIF ==== */
99
100
          io_init_scif(CBR_57600);
101
                                  /* UART mode
102
                                  /* bit rate : 57600bps */
103
104
          /* ==== DMA start ==== */
105
          DMAC1.CHCR.BIT.DE = 1ul;
                                /* DMA enable */
107
           /* ==== DMA stop ==== */
108
          io_dma1_stop();
109
110
          while(1){
111
              /* Program end */
112
       }
113
114
```



#### 3. Sample Program Listing: main.c (3)

```
115
     * Outline : Initialization of DMAC transfer
116
      *____
117
                : #include "iodefine.h"
      * Include
118
119
      *_____
120
      * Declaration : void io_init_dmal(void *src, void *dst, size_t size, unsigned int mode);
121
122
      * Function : The DMAC transfers the amount of data specified by "size"
123
                 : from the source address "src" to the destination address "dst".
124
                : Transfer is performed using requests from the SCIF3.
125
                 : Transfer size and use or non-use of interrupts are specified for the
126
                 : "mode".
127
      *-----
      * Argument : void *src : Source address
128
                : void *dst : Destination address
129
                : size_t size : Transfer size (byte)
130
                : unsigned int mode: Transfer mode, specifies the following with logical OR.
131
                : DMA_SIZE_BYTE (0x0000) Byte transfer
132
                     DMA_SIZE_WORD (0x0001) Word transfer
133
                :
                    DMA_SIZE_LONG (0x0002) Longword transfer
134
                    DMA_SIZE_LONGx4(0x0003) 16-byte transfer
135
                    DMA_INT_DISABLE(0x0000) DMA transfer end interrupt not in use
136
                    DMA_INT_ENABLE (0x0010) DMA transfer end interrupt in use
137
      *-----
138
139
      * Return Value: void
      *----
140
141
                : Operation is not quaranteed when the source/destination address is not
                : on a boundary corresponding to the transfer size.
142
                : If interrupts are to be used, the interrupt routines must be registered.
143
     144
145
     void io_init_dmal(void *src, void *dst, size_t size, unsigned int mode)
146
        unsigned int ts;
147
        unsigned long ie;
148
149
        ts = mode \& 0x3u;
150
        ie = (mode \& 0x00f0u) >> 4u;
151
152
        /* ==== Setting of power down mode ==== */
153
154
        STB.CR2.BIT._DMAC = 0x0; /* Clear the DMAC module standby mode */
155
156
        /* ---- DMA Channel Control Registers(CHCR) ---- */
157
        DMAC1.CHCR.BIT.DE = Oul; /* DMA disable */
158
159
        /* ---- DMA Source Address Registers(SAR) ---- */
        DMAC1.SAR = (void *)src;
160
161
        /* ---- DMA Destination Address Registers(DAR) ---- */
162
163
        DMAC1.DAR = (void *)dst;
```



#### 4. Sample Program Listing: main.c (4)

```
/* ---- DMA Transfer Count Registers(DMATCR) ---- */
164
165
          switch(ts){
166
           case DMA_SIZE_BYTE:
167
             DMAC1.DMATCR = size;
                                          /* Specify transfer count (1/1) */
168
              DMAC1.RDMATCR = size;
169
             break;
170
          case DMA_SIZE_WORD:
171
             DMAC1.DMATCR = size >> lu;
                                          /* Specify transfer count (1/2) */
             DMAC1.RDMATCR = size >> 1u;
172
173
             break;
174
          case DMA_SIZE_LONG:
                                          /* Specify transfer count (1/4) */
175
             DMAC1.DMATCR = size >> 2u;
176
              DMAC1.RDMATCR = size >> 2u;
177
             break;
178
          case DMA_SIZE_LONGx4:
                                         /* Specify transfer count (1/16) */
             DMAC1.DMATCR = size >> 4u;
179
180
              DMAC1.RDMATCR = size >> 4u;
181
              break;
182
          default:
183
              break;
184
185
           /* ---- DMA Channel Control Registers (CHCR) ---- */
186
          DMAC1.CHCR.LONG = 0x00001800ul | (ts << 3u) | (ie << 2u);
                                      /* Fixed destination address
187
                                      /* Source address is incremented */
188
                                      /* DMA extension resource selector */
189
190
                                      /* Cycle steal mode
                                      /* Transfer Size : Byte unit
                                                                    */
191
          /* ---- DMA Extension Resource Selectors 0(DMARS0) ---- */
192
193
          DMAC.DMARSO.BIT.C1MID = 0x23u; /* Transfer requests : SCIF3 transmitter */
          DMAC.DMARSO.BIT.C1RID = 0x1;
194
195
          /* ---- DMA Operation Register(DMAOR) ---- */
196
197
          DMAC.DMAOR.WORD &= 0xfff9u;
                                     /* AE,NMIF clear */
198
          if(DMAC.DMAOR.BIT.DME == Oul){  /* DMA Master Enable */
199
200
              DMAC.DMAOR.BIT.DME = 1ul;
201
202
       * Outline : DMAC stop
204
205
        * Include : #include "iodefine.h"
206
207
208
        * Declaration : void io_dmal_stop(void);
209
210
        * Function : Stops DMA transfer
        *-----
211
212
        * Argument : void
        * Return Value: void
214
215
        *-----
216
        217
218
       void io_dmal_stop(void)
219
           /* Transmission end detection */;
220
221
          while(DMAC1.CHCR.BIT.TE == Oul){
222
             /* wait TE bit set */
223
           /* ---- DMA end ---- */
224
225
          DMAC1.CHCR.BIT.DE = 0ul;
                                 /* DMA disable */
226
       }
227
```



#### 5. Sample Program Listing: main.c (5)

```
228
229
       * Outline : SCIF Settings
230
       * Include
231
                 : #include "iodefine.h"
       *_____
232
233
       * Declaration : void io_init_scif(void);
       *_____
235
       * Function
                 : Specifies settings for the serial communications interface
236
                 : with FIFO (SCIF).
237
       *-----
238
       * Argument : int bps : Specified baud rate
239
       *_____
240
       * Return Value: void
241
242
       243
244
      void io_init_scif(int bps)
245
246
          /* ==== Setting of power down mode ==== */
247
         STB.CR4.BIT._SCIF3 = 0u; /* Clear the SCIF3 module standby mode */
248
         /* ==== Setting of SCIF ==== */
249
250
         /* ---- Serial Control Register(SCSCR) ---- */
251
         SCIF3.SCSCR.WORD &= 0x00u; /* Transmitter/Receiver disabled */
252
         SCIF3.SCSCR.BIT.CKE = 0x0u; /* Internal clock */
253
         /* ---- Serial Mode Register(SCSMR) ---- */
254
255
         SCIF3.SCSMR.WORD = sci_baud[bps].scsmr;
256
                               /* Asynchronous mode
                                                          * /
257
                               /* 8-bit data
                                                          * /
258
                               /* Parity bit not added or checked */
259
                               /* One stop bit
260
261
         /* ---- Bit Rate Register(SCBRR) ---- */
262
         SCIF3.SCBRR = sci_baud[bps].scbrr;
263
264
         /* ==== Setting of PFC ==== */
         /* ---- port E control register L2 ---- */
265
266
         PFC.PECRL2.BIT.PE5MD = 5u; /* Set TxD3 */
267
268
         /* ---- Serial Control Register(SCSCR) ---- */
269
         SCIF3.SCSCR.BIT.TIE = lu;  /* Transmit interrupt enabled */
270
         SCIF3.SCSCR.BIT.TE = lu; /* Transmitter enabled */}
271
272
     /* End of File */
```



### 4. Documents for Reference

 Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.

 Hardware Manual SH7280 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.



# **Website and Support**

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

### **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Oct.31.08 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.