

# R32C/111 Group

Configuring Function Select Register

REJ05B1236-0100 Rev.1.00 May 28, 2010

## 1. Abstract

This document describes how to set the function select registers to enable I/O pin settings for the internal peripheral functions of the R32C/111 Group 100-pin package. Refer to the user's manual for details on each function.

## 2. Introduction

The application example described in this document applies to the following microcomputer (MCU): MCU: R32C/111 Group

This program can be used with other R32C/100 Series MCUs which have the same special function registers (SFRs) as the R32C/111 Group. Check the user's manual for any additions or modifications to functions. Careful evaluation is recommended before using this application note.

## 3. Overview

Each pin in the R32C/111 Group function as a programmable I/O port, an I/O pin for internal peripheral functions, or a bus control pin. These functions can be switched by setting the function select registers or the processor mode registers. This document particularly addresses setting the function select registers to enable input/output of the internal peripheral functions.

The registers that control I/O pins are as follows:

## • Output function select register

This register selects an output function of either the programmable I/O port or a peripheral function if these two functions share a pin. This register also selects an output function of analog I/O pin, a programmable I/O port or a peripheral function to enable input/output of the analog I/O pin if these three functions share a pin.

#### • Input function select register

When a peripheral function input is assigned to multiple pins, this register selects which input pin should be connected to the peripheral function.

# 4. Settings

The following describes setting the function select register to enable pin input/output, and setting the input function select register to select the peripheral function input pin.

# 4.1 Function Select Register Settings

Table 4.1 to Table 4.3 list the Settings of the Programmable I/O Ports When Used as Output Ports.

Table 4.4 lists the Settings of the Timer When Used as Output Ports.

Table 4.5 and Table 4.6 list the Settings of the Serial Interface When Used as Output Ports.

Table 4.7 lists the Settings of the Intelligent I/O When Used as Output Ports.

Table 4.8 lists the Settings of the A/D Converter When Used as Output Ports.

Table 4.9 lists the Settings of the D/A Converter When Used as Output Ports.

Table 4.1 Settings of the Programmable I/O Ports When Used as Output Ports (1/3)

|                |             |      | Port Direction | n Register    | Function Select Register |               |
|----------------|-------------|------|----------------|---------------|--------------------------|---------------|
| Function       | Output Port | Port | Direction bit  | Setting value | Register                 | Setting value |
|                | P0_0        | P0_0 | PD0_0          | 1             | P0_0S                    | 00h           |
|                | P0_1        | P0_1 | PD0_1          | 1             | P0_1S                    | 00h           |
|                | P0_2        | P0_2 | PD0_2          | 1             | P0_2S                    | 00h           |
| Output part 0  | P0_3        | P0_3 | PD0_3          | 1             | P0_3S                    | 00h           |
| Output port 0  | P0_4        | P0_4 | PD0_4          | 1             | P0_4S                    | 00h           |
|                | P0_5        | P0_5 | PD0_5          | 1             | P0_5S                    | 00h           |
|                | P0_6        | P0_6 | PD0_6          | 1             | P0_6S                    | 00h           |
|                | P0_7        | P0_7 | PD0_7          | 1             | P0_7S                    | 00h           |
|                | P1_0        | P1_0 | PD1_0          | 1             | P1_0S                    | 00h           |
|                | P1_1        | P1_1 | PD1_1          | 1             | P1_1S                    | 00h           |
|                | P1_2        | P1_2 | PD1_2          | 1             | P1_2S                    | 00h           |
| Output part 1  | P1_3        | P1_3 | PD1_3          | 1             | P1_3S                    | 00h           |
| Output port 1  | P1_4        | P1_4 | PD1_4          | 1             | P1_4S                    | 00h           |
|                | P1_5        | P1_5 | PD1_5          | 1             | P1_5S                    | 00h           |
|                | P1_6        | P1_6 | PD1_6          | 1             | P1_6S                    | 00h           |
|                | P1_7        | P1_7 | PD1_7          | 1             | P1_7S                    | 00h           |
|                | P2_0        | P2_0 | PD2_0          | 1             | P2_0S                    | 00h           |
|                | P2_1        | P2_1 | PD2_1          | 1             | P2_1S                    | 00h           |
|                | P2_2        | P2_2 | PD2_2          | 1             | P2_2S                    | 00h           |
| Outrout mant 2 | P2_3        | P2_3 | PD2_3          | 1             | P2_3S                    | 00h           |
| Output port 2  | P2_4        | P2_4 | PD2_4          | 1             | P2_4S                    | 00h           |
|                | P2_5        | P2_5 | PD2_5          | 1             | P2_5S                    | 00h           |
|                | P2_6        | P2_6 | PD2_6          | 1             | P2_6S                    | 00h           |
|                | P2_7        | P2_7 | PD2_7          | 1             | P2_7S                    | 00h           |

Table 4.2 Settings of the Programmable I/O Ports When Used as Output Ports (2/3)

|                 |                     |      | Port Direction | n Register    | Function Sele | Function Select Register |  |
|-----------------|---------------------|------|----------------|---------------|---------------|--------------------------|--|
| Function        | Output Port         | Port | Direction bit  | Setting value | Register      | Setting value            |  |
|                 | P3_0                | P3_0 | PD3_0          | 1             | P3_0S         | 00h                      |  |
|                 | P3_1                | P3_1 | PD3_1          | 1             | P3_1S         | 00h                      |  |
|                 | P3_2                | P3_2 | PD3_2          | 1             | P3_2S         | 00h                      |  |
| Out = 1 = 1 = 1 | P3_3                | P3_3 | PD3_3          | 1             | P3_3S         | 00h                      |  |
| Output port 3   | P3_4                | P3_4 | PD3_4          | 1             | P3_4S         | 00h                      |  |
|                 | P3_5                | P3_5 | PD3_5          | 1             | P3_5S         | 00h                      |  |
|                 | P3_6                | P3_6 | PD3_6          | 1             | P3_6S         | 00h                      |  |
|                 | P3_7                | P3_7 | PD3_7          | 1             | P3_7S         | 00h                      |  |
|                 | P4_0                | P4_0 | PD4_0          | 1             | P4_0S         | 00h                      |  |
|                 | P4_1                | P4_1 | PD4_1          | 1             | P4_1S         | 00h                      |  |
|                 | P4_2                | P4_2 | PD4_2          | 1             | P4_2S         | 00h                      |  |
| Output nort 4   | P4_3                | P4_3 | PD4_3          | 1             | P4_3S         | 00h                      |  |
| Output port 4   | P4_4                | P4_4 | PD4_4          | 1             | P4_4S         | 00h                      |  |
|                 | P4_5                | P4_5 | PD4_5          | 1             | P4_5S         | 00h                      |  |
|                 | P4_6                | P4_6 | PD4_6          | 1             | P4_6S         | 00h                      |  |
|                 | P4_7                | P4_7 | PD4_7          | 1             | P4_7S         | 00h                      |  |
|                 | P5_0                | P5_0 | PD5_0          | 1             | P5_0S         | 00h                      |  |
|                 | P5_1                | P5_1 | PD5_1          | 1             | P5_1S         | 00h                      |  |
|                 | P5_2                | P5_2 | PD5_2          | 1             | P5_2S         | 00h                      |  |
|                 | P5_3                | P5_3 | PD5_3          | 1             | P5_3S         | 00h                      |  |
| Output port 5   | P5_4                | P5_4 | PD5_4          | 1             | P5_4S         | 00h                      |  |
|                 | P5_5                | P5_5 | PD5_5          | 1             | P5_5S         | 00h                      |  |
|                 | P5_6                | P5_6 | PD5_6          | 1             | P5_6S         | 00h                      |  |
|                 | P5_7                | P5_7 | PD5_7          | 1             | P5_7S         | 00h                      |  |
|                 | P6_0                | P6_0 | PD6_0          | 1             | P6_0S         | 00h                      |  |
|                 | P6_1                | P6_1 | PD6_1          | 1             | P6_1S         | 00h                      |  |
|                 | P6_2                | P6_2 | PD6_2          | 1             | P6_2S         | 00h                      |  |
|                 | P6_3                | P6_3 | PD6_3          | 1             | P6_3S         | 00h                      |  |
| Output port 6   | P6_4                | P6_4 | PD6_4          | 1             | P6_4S         | 00h                      |  |
|                 | P6_5                | P6_5 | PD6_5          | 1             | P6_5S         | 00h                      |  |
|                 | P6_6                | P6_6 | PD6_6          | 1             | P6_6S         | 00h                      |  |
|                 | P6_7                | P6_7 | PD6_7          | 1             | P6_7S         | 00h                      |  |
|                 | P7_0 <sup>(1)</sup> | P7_0 | PD7_0          | 1             | P7_0S         | 00h                      |  |
|                 | P7_1 <sup>(1)</sup> | P7_1 | PD7_1          | 1             | P7_1S         | 00h                      |  |
|                 | P7_2                | P7_2 | PD7_2          | 1             | P7_2S         | 00h                      |  |
| <b>.</b> –      | P7_3                | P7_3 | PD7_3          | 1             | P7_3S         | 00h                      |  |
| Output port 7   | P7_4                | P7_4 | PD7_4          | 1             | P7_4S         | 00h                      |  |
|                 | P7_5                | P7_5 | PD7_5          | 1             | P7_5S         | 00h                      |  |
|                 | P7_6                | P7_6 | PD7_6          | 1             | P7_6S         | 00h                      |  |
|                 | P7_7                | P7_7 | PD7_7          | 1             | P7_7S         | 00h                      |  |

1. These ports are N-channel open drain output.

Table 4.3 Settings of the Programmable I/O Ports When Used as Output Ports (3/3)

|                |                  |               |                      |            | ` '                  |             |
|----------------|------------------|---------------|----------------------|------------|----------------------|-------------|
|                |                  |               | Port Direction       | n Register | Function Sele        | ct Register |
| Function       | Output Port Port | Direction bit | Setting value        | Register   | Setting value        |             |
|                | P8_0             | P8_0          | PD8_0                | 1          | P8_0S                | 00h         |
|                | P8_1             | P8_1          | PD8_1                | 1          | P8_1S                | 00h         |
|                | P8_2             | P8_2          | PD8_2                | 1          | P8_2S                | 00h         |
| Output port 8  | P8_3             | P8_3          | PD8_3                | 1          | P8_3S                | 00h         |
|                | P8_4             | P8_4          | PD8_4                | 1          | P8_4S                | 00h         |
|                | P8_6             | P8_6          | PD8_6                | 1          | P8_6S                | 00h         |
|                | P8_7             | P8_7          | PD8_7                | 1          | P8_7S                | 00h         |
|                | P9_3             | P9_3          | PD9_3 <sup>(1)</sup> | 1          | P9_3S <sup>(1)</sup> | 00h         |
|                | P9_4             | P9_4          | PD9_4 <sup>(1)</sup> | 1          | P9_4S <sup>(1)</sup> | 00h         |
| Output port 9  | P9_5             | P9_5          | PD9_5 <sup>(1)</sup> | 1          | P9_5S <sup>(1)</sup> | 00h         |
|                | P9_6             | P9_6          | PD9_6 <sup>(1)</sup> | 1          | P9_6S <sup>(1)</sup> | 00h         |
|                | P9_7             | P9_7          | PD9_7 <sup>(1)</sup> | 1          | P9_7S <sup>(1)</sup> | 00h         |
|                | P10_0            | P10_0         | PD10_0               | 1          | P10_0S               | 00h         |
|                | P10_1            | P10_1         | PD10_1               | 1          | P10_1S               | 00h         |
|                | P10_2            | P10_2         | PD10_2               | 1          | P10_2S               | 00h         |
| Output mark 10 | P10_3            | P10_3         | PD10_3               | 1          | P10_3S               | 00h         |
| Output port 10 | P10_4            | P10_4         | PD10_4               | 1          | P10_4S               | 00h         |
|                | P10_5            | P10_5         | PD10_5               | 1          | P10_5S               | 00h         |
|                | P10_6            | P10_6         | PD10_6               | 1          | P10_6S               | 00h         |
|                | P10_7            | P10_7         | PD10_7               | 1          | P10_7S               | 00h         |

1. The instruction to set this register should be written immediately after the instruction to set the PRC2 bit in the PRCR register to 1 (write enabled). No interrupts or DMA transfers should be generated between these two instructions.

Table 4.4 Settings of the Timer When Used as Output Ports

|                   |                |                     | Port Direction | n Register    | Function Sele | ct Register   |
|-------------------|----------------|---------------------|----------------|---------------|---------------|---------------|
| Function          | Output Port    | Port                | Direction bit  | Setting value | Register      | Setting value |
|                   | TAOOUT         | P3_0                | PD3_0          | 1             | P3_0S         | 01h           |
|                   | TAUCUT         | P7_0 <sup>(1)</sup> | PD7_0          | 1             | P7_0S         | 01h           |
|                   | TA1OUT         | P3_2                | PD3_2          | 1             | P3_2S         | 01h           |
|                   | TATOUT         | P7_2                | PD7_2          | 1             | P7_2S         | 01h           |
| Timer output      | TA2OUT         | P3_4                | PD3_4          | 1             | P3_4S         | 01h           |
| Timer output      | 1A2001         | P7_4                | PD7_4          | 1             | P7_4S         | 01h           |
|                   | TA3OUT         | P3_1                | PD3_1          | 1             | P3_1S         | 01h           |
|                   | 143001         | P7_6                | PD7_6          | 1             | P7_6S         | 01h           |
|                   | TA4OUT         | P3_6                | PD3_6          | 1             | P3_6S         | 01h           |
|                   |                | P8_0                | PD8_0          | 1             | P8_0S         | 01h           |
|                   | V              | P3_2                | PD3_2          | 1             | P3_2S         | 02h           |
|                   |                | P7_2                | PD7_2          | 1             | P7_2S         | 02h           |
|                   | ⊽              | P3_3                | PD3_3          | 1             | P3_3S         | 02h           |
|                   | V              | P7_3                | PD7_3          | 1             | P7_3S         | 02h           |
|                   | W              | P3_4                | PD3_4          | 1             | P3_4S         | 02h           |
| Three-phase motor | VV             | P7_4                | PD7_4          | 1             | P7_4S         | 02h           |
| control timers    | $\overline{W}$ | P3_5                | PD3_5          | 1             | P3_5S         | 02h           |
|                   | VV             | P7_5                | PD7_5          | 1             | P7_5S         | 02h           |
|                   | U              | P3_6                | PD3_6          | 1             | P3_6S         | 02h           |
|                   | U              | P8_0                | PD8_0          | 1             | P8_0S         | 02h           |
|                   | Ū              | P3_7                | PD3_7          | 1             | P3_7S         | 02h           |
|                   | U              | P8_1                | PD8_1          | 1             | P8_1S         | 02h           |

1. This port is N-channel open drain output.

Table 4.5 Settings of the Serial Interface When Used as Output Ports (1/2)

|          |                     |                     | Port Direction       | n Register    | Function Select Register |               |
|----------|---------------------|---------------------|----------------------|---------------|--------------------------|---------------|
| Function | Output Port         | Port                | Direction bit        | Setting value | Register                 | Setting value |
|          | RTS0                | P6_0                | PD6_0                | 1             | P6_0S                    | 03h           |
|          | CLK0 output         | P6_1                | PD6_1                | 1             | P6_1S                    | 03h           |
| UART0    | SCL0 output         | P6_2                | PD6_2                | 1             | P6_2S                    | 03h           |
|          | TXD0/SDA0<br>output | P6_3                | PD6_3                | 1             | P6_3S                    | 03h           |
|          | RTS1                | P6_4                | PD6_4                | 1             | P6_4S                    | 03h           |
|          | CLK1 output         | P6_5                | PD6_5                | 1             | P6_5S                    | 03h           |
| UART1    | SCL1 output         | P6_6                | PD6_6                | 1             | P6_6S                    | 03h           |
|          | TXD1/SDA1 output    | P6_7                | PD6_7                | 1             | P6_7S                    | 03h           |
|          | TXD2/SDA2<br>output | P7_0 <sup>(1)</sup> | PD7_0                | 1             | P7_0S                    | 03h           |
| UART2    | SCL2 output         | P7_1 (1)            | PD7_1                | 1             | P7_1S                    | 03h           |
|          | CLK2 output         | P7_2                | PD7_2                | 1             | P7_2S                    | 03h           |
|          | RTS2                | P7_3                | PD7_3                | 1             | P7_3S                    | 03h           |
|          | RTS3                | P4_0                | PD4_0                | 1             | P4_0S                    | 03h           |
|          | CLK3 output         | P4_1                | PD4_1                | 1             | P4_1S                    | 03h           |
| UART3    | SCL3 output         | P4_2                | PD4_2                | 1             | P4_2S                    | 03h           |
|          | TXD3/SDA3<br>output | P4_3                | PD4_3                | 1             | P4_3S                    | 03h           |
|          | RTS4                | P9_4                | PD9_4 <sup>(2)</sup> | 1             | P9_4S (2)                | 03h           |
|          | CLK4 output         | P9_5                | PD9_5 <sup>(2)</sup> | 1             | P9_5S (2)                | 03h           |
| UART4    | TXD4/SDA4<br>output | P9_6                | PD9_6 <sup>(2)</sup> | 1             | P9_6S (2)                | 03h           |
|          | SCL4 output         | P9_7                | PD9_7 <sup>(2)</sup> | 1             | P9_7S (2)                | 03h           |

- 1. These ports are N-channel open drain output.
- 2. The instruction to set this register should be written immediately after the instruction to set the PRC2 bit in the PRCR register to 1 (write enabled). No interrupts or DMA transfers should be generated between these two instructions.

Table 4.6 Settings of the Serial Interface When Used as Output Ports (2/2)

|                        |                     |                     | Port Direction       | n Register    | Function Sele | ct Register   |
|------------------------|---------------------|---------------------|----------------------|---------------|---------------|---------------|
| Function               | Output Port         | Port                | Direction bit        | Setting value | Register      | Setting value |
|                        | TXD5/SDA5<br>output | P7_6                | PD7_6                | 1             | P7_6S         | 03h           |
| UART5                  | CLK5 output         | P7_7                | PD7_7                | 1             | P7_7S         | 03h           |
|                        | SCL5 output         | P8_0                | PD8_0                | 1             | P8_0S         | 03h           |
|                        | RTS5                | P8_1                | PD8_1                | 1             | P8_1S         | 03h           |
|                        | RTS6                | P4_4                | PD4_4                | 1             | P4_4S         | 03h           |
|                        | CLK6 output         | P4_5                | PD4_5                | 1             | P4_5S         | 03h           |
| UART6                  | SCL6 output         | P4_6                | PD4_6                | 1             | P4_6S         | 03h           |
|                        | TXD6/SDA6<br>output | P4_7                | PD4_7                | 1             | P4_7S         | 03h           |
|                        | TXD7                | P5_4                | PD5_4                | 1             | P5_4S         | 03h           |
| UART7                  | CLK7 output         | P5_5                | PD5_5                | 1             | P5_5S         | 03h           |
|                        | RTS7                | P5_7                | PD5_7                | 1             | P5_7S         | 03h           |
|                        | TXD8                | P7_3                | PD7_3                | 1             | P7_3S         | 07h           |
| UART8                  | CLK8 output         | P7_4                | PD7_4                | 1             | P7_4S         | 07h           |
|                        | RTS8                | P7_6                | PD7_6                | 1             | P7_6S         | 07h           |
| UART0 special function | STXD0               | P6_2                | PD6_2                | 1             | P6_2S         | 04h           |
| UART1 special function | STXD1               | P6_6                | PD6_6                | 1             | P6_6S         | 04h           |
| UART2 special function | STXD2               | P7_1 <sup>(1)</sup> | PD7_1                | 1             | P7_1S         | 04h           |
| UART3 special function | STXD3               | P4_2                | PD4_2                | 1             | P4_2S         | 04h           |
| UART4 special function | STXD4               | P9_7                | PD9_7 <sup>(2)</sup> | 1             | P9_7S (2)     | 04h           |
| UART5 special function | STXD5               | P8_0                | PD8_0                | 1             | P8_0S         | 04h           |
| UART6 special function | STXD6               | P4_6                | PD4_6                | 1             | P4_6S         | 04h           |

- 1. This port is N-channel open drain output.
- 2. The instruction to set this register should be written immediately after the instruction to set the PRC2 bit in the PRCR register to 1 (write enabled). No interrupts or DMA transfers should be generated between these two instructions.

Table 4.7 Settings of the Intelligent I/O When Used as Output Ports

|                         |                    |                     | Port Direction | n Register    | Function Sele | ct Register   |
|-------------------------|--------------------|---------------------|----------------|---------------|---------------|---------------|
| Function                | Output Port        | Port                | Direction bit  | Setting value | Register      | Setting value |
|                         | IIO0_0             | P1_0                | PD1_0          | 1             | P1_0S         | 05h           |
|                         | IIO0_1             | P1_1                | PD1_1          | 1             | P1_1S         | 05h           |
|                         | IIO0_2             | P1_2                | PD1_2          | 1             | P1_2S         | 05h           |
| Intallinent I/O avers 0 | IIO0_3             | P1_3                | PD1_3          | 1             | P1_3S         | 05h           |
| Intelligent I/O group 0 | IIO0_4             | P1_4                | PD1_4          | 1             | P1_4S         | 05h           |
|                         | IIO0_5             | P1_5                | PD1_5          | 1             | P1_5S         | 05h           |
|                         | IIO0_6             | P1_6                | PD1_6          | 1             | P1_6S         | 05h           |
|                         | IIO0_7             | P1_7                | PD1_7          | 1             | P1_7S         | 05h           |
|                         | 1104 0             | P1_0                | PD1_0          | 1             | P1_0S         | 06h           |
|                         | IIO1_0             | P7_3                | PD7_3          | 1             | P7_3S         | 06h           |
|                         | IIO1_1             | P1_1                | PD1_1          | 1             | P1_1S         | 06h           |
|                         |                    | P7_4                | PD7_4          | 1             | P7_4S         | 06h           |
|                         | IIO1_2             | P1_2                | PD1_2          | 1             | P1_2S         | 06h           |
|                         |                    | P7_5                | PD7_5          | 1             | P7_5S         | 06h           |
|                         | 1104 3             | P1_3                | PD1_3          | 1             | P1_3S         | 06h           |
| Intelligent I/O group 1 | IIO1_3             | P7_6                | PD7_6          | 1             | P7_6S         | 06h           |
| Intelligent I/O group 1 | 1104 4             | P1_4                | PD1_4          | 1             | P1_4S         | 06h           |
|                         | IIO1_4             | P7_7                | PD7_7          | 1             | P7_7S         | 06h           |
|                         | 1104 5             | P1_5                | PD1_5          | 1             | P1_5S         | 06h           |
|                         | IIO1_5             | P8_1                | PD8_1          | 1             | P8_1S         | 06h           |
|                         | 1104 6             | P1_6                | PD1_6          | 1             | P1_6S         | 06h           |
|                         | IIO1_6             | P7_0 <sup>(1)</sup> | PD7_0          | 1             | P7_0S         | 06h           |
|                         | 1104.7             | P1_7                | PD1_7          | 1             | P1_7S         | 06h           |
|                         | IIO1_7             | P7_1 <sup>(1)</sup> | PD7_1          | 1             | P7_1S         | 06h           |
|                         | OUTC2_0/           | P4_3                | PD4_3          | 1             | P4_3S         | 05h           |
|                         | ISTXD2/ IEOUT      | P7_0 <sup>(1)</sup> | PD7_0          | 1             | P7_0S         | 05h           |
| Intelligent I/O group 2 | OUTC2_1/<br>ISCLK2 | P6_4                | PD6_4          | 1             | P6_4S         | 05h           |
|                         | OUTC2_2            | P7_1 <sup>(1)</sup> | PD7_1          | 1             | P7_1S         | 05h           |

1. These ports are N-channel open drain output.

Table 4.8 Settings of the A/D Converter When Used as Output Ports

|               |             |       | Port Direction       | n Register    | Function Sele        | ct Register   |
|---------------|-------------|-------|----------------------|---------------|----------------------|---------------|
| Function      | Output Port | Port  | Direction bit        | Setting value | Register             | Setting value |
|               | AN0_0       | P0_0  | PD0_0                | 0             | P0_0S                | 80h           |
|               | AN0_1       | P0_1  | PD0_1                | 0             | P0_1S                | 80h           |
|               | AN0_2       | P0_2  | PD0_2                | 0             | P0_2S                | 80h           |
|               | AN0_3       | P0_3  | PD0_3                | 0             | P0_3S                | 80h           |
|               | AN0_4       | P0_4  | PD0_4                | 0             | P0_4S                | 80h           |
|               | AN0_5       | P0_5  | PD0_5                | 0             | P0_5S                | 80h           |
|               | AN0_6       | P0_6  | PD0_6                | 0             | P0_6S                | 80h           |
|               | AN0_7       | P0_7  | PD0_7                | 0             | P0_7S                | 80h           |
|               | AN2_0       | P2_0  | PD2_0                | 0             | P2_0S                | 80h           |
|               | AN2_1       | P2_1  | PD2_1                | 0             | P2_1S                | 80h           |
|               | AN2_2       | P2_2  | PD2_2                | 0             | P2_2S                | 80h           |
|               | AN2_3       | P2_3  | PD2_3                | 0             | P2_3S                | 80h           |
| A/D convertor | AN2_4       | P2_4  | PD2_4                | 0             | P2_4S                | 80h           |
| A/D converter | AN2_5       | P2_5  | PD2_5                | 0             | P2_5S                | 80h           |
|               | AN2_6       | P2_6  | PD2_6                | 0             | P2_6S                | 80h           |
|               | AN2_7       | P2_7  | PD2_7                | 0             | P2_7S                | 80h           |
|               | AN_0        | P10_0 | PD10_0               | 0             | P10_0S               | 80h           |
|               | AN_1        | P10_1 | PD10_1               | 0             | P10_1S               | 80h           |
|               | AN_2        | P10_2 | PD10_2               | 0             | P10_2S               | 80h           |
|               | AN_3        | P10_3 | PD10_3               | 0             | P10_3S               | 80h           |
|               | AN_4        | P10_4 | PD10_4               | 0             | P10_4S               | 80h           |
|               | AN_5        | P10_5 | PD10_5               | 0             | P10_5S               | 80h           |
|               | AN_6        | P10_6 | PD10_6               | 0             | P10_6S               | 80h           |
|               | AN_7        | P10_7 | PD10_7               | 0             | P10_7S               | 80h           |
|               | ANEX0       | P9_5  | PD9_5 <sup>(1)</sup> | 0             | P9_5S <sup>(1)</sup> | 80h           |
|               | ANEX1       | P9_6  | PD9_6 (1)            | 0             | P9_6S (1)            | 80h           |

1. The instruction to set this register should be written immediately after the instruction to set the PRC2 bit in the PRCR register to 1 (write enabled). No interrupts or DMA transfers should be generated between these two instructions.

Table 4.9 Settings of the D/A Converter When Used as Output Ports

|               | Output Port | Port | Port Direction Register |               | Function Select Register |               |
|---------------|-------------|------|-------------------------|---------------|--------------------------|---------------|
| Function      |             |      | Direction bit           | Setting value | Register                 | Setting value |
| D/A converter | DA0         | P9_3 | PD9_3 <sup>(1)</sup>    | 0             | P9_3S <sup>(1)</sup>     | 80h           |
|               | DA1         | P9_4 | PD9_4 <sup>(1)</sup>    | 0             | P9_4S <sup>(1)</sup>     | 80h           |

## Note:

1. The instruction to set this register should be written immediately after the instruction to set the PRC2 bit in the PRCR register to 1 (write enabled). No interrupts or DMA transfers should be generated between these two instructions.



# 4.2 Input Function Select Register Settings

Table 4.10 lists the Settings of the Input Function Select Register When Timer A input is Used.

Table 4.11 lists the Settings of the Input Function Select Register When Intelligent I/O Group 0 Two-phase Pulse Input Pin is Used.

Table 4.12 lists the Settings of the Input Function Select Register When Intelligent I/O Group 1 Input Pin is Used. Table 4.13 lists the Settings of the Input Function Select Register When Intelligent I/O Group 1 Two-phase Pulse Input Pin is Used.

Table 4.14 lists the Settings of the Input Function Select Register When Intelligent I/O Group 2 Input Pin is Used.

Table 4.10 Settings of the Input Function Select Register When Timer A input is Used

|                   |               |                     | Port Direction | n Register    | Function Sele | ct Register   |
|-------------------|---------------|---------------------|----------------|---------------|---------------|---------------|
| Function          | Output Port   | Port                | Direction bit  | Setting value | Register      | Setting value |
|                   | TACOLIT input | P3_0                | PD3_0          | 0             |               | 0             |
|                   | TA0OUT input  | P7_0 <sup>(1)</sup> | PD7_0          | 0             |               | 1             |
|                   | TA1OLIT input | P3_2                | PD3_2          | 0             |               | 0             |
|                   | TA1OUT input  | P7_2                | PD7_2          | 0             |               | 1             |
|                   | TA1IN         | P3_3                | PD3_3          | 0             |               | 0             |
|                   | TATIN         | P7_3                | PD7_3          | 0             | IFS00         | 1             |
|                   | TA2OLIT input | P3_4                | PD3_4          | 0             |               | 0             |
| Timer A input pin | TA2OUT input  | P7_4                | PD7_4          | 0             |               | 1             |
| switch bit        | TAGIN         | P3_5                | PD3_5          | 0             |               | 0             |
|                   | TA2IN         | P7_5                | PD7_5          | 0             |               | 1             |
|                   | TA2OLIT input | P3_1                | PD3_1          | 0             |               | 0             |
|                   | TA3OUT input  | P7_6                | PD7_6          | 0             |               | 1             |
|                   | TA4OLIT incut | P3_6                | PD3_6          | 0             |               | 0             |
|                   | TA4OUT input  | P8_0                | PD8_0          | 0             |               | 1             |
|                   | TA 4151       | P3_7                | PD3_7          | 0             |               | 0             |
|                   | TA4IN         | P8_1                | PD8_1          | 0             |               | 1             |

Note:

1. This port is N-channel open drain output.

Table 4.11 Settings of the Input Function Select Register When Intelligent I/O Group 0 Two-phase Pulse Input Pin is Used

|                         |             |                          | Port Directio | n Register    | Function Select Register |               |
|-------------------------|-------------|--------------------------|---------------|---------------|--------------------------|---------------|
| Function                | Output Port | Port                     | Direction bit | Setting value | Register                 | Setting value |
|                         |             | P8_0                     | PD8_0         | 0             |                          | 00b           |
|                         | LIDOA       | P7_6                     | PD7_6         | 0             |                          | 01b           |
|                         | UD0A        | P3_0                     | PD3_0         | 0             |                          | 10b           |
|                         |             | P3_0                     | PD3_0         | 0             | IFS23 and<br>IFS22       | 11b           |
| Intelligent I/O group 0 | LIDOD       | P8_1                     | PD8_1         | 0             |                          | 00b           |
| two-phase pulse input   |             | P7_7                     | PD7_7         | 0             |                          | 01b           |
| pin switch bit          | UD0B        | P3_1                     | PD3_1         | 0             |                          | 10b           |
|                         |             | P3_1                     | PD3_1         | 0             |                          | 11b           |
|                         |             | P8_3 ( <del>INT1</del> ) | PD8_3         | 0             |                          | 00b           |
|                         | LIDO7       | P8_2 (INT0)              | PD8_2         | 0             |                          | 01b           |
|                         | UD0Z        | P8_3 ( <del>INT1</del> ) | PD8_3         | 0             |                          | 10b           |
|                         |             | P8_2 ( <del>INT0</del> ) | PD8_2         | 0             |                          | 11b           |

Table 4.12 Settings of the Input Function Select Register When Intelligent I/O Group 1 Input Pin is Used

|                         |                |                     | Port Direction | n Register    | Function Select Register |               |
|-------------------------|----------------|---------------------|----------------|---------------|--------------------------|---------------|
| Function                | Output Port    | Port                | Direction bit  | Setting value | Register                 | Setting value |
|                         | IIO1 O input   | P7_3                | PD7_3          | 0             |                          | 0             |
|                         | IIO1_0 input   | P1_0                | PD1_0          | 0             |                          | 1             |
|                         | IIO1 1 input   | P7_4                | PD7_4          | 0             |                          | 0             |
|                         | IIO1_1 input   | P1_1                | PD1_1          | 0             |                          | 1             |
|                         | IIO1 2 input   | P7_5                | PD7_5          | 0             |                          | 0             |
|                         | IIO1_2 input   | P1_2                | PD1_2          | 0             | - IFS25                  | 1             |
| Intelligent I/O group 1 | IIO1_3 input   | P7_6                | PD7_6          | 0             |                          | 0             |
| two-phase pulse input   |                | P1_3                | PD1_3          | 0             |                          | 1             |
| pin switch bit          | IIO1 1 input   | P7_7                | PD7_7          | 0             |                          | 0             |
|                         | IIO1_4 input   | P1_4                | PD1_4          | 0             |                          | 1             |
|                         | IIO1 Finnut    | P8_1                | PD8_1          | 0             |                          | 0             |
|                         | IIO1_5 input   | P1_5                | PD1_5          | 0             |                          | 1             |
|                         | IIO1 Cinnut    | P7_0 <sup>(1)</sup> | PD7_0          | 0             |                          | 0             |
|                         | IIO1_6 input   | P1_6                | PD1_6          | 0             |                          | 1             |
|                         | 1104 7 in next | P7_1 <sup>(1)</sup> | PD7_1          | 0             |                          | 0             |
|                         | IIO1_7 input   | P1_7                | PD1_7          | 0             |                          | 1             |

1. These ports are N-channel open drain output.

Table 4.13 Settings of the Input Function Select Register When Intelligent I/O Group 1 Two-phase Pulse Input Pin is Used

|                                                              | Output Port | Port        | Port Direction Register |               | Function Select Register |               |
|--------------------------------------------------------------|-------------|-------------|-------------------------|---------------|--------------------------|---------------|
| Function                                                     |             |             | Direction bit           | Setting value | Register                 | Setting value |
| Intelligent I/O group 1 two-phase pulse input pin switch bit | UD1A        | P8_0        | PD8_0                   | 0             | IFS27 and<br>IFS26       | 00b           |
|                                                              |             | P7_7        | PD7_7                   | 0             |                          | 01b           |
|                                                              |             | P3_0        | PD3_0                   | 0             |                          | 10b           |
|                                                              |             | P3_0        | PD3_0                   | 0             |                          | 11b           |
|                                                              | UD1B        | P8_1        | PD8_1                   | 0             |                          | 00b           |
|                                                              |             | P7_7        | PD7_7                   | 0             |                          | 01b           |
|                                                              |             | P3_1        | PD3_1                   | 0             |                          | 10b           |
|                                                              |             | P3_1        | PD3_1                   | 0             |                          | 11b           |
|                                                              | UD1Z        | P8_3 (INT1) | PD8_3                   | 0             |                          | 00b           |
|                                                              |             | P8_2 (INT0) | PD8_2                   | 0             |                          | 01b           |
|                                                              |             | P8_3 (INT1) | PD8_3                   | 0             |                          | 10b           |
|                                                              |             | P8_2 (INT0) | PD8_2                   | 0             |                          | 11b           |

Table 4.14 Settings of the Input Function Select Register When Intelligent I/O Group 2 Input Pin is Used

|                                                                    | Output Port  | Port                | Port Direction Register |               | Function Select Register |               |
|--------------------------------------------------------------------|--------------|---------------------|-------------------------|---------------|--------------------------|---------------|
| Function                                                           |              |                     | Direction bit           | Setting value | Register                 | Setting value |
| Intelligent I/O group 2<br>two-phase pulse input<br>pin switch bit | ISCLK2 input | P6_4                | PD6_4                   | 0             | IFS31 and<br>IFS30       | 00b           |
|                                                                    |              | P6_4                | PD6_4                   | 0             |                          | 11b           |
|                                                                    | ISRXD2/IEIN  | P7_1 <sup>(1)</sup> | PD7_1                   | 0             |                          | 00b           |
|                                                                    |              | P4_2                | PD4_2                   | 0             |                          | 11b           |

1. This port is N-channel open drain output.

# 5. Sample Program

A sample program can be downloaded from the Renesas Electronics website.

The sample program shows examples of setting programmable I/O ports to output ports after setting the MCU clock.

The sample program shows the following:

- Set the P0\_0 as an output port (unprotected port)
- Set the P9\_3 as an output port (protected port)

Refer to the user's manual for details on the MCU clock settings.

# 6. Reference Documents

User's Manual

R32C/111 Group User's Manual Rev.1.10

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

C compiler manual

R32C/100 Family C compiler package V.1.02 C compiler user manual Rev.2.00

The latest version can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry

| REVISION HISTORY | R32C/111 Group                       |  |  |
|------------------|--------------------------------------|--|--|
|                  | Configuring Function Select Register |  |  |

| Rev. Date | Date         | Description |                      |  |
|-----------|--------------|-------------|----------------------|--|
|           | Page         | Summary     |                      |  |
| 1.00      | May 28, 2010 | -           | First Edition issued |  |
|           |              |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

## 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft: aerospace equipment: submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



### SALES OFFICES

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Limites State United Programs From Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tet: +952-2866-9318, Fax: +852-2866-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwar Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632
Tel: +65-627-80-3000, Fax: +65-6278-8001
Renesas Electronics Malaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-588-5141

© 2010 Renesas Electronics Corporation. All rights reserved.