### Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**Application Note** 

# Avalanche Guarantee for Power MOS FET

Document No. D18464EJ2V0AN00 (2nd edition) Date Published July 2007 NS

© NEC Electronics Corporation 2007

- The information in this document is current as of July, 2007. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).

| Introduction                                                                        | 4    |
|-------------------------------------------------------------------------------------|------|
| 1. Avalanche Operation                                                              | 5    |
| 2. Avalanche Failure Mechanism                                                      | 6    |
| 2.1 Avalanche Failure Mode I < <current failure="">&gt;</current>                   | 6    |
| 2.2 Avalanche Failure Mode II < <energy failure="">&gt;</energy>                    | 8    |
| 3. Waveform Actually Measured during Avalanche Operation                            |      |
| (Example of Waveform Actually Measured at Breakdown Point)                          | 9    |
| 4. Application Method of Measured Destructive Value and Rated Value                 |      |
| of Avalanche Breakdown Capability                                                   | 10   |
| 4.1 Avalanche Capability Ratings: Relationship of EAV and IAV with Inductance Value |      |
| < <example calculation="" of="" theoretical="">&gt;</example>                       | . 11 |
| 5. Application Method of Derating of Avalanche Capability Rating by Channel         |      |
| Temperature                                                                         | 13   |
| 5.1 Derating of lay in Current Limit Region                                         | 13   |
| 5.2 Derating of Evy in Energy Limit Region                                          | 13   |
| 5.3 Derating of IAV in Energy Limit Region                                          | . 15 |
| 6 Concept of Avalanche Canability During Single Pulse Operation and                 |      |
| Repetitive Pulse Operation                                                          | 16   |
|                                                                                     | 10   |
| 7. Avalanche Testing                                                                | 16   |
| 8. Example of Safe Operation Judgment of Avalanche Capability in Actual             |      |
| Operation Waveform                                                                  | 18   |
| 8.1 Calculating Starting Tch                                                        | . 18 |
| 8.2 Calculating Avalanche Energy and Example of Safe Operation Judgment             | . 20 |
| 8.3 Calculating Average Power Dissipation within Period during which Voltage        |      |
| Waveform and Current Waveform Linearly Change within the Same Time                  | . 21 |
| 8.4 Example of Judging Safe Operation from Verification Results (Summary)           | . 22 |
| 8.5 Calculating Peak Tch Value Including Avalanche Operation Period                 | . 22 |
| Conclusion                                                                          | 23   |

### CONTENTS

### INTRODUCTION

In recent years, power MOS FETs have shown a dramatic improvement in their performance and their usage has been increasingly diversified and expanded. Market needs for power MOS FETs have been growing, especially in fields where high current and high switching speed are required, because power MOS FETs, as compared with bipolar power transistors, have high switching speed, low dissipation, and large SOA (Safe Operating Area). Recent progress in electronic control in the automotive electric component field is one of the factors that diversify the market needs for power MOS FETs. The growth of the market needs has led to the diversification of operating conditions and environmental conditions of power MOS FETs, and it is now very important to select a product optimal for circuit constants and mounting conditions of the circuit in which the product is to be used.

One of the most important criteria for selecting a power MOS FET is capability performance. In other words, a sufficient margin must be secured for the capability performance with respect to the operating voltage. However, recent demands for power MOS FETs with high performance and, at the same time, being light-weight and compact have made it increasingly difficult to select a high-performance power MOS FET while securing a sufficient margin.

The specifications of avalanche capability specify (guarantee) that a power MOS FET can be operated safely under specific conditions even if the surge voltage, which is generated when (immediately after) the switching operation under an inductive load is turned off, exceeds the rated breakdown voltage (voltage between the drain and source), assuming that the surge voltage exceeds the rated breakdown voltage of the power MOS FET, reaches its breakdown region, and breaks down the FET. Products with guaranteed avalanche capability have the avalanche current (IAs or IAR) and avalanche energy (EAS or EAR) values specified as absolute maximum ratings on the Data Sheet of each product.

This Application Note focuses on power MOS FET avalanche capability, and explains the application method of avalanche operation and avalanche capability rating, and how to apply ratings to an actual circuit. Please use this Application Note for your reference when selecting a product.

Remarks 1. In this document, power MOS FETs are simply referred to as "FETs".

- 2. Inductance is expressed as an "L load" or "L".
- 3. In this Application Note, the avalanche capability specification parameters used in the Data Sheet of each product, which are expressed as "IAS and IAR" or "EAS and EAR", are referred to as "IAV" or "EAV", respectively. IAV may be taken as IAS and IAR, and EAV, as EAS and EAR.

### 1. Avalanche Operation

**Figure 1** shows the operation waveforms of V<sub>GS</sub>, V<sub>DS</sub>, and I<sub>D</sub> (avalanche operation waveforms) of an FET in a circuit equivalent to a switching circuit that turns on or off an L load by applying a pulse of V<sub>GS</sub> =  $20 \rightarrow 0$  V between the gate and source of the FET.



Figure 1. L Load Switching Circuit and Avalanche Operation Waveform of FET

The avalanche operation (avalanche condition) of an FET is the FET operation during the tav period in **Figure 1**. Note that, in this figure, the avalanche voltage is expressed as BV<sub>DSS</sub>, the avalanche current as I<sub>AV</sub>, and the channel temperature of the FET immediately before the avalanche operation as starting T<sub>ch</sub>.

The operation of the FET in Figure 1 is explained in detail below.

- When the FET is turned on by applying a voltage of 20 V to V<sub>GS</sub>, V<sub>DS</sub> falls toward V<sub>DS(on)</sub>. At the same time, I<sub>D</sub> starts flowing and linearly increases as time passes (energy is built up on the L load).
- If the FET is turned on for the duration of Pw and then off with VGs at 0 V, the energy built up on the L load is discharged, causing VDs to rise rapidly. VDs exceeds the voltage between the drain and source (rated breakdown voltage: VDss) and stabilizes at the effective breakdown voltage (BVDss). (The energy that has been built up is absorbed by the FET as avalanche energy).
- 3. The status of BV<sub>DSS</sub> lasts until the energy built up on the L load is completely discharged (t<sub>AV</sub>). After that, it decreases to the V<sub>DD</sub> level.
- 4. ID peaks at IAV immediately before the FET is switched off, and then linearly decreases toward zero within the duration of tAV.

I<sub>AV</sub> changes depending on the L value of the L load and the ON time (Pw) of the FET. Therefore, it tends to increase if the L value decreases or if the ON time (Pw) of the FET is extended.

tav is determined by the relationship between the L value and Iav. However, tav is prolonged if the L value increases while Iav remains the same or if Iav increases while the L value remains the same.

Caution A breakdown status of the FET caused by a surge voltage generated from the power supply circuit at a timing other than that shown above (timing not immediately after the FET has been switched off) is not defined as the avalanche operation described in this Application Note. Note that, generally, a breakdown of the FET at such a timing is not guaranteed.

### 2. Avalanche Failure Mechanism

Avalanche failure is a mode in which an FET breaks down (is destroyed) due to a surge voltage, which is generated when (immediately after) the switching operation under an inductive load, exceeds the rated breakdown voltage of the FET. The FET breaks down in the following two modes during an avalanche operation.

- 1. Current failure mode
- 2. Energy failure mode

Each of these failure modes is explained below.

### 2.1 Avalanche Failure Mode I <<Current Failure>>

An FET consists of an assembly of many small FET cells (that are connected in parallel). In particular, products operating at low voltage of 250 V or less employ a structure in which each FET cell is miniaturized to lower the ON resistance of the element and a trench is formed on the surface into which a gate is embedded (to reduce the FET cell area) (NEC Electronics calls this a UMOS structure), in order to improve the performance. **Figure 2** shows the cross-sectional view of an FET cell and equivalent circuit of a trench structure FET chip. The cross-sectional view in this figure shows an NPN parasitic transistor comprised among the N<sup>+</sup> layer connected to the source electrode, P layer that forms a channel, and the N<sup>-</sup> layer on the drain side.

How a current failure occurs with an FET structure as mentioned above is described next.

- (1) If a voltage exceeding the rated value is applied between the drain and source, a breakdown current (avalanche current: I<sub>AV</sub>) flows.
- (2) This current (I<sub>AV</sub><1>) flows from the drain, through the resistance component (R<sub>B</sub>) of the P layer, to the source via the parasitic capacitance (C).
- (3) If IAV increases and the voltage on both ends of RB rises above the VBE ON voltage of the parasitic NPN transistor, the NPN transistor is turned on.
- (4) As a result, an excessive current (I<sub>AV</sub><2>) which has been amplified by the parasitic transistor flows to the collector side, generating heat due to high current that eventually destroys the parasitic transistor (= FET).

To avoid such a current failure, the parasitic capacitance (C) and resistance component ( $R_B$ ) must be lowered as much as possible when designing the cell structure. A current failure is also influenced by temperature. The higher the temperature, the smaller the current by which the FET is destroyed. Generally, however, the influence of temperature is smaller than that with the energy limit region to be explained next.



Figure 2. FET Cell Cross-Sectional Structure and Equivalent Circuit of Trench Structure FET Chip

<1> A voltage exceeding the rated breakdown voltage (VDSS) of the element is applied and the parasitic transistor is biased by RB.

<sup>&</sup>lt;2> The parasitic transistor is turned off, causing a high current to flow and destroy the cell.

### 2.2 Avalanche Failure Mode II << Energy Failure>>

**Figure 3** shows the avalanche operation waveform in an L load switching circuit. In this figure, the channel temperature (T<sub>ch</sub>) of the FET rises during avalanche operation (t<sub>AV</sub>), because the FET consumes the energy of the avalanche voltage (BV<sub>DSS</sub>) and avalanche current (I<sub>AV</sub>).

Generally, if the absolute temperature reaches 608 K (= 335°C), a PN junction can no longer play its role, cannot be controlled by current, and breaks down, because the energy structure of the N and P semiconductors changes to the state of an intrinsic semiconductor.

The energy failure mode indicates that energy is applied to the FET causing the PN junction to exceed the above-mentioned temperature limit and break down. The breakdown energy amount (EAV) at this time is determined by the following requirements.

- L value (in proportion to tav)
- Peak current IAV flowing into the L load (in proportion to the ON time of the L load)
- Avalanche voltage BVDss of the FET

Since an energy failure is caused by a temperature rise, it is directly influenced by the channel temperature (starting T<sub>ch</sub>) immediately before an avalanche operation is started.

**Remark** The avalanche energy capability (E<sub>AS</sub>) guaranteed on the Data Sheet of each NEC Electronics product is generally that when starting T<sub>ch</sub> = 25°C.

### Figure 3. Avalanche Operation Waveform in L Load Switching Circuit



### 3. Waveform Actually Measured During Avalanche Operation (Example of Waveform Actually Measured at Breakdown Point)

**Figures 4** and **5** show examples of V<sub>DS</sub> and I<sub>D</sub> operation waveforms when an avalanche operation is actually measured. **Figure 4** shows the waveforms of a normal product, and **Figure 5** shows those of a defective product.





**Remark** The normal product operates normally with  $t_{AV}$  equal to about 200  $\mu$ s. No phenomenon where the current rises again (indicating FET breakdown) after the FET is turned off is observed.





**Remark** With the defective product, tav is equal to about 100  $\mu$ s, which is much shorter than that of the normal product. In addition, a waveform such that the current increases again after the FET is turned off, indicating that the FET is broken down, is observed. In other words, the avalanche energy capability (EAs) of the defective product is less than half that of the normal product.

### 4. Application Method of Measured Destructive Value and Rated Value of Avalanche Breakdown Capability

**Figure 6** shows the relationship among the measured destructive and rated lines of the avalanche breakdown capability, and the measurement constant L value of an FET.





## Caution The condition for the measured destructive and rated lines is starting T<sub>ch</sub> = 25°C. Derating due to starting T<sub>ch</sub> must be considered for the measured destructive and rated lines.

Details of Figure 6 are described below.

The dotted line indicates the measured destructive line of avalanche breakdown of an FET. This line was drawn by actually measuring and plotting the avalanche current (I<sub>AV</sub>) at breakdown points by varying the L value. On this measured destructive line, the region where the L value is small and I<sub>AV</sub> is large is the avalanche current limit region. In this region, the current value level remains almost flat, because it is not affected much by the L value.

The rated I<sub>AV</sub> line, which indicates the safe operation range, has a sufficient margin with respect to the measured destructive line, and has a constant current value (about 50% of the measured destructive breakdown value). This is called the rated avalanche current value (rated I<sub>AV</sub> value).

On the other hand, the region where the L value is large is the energy limit region. This region is dominated by the avalanche energy (E<sub>AV</sub>) that raises the channel temperature of the FET. When the channel temperature rises to about 335°C, the breakdown point is reached.

The rated E<sub>AV</sub> line slopes down to the right with a further margin secured from the line that is calculated to fall below the maximum rated value of the channel temperature. The energy calculated from I<sub>AV</sub> and the L value on this rated line is constant, and this value is the rated avalanche energy value (rated E<sub>AV</sub> value).

To check the avalanche operation as described above, therefore, both the avalanche current (I<sub>AV</sub>) and avalanche energy (E<sub>AV</sub>) must be specified. At the same time, derating due to temperature rise is also considered. This means that starting  $T_{ch}$  immediately before the actual avalanche operation must be calculated, that derating due to temperature rise must be considered, and that a judgment must be made as to whether the result is within the rated avalanche range.

Generally, the rated values of starting  $T_{ch} = 25^{\circ}C$  are specified as the absolute maximum ratings for I<sub>AV</sub> and E<sub>AV</sub> on the Data Sheet of each product. As parameters, I<sub>AS</sub> or I<sub>AR</sub> is equivalent to I<sub>AV</sub>, and E<sub>AS</sub> or E<sub>AR</sub>, to E<sub>AV</sub>. The relationship with the L value and derating characteristics due to starting  $T_{ch}$  are also described as characteristic curves on the Data Sheet.

### 4.1 Avalanche Capability Ratings: Relationship of EAV and IAV with Inductance Value

### << Example of Theoretical Calculation>>

This section verifies the relationship between E<sub>AV</sub> and I<sub>AV</sub> of the avalanche capability ratings, and the I<sub>AV</sub> measurement constant (L value), by using a theoretical expression.

Figure 7 shows an example of an avalanche capability test circuit.





The avalanche energy (EAV) in the above test circuit can be expressed as follows.

$$E_{AV} = \int_{0}^{t_{w}} V_{DS(t)} \bullet I_{D(t)} dt$$
$$= \int_{0}^{t_{w}} BV_{DSS} \bullet (I_{AV} - \frac{I_{AV}}{t_{AV}} \bullet t) dt$$
$$= \int_{0}^{t_{w}} BV_{DSS} \bullet I_{AV} \bullet (1 - \frac{t}{t_{AV}}) dt$$
$$= \frac{1}{2} BV_{DSS} \bullet I_{AV} \bullet t_{AV} \quad \dots \dots \quad <1>$$

The time of energy discharge (tav) is the L value multiplied by Iav, divided by the voltage on both ends of L (BV<sub>DSS</sub> – V<sub>DD</sub>).

$$t_{AV} = \frac{L \bullet I_{AV}}{BV_{DSS} - V_{DD}} \quad \cdots \quad <2>$$

The tay values in expression <1> are substituted by <2>.

$$E_{AV} = \frac{1}{2} \bullet L \bullet I_{AV}^2 \bullet \frac{BV_{DSS}}{BV_{DSS} - V_{DD}} \quad \dots \quad <3>$$

Next, the channel temperature is verified by a theoretical expression.

$$\Delta T_{ch} = P_{AV} \bullet r_{th(t_w)} = \frac{1}{2} \bullet BV_{DSS} \bullet I_{AV} \bullet r_{th(t_w)} \cdots < 4>$$

The transient thermal resistance ( $r_{th(tw)}$ ) of pulse width  $t_{AV}$  can be expressed as follows, if the transient thermal resistance of any pulse width Pw is  $r_{th(Pw)}$ .

$$r_{th(t_w)} = r_{th(P_w)} \bullet \sqrt{\frac{t_{AV}}{P_W}} \quad \dots \quad <5>$$

The following expression is derived by substituting values in expression <4> by expressions <5> and <2> and expressing  $\Delta T_{ch}$  as a function of I<sub>AV</sub>.

$$\Delta T_{ch} = \frac{1}{2} \bullet BV_{DSS} \bullet I_{AV} \bullet r_{th(tw)} = \frac{1}{2} \bullet BV_{DSS} \bullet I_{AV} \bullet r_{th(P_w)} \bullet \sqrt{\frac{tav}{P_W}}$$

$$= \frac{1}{2} \bullet BV_{DSS} \bullet I_{AV} \bullet r_{th(P_w)} \bullet \sqrt{\frac{U \bullet I_{AV}}{BV_{DSS} - V_{DD}}}{P_W}$$

$$= \frac{1}{2} \bullet r_{th(P_w)} \bullet \sqrt{\frac{\frac{BV_{DSS}^2 \bullet I_{AV}^2 \bullet L \bullet I_{AV}}{BV_{DSS} - V_{DD}}}{P_W}}$$

$$= \frac{1}{2} \bullet r_{th(P_w)} \bullet \sqrt{\frac{BV_{DSS}^2 \bullet I_{AV}^3 \bullet L}{P_W} \bullet (BV_{DSS} - V_{DD})}}$$

$$= \frac{1}{2} \bullet r_{th(P_w)} \bullet \sqrt{\frac{BV_{DSS}^2 \bullet I_{AV}^3 \bullet L}{P_W} \bullet (BV_{DSS} - V_{DD})}} \bullet L^{\frac{1}{2}} \bullet I_{AV}^{\frac{2}{3}} \dots <6>$$

From expression <3>, the rated line where EAV is constant is as follows.

$$I_{AV} \propto L^{-\frac{1}{2}} \dots <7>$$

From expression <6>, the rated line where  $T_{ch} = T_{ch (max.)}$  is as follows.

$$|_{AV} \propto L^{-\frac{1}{2}} \cdot \frac{2}{3} = |_{AV} \propto L^{-\frac{1}{3}} \dots < 8>$$

The 1/2 and 1/3 inclination lines in Figure 6 are graphical representations of expressions <7> and <8>.

### 5. Application Method of Derating of Avalanche Capability Rating by Channel Temperature

The avalanche current value (I<sub>AV</sub>) and avalanche energy value (E<sub>AV</sub>) of the avalanche capability ratings show different tendencies in starting  $T_{ch}$  derating. This chapter explains this difference.

Generally, derating due to temperature is expressed by a derating coefficient (dT) (%), and specifies the rate of avalanche capability derated by temperature rise, with starting  $T_{ch} = 25^{\circ}C$  as 100%.

### 5.1 Derating of IAV in Current Limit Region

**Figure 8** shows an example of derating of the rated I<sub>AV</sub> value in the current limit region. If the channel temperature (T<sub>ch</sub>) of the product is 150°C maximum, the rated I<sub>AV</sub> value of that product is derated to 50% with starting T<sub>ch</sub> = 150°C.



Figure 8. Example of IAV Derating Characteristics

Caution Please be sure to check the Data Sheet when actually using the product.

### 5.2 Derating of EAV in Energy Limit Region

**Figure 9** shows the derating of the rated  $E_{AV}$  value in the energy limit region. If starting  $T_{ch}$  is the maximum value of the channel temperature ( $T_{ch}$ ) of the product, the derating coefficient is 0%.



Figure 9. Example of EAV Derating Characteristics

Next, a theoretical expression is used to verify derating of the rated E<sub>AV</sub> value in the energy limit region. The following expression can be obtained from expression <6> shown in section 4.1.

$$I_{AV} = \left(\frac{\Delta T_{ch}}{\frac{1}{2} \bullet r_{th(P_w)} \bullet \sqrt{\frac{BV_{DSS}^2}{P_W \bullet BV_{DSS} - V_{DD}}} \bullet L^{\frac{1}{2}}\right)^{\frac{2}{3}}$$

IAV in expression <3> shown in section 4.1 is substituted by this expression.

$$\begin{aligned} \mathsf{E}_{\mathsf{AV}} &= \frac{1}{2} \bullet \mathsf{L} \bullet \mathsf{I}_{\mathsf{AV}}^2 \bullet \frac{\mathsf{BV}_{\mathsf{DSS}}}{\mathsf{BV}_{\mathsf{DSS}} - \mathsf{V}_{\mathsf{DD}}} \\ &= \frac{1}{2} \bullet \mathsf{L} \bullet \frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}}{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}}} \bullet \left( \underbrace{\left( \frac{\Delta\mathsf{T}_{\mathsf{ch}}}{\frac{1}{2}} \bullet \mathsf{r}_{\mathsf{th}(\mathsf{P}_{\mathsf{W}})} \bullet \sqrt{\frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}^2}{\mathsf{P}_{\mathsf{W}} \bullet (\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}})} \bullet \mathsf{L}^{\frac{1}{2}} \right)^2}{\left( \left( \frac{1}{2} \bullet \mathsf{r}_{\mathsf{th}(\mathsf{P}_{\mathsf{W}})} \bullet \sqrt{\frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}}}} \bullet \mathsf{L}^{\frac{1}{2}} \right)^2} \bullet (\Delta\mathsf{T}_{\mathsf{ch}}^{\frac{2}{3}})^2 \\ &= \frac{\frac{1}{2} \bullet \mathsf{L} \bullet \frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}}}}{\left( \left( \frac{1}{2} \bullet \mathsf{r}_{\mathsf{th}(\mathsf{P}_{\mathsf{W}})} \bullet \sqrt{\frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}^2}{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}}}} \bullet \mathsf{L}^{\frac{1}{2}} \right)^2} \bullet (\Delta\mathsf{T}_{\mathsf{ch}}^{\frac{4}{3}}) \\ &= \frac{1}{\left( \left( \frac{1}{2} \bullet \mathsf{r}_{\mathsf{th}(\mathsf{P}_{\mathsf{W}})} \bullet \sqrt{\frac{\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}}^2}{\mathsf{P}_{\mathsf{W}} \bullet (\mathsf{B}_{\mathsf{V}_{\mathsf{DSS}}} - \mathsf{V}_{\mathsf{DD}}} \bullet \mathsf{L}^{\frac{1}{2}} \right)^2} \bullet (\Delta\mathsf{T}_{\mathsf{ch}}^{\frac{4}{3}}) \end{aligned}$$

Accordingly, derating of the rated EAV value is proportional to  $\Delta T_{ch}$  to the power of 4/3.

### 5.3 Derating of IAV in Energy Limit Region

**Figure 10** shows the derating of the rated I<sub>AV</sub> value in the energy limit region. This figure shows a tendency different from the E<sub>AV</sub> derating characteristics above (in **Figure 9**).

The relationship between I<sub>AV</sub> and T<sub>ch</sub> is verified by using the following theoretical expression, with respect to derating of I<sub>AV</sub> due to the temperature in the energy limit region.

$$\Delta T_{ch} = \frac{1}{2} \bullet r_{th(P_w)} \bullet \sqrt{\frac{L}{P_w} \bullet \frac{BV_{DSS}^2}{BV_{DSS} - V_{DD}}} \bullet I_{AV}^{\frac{3}{2}}$$

is converted from expression <6> to derive the following equation.

$$\frac{\Delta T_{ch1}}{\Delta T_{ch2}} = \left(\frac{I_{AV1}}{I_{AV2}}\right)^{\frac{3}{2}}$$

If  $\Delta T_{ch1}$  is any temperature ( $0 \le \Delta T_{ch1} \le T_{ch(max.)} - 25^{\circ}C$ ),  $\Delta T_{ch2} = T_{ch(max.)} - 25^{\circ}C$ , IAV1 the value at  $\Delta T_{ch1}$ , and IAV2 the standard of the product, the following equation results.

$$\frac{\Delta T_{ch1}}{T_{ch}(max.) - 25^{\circ}C} = \left(\frac{I_{AV1}}{I_{AV2}}\right)^{\frac{3}{2}}$$

Therefore, the following equation results.

$$\frac{|\text{AV1}|}{|\text{AV2}|} = \left(\frac{\Delta \text{T}_{ch1}}{\text{T}_{ch} (\text{max.}) - 25^{\circ}\text{C}}\right)^{\frac{2}{3}}$$

Since  $\frac{I_{AV1}}{I_{AV2}}$  can be replaced by the derating coefficient (dT) and  $\Delta T_{ch1} = T_{ch(max.)}$  – Starting  $T_{ch}$ , the following expression can be derived.

dT = 
$$\left(\frac{T_{ch (max.)} - Starting T_{ch}}{T_{ch (max.)} - 25^{\circ}C}\right)^{\frac{2}{3}}$$

This expression is shown in Figure 10.





Caution Whether EAV derating characteristics or IAV derating characteristics are employed as the derating characteristics due to starting T<sub>ch</sub> differs depending on the product. Please be sure to check the Data Sheet when actually using the product.

### 6. Concept of Avalanche Capability During Single Pulse Operation and Repetitive Pulse Operation

The definitions of avalanche capability rating of an actual product are broadly classified into the following two types.

- 1. Definition under the condition of single pulse avalanche operation
  - Single avalanche current (IAs)
  - Single avalanche energy (EAs)
- 2. Definition under the condition of repetitive pulse operations
  - Repetitive avalanche current (IAR)
  - Repetitive avalanche energy (EAR)

Depending on the product, some products permit only single operation while others permit repetitive operations. Generally, single operation and repetitive operation specification have the same rated value. However, the rated value differs depending on the products, so please be sure to check the Data Sheet of each product.

Remark Symbols Iav and Eav shown in this document may be taken as "Ias and Iar" or "Eas and Ear".

### 7. Avalanche Testing

The test to measure avalanche capability is a destructive test, so the same sample cannot be repeatedly tested without being destroyed. Therefore, process design is performed for the high-avalanche-capability FET series of NEC Electronics, on the premise of guaranteeing avalanche operation. To incorporate the avalanche capability ratings for screening products in the production stage of FETs, a sufficient margin is secured from the avalanche failure line (measured destructive line) to prevent the degradation of normal products, and appropriate conditions are set for testing. Moreover, in consideration of variations in the production process, a test method is employed to perform avalanche test on all products and remove defective products.

Usually, effective screening conditions for the two failure modes, as shown in **Figure 11**, are determined in the production process. Because the two failure modes switch at a point where L is equal to about 100  $\mu$ H in many cases, it is effective to perform pinpoint screening of the products (which is performed at IAS at the midpoint between the measured destructive line and rated line) at a point where L = 100  $\mu$ H. The optimal screening point is specified for each product each time.



Figure 11. Example of Conditions for Screening Avalanche Capability Ratings in Production Process

### 8. Example of Safe Operation Judgment of Avalanche Capability in Actual Operation Waveform

This chapter describes an example of safe operation judgment related to the avalanche operation used in practice. As a prerequisite, the avalanche current ( $I_{AV} = I_{D2}$ ) used in practice must be less than the rated avalanche current value. If the avalanche current exceeds the rated value, the ratings are not satisfied at that point.

If a product has specification, safe operation judgment is required, taking derating of the avalanche current rating due to starting T<sub>ch</sub> into consideration.

### 8.1 Calculating Starting Tch

This section explains the method (procedure) for calculating starting T<sub>ch</sub>, which is necessary for making a decision if a product can operate safely. The calculation method can also be applied to safe operation judgment, taking derating of the avalanche current rating due to starting T<sub>ch</sub> described above into consideration.

First, the channel temperature immediately before the avalanche operation is started is calculated with an example of an actual operation waveform, such as that shown in **Figure 12**.





The power dissipation in this example of an actual operation waveform consists of the following three components, as shown in **Figure 13** (a).

- Pon: Power dissipation by on resistance
- Ps(on): Switching power dissipation during turning on
- Ps(off): Switching power dissipation during turning off

Assuming that power dissipation consisting of these components continues indefinitely, the temperature rise is calculated by using the "principle of superposition". It is easy, accurate, and effective to include into the calculation two to three waves that protrude from the average value of the entire period with respect to the power dissipation waveforms. Specifically, the following power dissipation averaged during period T, as shown in the approximation **Figure 13** (b) of power dissipation waveforms, is applied.

$$\mathsf{P}_{\mathsf{av}} = \frac{1}{\mathsf{T}} \int_0^{\mathsf{T}} \mathsf{P}_{\mathsf{T}} \mathsf{d} t = \frac{\tau}{\mathsf{T}} \cdot \mathsf{P}_{\mathsf{T}}$$

The average power dissipation during period  $\tau$  is then calculated by integrating the average value of Pon, Ps<sub>(on)</sub>, and Ps<sub>(off)</sub> during period  $\tau$ .

$$\mathsf{P}_{\tau} = \frac{1}{\tau} \int_{0}^{\mathsf{T}} \mathsf{P}_{\mathsf{T}} \mathsf{d} \mathsf{t}$$

Power dissipation of the difference between  $P_{\tau}$  and  $P_{av}$  is applied for the duration  $T + \tau - t_3$ . Next, negative power dissipation,  $-P_{\tau}$ , is applied for  $T - t_3$ . Similarly,  $P_{on}$  and  $-(P_{S(on)} - P_{on})$  is applied for  $\tau - t_3$  and  $\tau - t_1 - t_3$ , respectively, to calculate the rise in channel temperature.

The channel temperature (starting  $T_{ch}$ ) immediately before the avalanche operation is considered to be at a point immediately before  $P_{S(off)}$  is applied, so the peak channel temperature value on completion of applying  $P_{on}$  is calculated by the following expression.

$$\Delta Tch (peak) = Pav \bullet Rth(ch - c) + (P\tau - Pav) \bullet \Gamma th(ch - c) (T + \tau - t3)$$
$$- P\tau \bullet \Gamma th (ch - c) (T - t3) + PS (on) \bullet \Gamma th (ch - c) (\tau - t3)$$
$$- (PS (on) - P(on)) \bullet \Gamma th (ch - c) (t2)$$

Remark

The sum of the result of this expression and the case temperature of the FET is starting T<sub>ch</sub>. In other words, starting T<sub>ch</sub> = T<sub>c</sub>+  $\Delta$ T<sub>ch(peak)</sub>.

| The meanings of the symbols are described below. |                                                                                      |  |
|--------------------------------------------------|--------------------------------------------------------------------------------------|--|
| au:                                              | Pulse width of power dissipation (= $t_1 + t_2 + t_3$ ) (s)                          |  |
| Т:                                               | Cycle(1/f) (s)                                                                       |  |
| P <sub>τ</sub> :                                 | Average power dissipation during pulse width $\tau$ (W)                              |  |
| Pav :                                            | Average power dissipation in one cycle (W)                                           |  |
| t1 :                                             | Switching time when turned off (s)                                                   |  |
| t2 :                                             | On time (s)                                                                          |  |
| t3 :                                             | Switching time when turned on (s)                                                    |  |
| Rth(ch-c):                                       | Steady state thermal resistance between FET channel and cases                        |  |
| Tth(ch-c)(t):                                    | Transient thermal resistance between FET channel and cases at pulse width (t) (°C/W) |  |
| Tc:                                              | FET case temperature (°C)                                                            |  |
| $\Delta {\sf T}{\sf ch}({\sf peak})$ :           | Maximum channel temperature rise from case temperature (°C)                          |  |

### Figure 13. Calculating Power Dissipation Waveform and Channel Temperature During Steady State Period



### 8.2 Calculating Avalanche Energy and Example of Safe Operation Judgment

This section explains how to calculate the avalanche energy of the actual operation waveform in **Figure 12**. In **Figure 12**, the status of V<sub>DS</sub> = BV<sub>DSS</sub> is the avalanche operation. Its energy can be calculated by the following expression.

 $E_{AV} = P_{S(off)} \times t_3(J)$ 

Usually, the rated avalanche energy value at room temperature ( $T_A = 25^{\circ}C$ ) is specified in the Data Sheet of avalanche-guaranteed products. This rated value is derated by the starting  $T_{ch}$  in actual operation, and is compared with the E<sub>AV</sub> calculated above. If E<sub>AV</sub> is within the range of the derating characteristics (derating curve), the product operates safely. To be more specific, if the E<sub>AV</sub> and starting  $T_{ch}$  point in actual operation are plotted on the derating characteristic graph, and the plotted points are below the derating curve, the product operates safely within the rated value. If the points are above the derating curve, the rating is not satisfied.

The Data Sheet also shows derating characteristics due to starting T<sub>ch</sub>, such as that shown in **Figure 14**. Use that characteristic graph to make a judgment taking derating into consideration, as described above.

- **Remarks 1.** The above judgment is made on the assumption that the starting T<sub>ch</sub> point in the avalanche operation region is clear. In other words, T<sub>ch</sub> immediately before the avalanche operation is assumed to be starting T<sub>ch</sub>. If the waveforms when the FET is turned off cannot be clearly separated because the switching operation of the FET overlaps with the avalanche operation and the starting T<sub>ch</sub> point is unclear, calculate T<sub>ch</sub> when the FET has been completely turned off (the point of completion, including the avalanche operation). If that value does not exceed 150°C, it can be judged that the product operates safely.
  - 2. To secure a wide margin for safer designing, T<sub>ch</sub> on completion of PS(off) may be used as starting T<sub>ch</sub> and the derating characteristics of the avalanche energy may be considered in making a judgment.



Figure 14. Example of Judgment by Derating Characteristics

## 8.3 Calculating Average Power Dissipation within Period during which Voltage Waveform and Current Waveform Linearly Change within the Same Time

This section gives a representative example of a simple expression to calculate the average power dissipation within time where the switching waveforms of the voltage and current linearly change within the same time.

If the actual waveforms show complicated changes, the period is divided appropriately so that the changes approximate to linear changes, and the expressions for each period are used in combination for calculation.

(1) If switching waveforms cross within the same time, on a zero basis



(2) If the current switching waveform is delayed, on a zero basis (L load)



(3) If switching waveforms rise simultaneously, on a zero basis





(4) If waveforms are not on a zero basis



### 8.4 Example of Judging Safe Operation from Verification Results (Summary)

This chapter 8 has explained the criteria of judging whether the actual avalanche operation is safe within the rating, including the process of verification. To sum up the above explanations, satisfying the following conditions are the prerequisites for safe operation of an FET.

- Prerequisite for safe operation 1

 $Iav \leq Ias$ , Iar

The current value (I<sub>AV</sub>) immediately before the avalanche operation must be less than the rated values of I<sub>AS</sub> or I<sub>AR</sub>. If derating due to a temperature rise must be taken into consideration, the value after derating must be within the rated values.

- Prerequisite for safe operation 2

 $Eav \leq Eas, Ear$ 

The value after derating due to the temperature (starting  $T_{ch}$ ) immediately before the avalanche operation must be within the rated values.

### 8.5 Calculating Peak Tch Value Including Avalanche Operation Period

The methods explained up to this section have focused on how to calculate  $T_{ch}$  (starting  $T_{ch}$ ) immediately before the avalanche operation, so that a judgment can be made as to whether  $T_{ch}$  is within the rated values, by taking derating of the rated avalanche values into consideration.

If the avalanche operation time (tav) is about 100  $\mu$ s or shorter, however, a technique that calculates the T<sub>ch(peak)</sub> value, including that during the avalanche operation, by using a simple expression and, if that value does not exceed 150°C, judges that the product operates safely within the rated values may also be used. To calculate T<sub>ch</sub>, including that during the avalanche operation, the temperature rise of T<sub>ch</sub> immediately after completion of the avalanche operation can be calculated by using the calculation method described in **8.1 Calculating Starting T<sub>ch</sub>**. Generally, derating of the rated values due to the temperature rise does not have to be taken into consideration if this technique is used.

The channel temperature immediately after completion of the avalanche operation is considered to be at the point of completion of applying  $P_{S(off)}$ , so the peak channel temperature value on completion of applying  $P_{S(off)}$  is calculated by the following expression.

$$\begin{split} \Delta T_{ch(peak)} &= Pav \bullet R_{th(ch-c)} + (P\tau - Pav) \bullet r_{th(ch-c)(T+\tau)} \\ &- P\tau \bullet r_{th(ch-c)(T)} + PS(on) \bullet r_{th(ch-c)(\tau)} \\ &- (PS(on) - Pon) \bullet r_{th(ch-c)(\tau-t1)} \\ &+ (PS(off) - PS(on)) \bullet r_{th(ch-c)(t3)} \end{split}$$

The sum of the result of this calculation and the case temperature of the FET is the channel temperature (T<sub>ch</sub>). Therefore,  $T_{ch} = T_c + \Delta T_{ch(peak)}$ . If  $T_{ch}$  in this case is less than 150°C, it can be judged that the product operates safely within the rated values.









### Conclusion

The avalanche capability of an FET may change depending on the circuit constants of the circuit to be used, operating conditions, and environmental conditions. It is also assumed that there are subtle differences between the specified conditions of the avalanche operation and the conditions of the circuit actually used. A judgment whether the avalanche operation can be positively performed on an application circuit must therefore evaluate the actual operation circuit thoroughly and secure a sufficient margin.

The avalanche capability specifications of an FET product on the Data Sheet of each product should be given priority. Before using the product, therefore, be sure to check the specifications on the Data Sheet.

For further information. please contact:

NEC Electronics Corporation 1753, Shimonumabe, Nakahara-ku, Kawasaki, Kanagawa 211-8668, Japan Tel: 044-435-5111

http://www.necel.com/

### [America]

### **NEC Electronics America, Inc.**

2880 Scott Blvd. Santa Clara, CA 95050-2554, U.S.A. Tel: 408-588-6000 800-366-9782 http://www.am.necel.com/

### [Europe]

### NEC Electronics (Europe) GmbH

Arcadiastrasse 10 40472 Düsseldorf, Germany Tel: 0211-65030 http://www.eu.necel.com/

### Hanover Office

Podbielskistrasse 166 B 30177 Hannover Tel: 0 511 33 40 2-0

**Munich Office** Werner-Eckert-Strasse 9 81829 München Tel: 0 89 92 10 03-0

### Stuttgart Office

Industriestrasse 3 70565 Stuttgart Tel: 0 711 99 01 0-0

### **United Kingdom Branch**

Cygnus House, Sunrise Parkway Linford Wood, Milton Keynes MK14 6NP. U.K. Tel: 01908-691-133

### Succursale Française 9, rue Paul Dautier, B.P. 52

78142 Velizy-Villacoublay Cédex France Tel: 01-3067-5800

Sucursal en España Juan Esplandiu, 15 28007 Madrid, Spain Tel: 091-504-2787

### Tyskland Filial Täby Centrum

Entrance S (7th floor) 18322 Täby, Sweden Tel: 08 638 72 00

### Filiale Italiana

Via Fabio Filzi, 25/A 20124 Milano, Italy Tel: 02-667541

#### Branch The Netherlands Steijgerweg 6

5616 HS Eindhoven The Netherlands Tel: 040 265 40 10

#### [Asia & Oceania]

### NEC Electronics (China) Co., Ltd 7th Floor, Quantum Plaza, No. 27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: 010-8235-1155 http://www.cn.necel.com/

Shanghai Branch

Room 2509-2510, Bank of China Tower, 200 Yincheng Road Central, Pudong New Area, Shanghai, P.R.China P.C:200120 Tel:021-5888-5400 http://www.cn.necel.com/

### Shenzhen Branch

Unit 01, 39/F, Excellence Times Square Building, No. 4068 Yi Tian Road, Futian District, Shenzhen, P.R.China P.C:518048 Tel:0755-8282-9800 http://www.cn.necel.com/

NEC Electronics Hong Kong Ltd. Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: 2886-9318 http://www.hk.necel.com/

#### NEC Electronics Taiwan Ltd.

7F, No. 363 Fu Shing North Road Taipei, Taiwan, R. O. C. Tel: 02-8175-9600 http://www.tw.necel.com/

### NEC Electronics Singapore Pte. Ltd.

238A Thomson Road, #12-08 Novena Square, Singapore 307684 Tel: 6253-8311 http://www.sg.necel.com/

### NEC Electronics Korea Ltd.

11F., Samik Lavied'or Bldg., 720-2, Yeoksam-Dong, Kangnam-Ku, Seoul, 135-080, Korea Tel: 02-558-3737 http://www.kr.necel.com/

G0706